|                                                                                                                                                  | SN74LVC646A<br>OCTAL BUS TRANSCEIVER AND REGISTER<br>WITH 3-STATE OUTPUTS<br>SCAS302C – JANUARY 1993 – REVISED JANUARY 1997 |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>EPIC ™ (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                                           | DB, DW, OR PW PACKAGE<br>(TOP VIEW)                                                                                         |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt; 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>           | CLKAB [1 24] V <sub>CC</sub><br>SAB [2 23] CLKBA                                                                            |
| <ul> <li>Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)</li> <li>&gt; 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul> | DIR [] 3 22 ] SBA<br>A1 [] 4 21 ] OE                                                                                        |
| <ul> <li>Supports Mixed-Mode Signal Operation on<br/>All Ports (5-V Input/Output Voltage With</li> </ul>                                         | A2 [ 5 20 ] B1<br>A3 [ 6 19 ] B2                                                                                            |
| 3.3-V V <sub>CC</sub> )<br>● Package Options Include Plastic                                                                                     | A4 [ 7 18 ] B3<br>A5 [ 8 17 ] B4                                                                                            |
| Small-Outline (DW), Shrink Small-Outline<br>(DB), and Thin Shrink Small-Outline (PW)                                                             | A6 [ 9 16 ] B5<br>A7 [ 10 15 ] B6                                                                                           |
| Packages                                                                                                                                         | A8 🛛 11 14 🖸 B7                                                                                                             |
| description                                                                                                                                      | GND [12 13] B8                                                                                                              |

#### description

This octal bus transceiver and register is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVC646A consists of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC646A.

Output-enable (OE) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. DIR determines which bus receives data when  $\overline{OE}$  is low. In the isolation mode ( $\overline{OE}$  high), A data can be stored in one register and B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVC646A is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCAS302C - JANUARY 1993 - REVISED JANUARY 1997



A, B, OR A AND B

TRANSFER STORED DATA TO A AND/OR B

1

Х

23

CLKBA

H or L

Х

2

SAB

Х

Н

22

SBA

Н

Х

1

Х

23

CLKBA

Х

2

SAB

L

**BUSB** 

22

SBA

Х

**BUS B** 





**PRODUCT PREVIEW** 

SCAS302C - JANUARY 1993 - REVISED JANUARY 1997

|    | FUNCTION TABLE |            |            |       |                       |                          |                          |                                     |  |  |
|----|----------------|------------|------------|-------|-----------------------|--------------------------|--------------------------|-------------------------------------|--|--|
|    | INPUTS DATA    |            |            | a I/o | OPERATION OR FUNCTION |                          |                          |                                     |  |  |
| OE | DIR            | CLKAB      | CLKBA      | SAB   | SBA                   | A1–A8                    | B1–B8                    | OPERATION OR FUNCTION               |  |  |
| Х  | Х              | $\uparrow$ | Х          | Х     | Х                     | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |  |  |
| Х  | Х              | Х          | $\uparrow$ | Х     | Х                     | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |  |  |
| н  | Х              | $\uparrow$ | $\uparrow$ | Х     | Х                     | Input                    | Input                    | Store A and B data                  |  |  |
| н  | х              | H or L     | H or L     | Х     | Х                     | Input disabled           | Input disabled           | Isolation, hold storage             |  |  |
| L  | L              | Х          | Х          | Х     | L                     | Output                   | Input                    | Real-time B data to A bus           |  |  |
| L  | L              | Х          | H or L     | Х     | Н                     | Output                   | Input                    | Stored B data to A bus              |  |  |
| L  | Н              | Х          | Х          | L     | Х                     | Input                    | Output                   | Real-time A data to B bus           |  |  |
| L  | Н              | H or L     | Х          | н     | Х                     | Input                    | Output                   | Stored A data to B bus              |  |  |

<sup>†</sup> The data-output functions can be enabled or disabled by various signals at OE and DIR. Data-input functions are always enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.

## logic symbol<sup>‡</sup>



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SCAS302C – JANUARY 1993 – REVISED JANUARY 1997

logic diagram (positive logic)



**To Seven Other Channels** 



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SCAS302C - JANUARY 1993 - REVISED JANUARY 1997

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                  |
|--------------------------------------------------------------------------------------------------------|
| (see Note 1)                                                                                           |
| Voltage range applied to any output in the high or low state, VO                                       |
| (see Notes 1 and 2)                                                                                    |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                              |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) ±50 mA |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) (see Note 2) ±50 mA                         |
| Continuous current through V <sub>CC</sub> or GND ±100 mA                                              |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): DB package                                    |
| DW package                                                                                             |
| PW package 120°C/W                                                                                     |
| Storage temperature range, T <sub>stg</sub> –65°C to 150°C                                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- The value of V<sub>CC</sub> is provided in the recommended operating conditions table.
- 3. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51.

### recommended operating conditions (see Note 4)

|                     |                                    |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------|------------------------------------|-----|-----|------|
| Vee                 | Supplyveltere                      | Operating                          | 2   | 3.6 | V    |
| Vcc                 | Supply voltage                     | Data retention only                | 1.5 |     | v    |
| VIH                 | High-level input voltage           | $V_{CC} = 2.7 V \text{ to } 3.6 V$ | 2 V |     | V    |
| VIL                 | Low-level input voltage            | $V_{CC} = 2.7 V \text{ to } 3.6 V$ |     | 0.8 | V    |
| VI                  | Input voltage                      |                                    | 0   | 5.5 | V    |
| \/-                 | Output voltage                     | High or low state                  | 0   | VCC | V    |
| Vo                  |                                    | 3 state                            | 0   | 5.5 | v    |
| lau                 | High lovel output ourrent          | $V_{CC} = 2.7 V$                   |     | -12 | mA   |
| ЮН                  | High-level output current          | $V_{CC} = 3 V$                     |     | -24 | ША   |
|                     | Level and and an end               | $V_{CC} = 2.7 V$                   | 12  |     | mA   |
| IOL                 | Low-level output current           | $V_{CC} = 3 V$                     |     | 24  | ША   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                                    | 0   | 10  | ns/V |
| TA                  | Operating free-air temperature     |                                    | -40 | 85  | °C   |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.



SCAS302C - JANUARY 1993 - REVISED JANUARY 1997

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| P/   | ARAMETER                | TEST C                                    | ONDITIONS                              | Vcc            | MIN                  | түр† | MAX | UNIT |  |
|------|-------------------------|-------------------------------------------|----------------------------------------|----------------|----------------------|------|-----|------|--|
|      |                         | I <sub>OH</sub> = -100 μA                 |                                        | 2.7 V to 3.6 V | V <sub>CC</sub> -0.2 |      |     |      |  |
| V    |                         | 10 m A                                    |                                        |                | 2.2                  |      |     | V    |  |
| VOH  |                         | I <sub>OH</sub> = -12 mA                  |                                        | 3 V            | 2.4                  |      |     | V    |  |
|      |                         | I <sub>OH</sub> = -24 mA                  |                                        | 3 V            | 2.2                  |      |     |      |  |
|      |                         | I <sub>OL</sub> = 100 μA                  |                                        | 2.7 V to 3.6 V |                      |      | 0.2 |      |  |
| VOL  | I <sub>OL</sub> = 12 mA |                                           | 2.7 V                                  |                |                      | 0.4  | V   |      |  |
|      |                         | I <sub>OL</sub> = 24 mA                   | 3 V                                    |                |                      | 0.55 |     |      |  |
| lj   |                         | VI = 0 to 5.5 V                           |                                        | 3.6 V          |                      |      | ±5  | μA   |  |
| loff |                         | $V_{I} \text{ or } V_{O} = 5.5 \text{ V}$ |                                        | 0              |                      |      | ±10 | μA   |  |
| loz‡ |                         | V <sub>O</sub> = 0 to 5.5 V               |                                        | 3.6 V          |                      |      | ±10 | μA   |  |
| 1    | $V_{I} = V_{CC}$ or GND |                                           | 0.01/                                  | 10             |                      |      | A   |      |  |
| ICC  |                         | 3.6 V ≤ V <sub>I</sub> ≤ 5.5 V§           | I <sub>O</sub> = 0 3.6 V               |                |                      | 1    |     | μA   |  |
| ∆ICC |                         | One input at V <sub>CC</sub> – 0.6 V,     | Other inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V |                      |      | 500 | μA   |  |
| Ci   | Control inputs          | $V_{I} = V_{CC}$ or GND                   |                                        | 3.3 V          |                      |      |     | pF   |  |
| Cio  | A or B ports            | V <sub>O</sub> = V <sub>CC</sub> or GND   |                                        | 3.3 V          |                      |      |     | pF   |  |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

<sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

§ This applies in the disabled state only.

## timing requirements over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

|                 |                                      | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | V <sub>CC</sub> = | UNIT |     |
|-----------------|--------------------------------------|----------------------------|--------------|-------------------|------|-----|
|                 |                                      | MIN                        | MAX          | MIN               | МАХ  |     |
| fclock          | Clock frequency                      |                            |              |                   |      | MHz |
| tw              | Pulse duration                       |                            |              |                   |      | ns  |
| t <sub>su</sub> | Setup time, data before CLK1         |                            |              |                   |      | ns  |
| t <sub>h</sub>  | Hold time, data after CLK $\uparrow$ |                            |              |                   |      | ns  |

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

| PARAMETER        | ARAMETER FROM TO<br>(INPUT) (OUTPUT) |        | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |  | UNIT |
|------------------|--------------------------------------|--------|------------------------------------|-----|-------------------------|--|------|
|                  |                                      | MIN    | MAX                                | MIN | MAX                     |  |      |
| f <sub>max</sub> |                                      |        |                                    |     |                         |  | MHz  |
|                  | A or B                               | B or A |                                    |     |                         |  |      |
| <sup>t</sup> pd  | CLK                                  | A or B |                                    |     |                         |  | ns   |
|                  | SBA or SAB                           |        |                                    |     |                         |  |      |
| t <sub>en</sub>  | OE                                   | A or B |                                    |     |                         |  | ns   |
| <sup>t</sup> dis |                                      | AUB    |                                    |     |                         |  | 115  |
| t <sub>en</sub>  | סוס                                  | A or B |                                    |     |                         |  | ns   |
| <sup>t</sup> dis | DIR                                  | 7010   |                                    |     |                         |  | 115  |



SCAS302C - JANUARY 1993 - REVISED JANUARY 1997

### operating characteristics, $V_{CC}$ = 3.3 V, $T_A$ = 25°C

|                                                               | PARAMETER                                     |                  |                                        | ONDITIONS | TYP | UNIT |
|---------------------------------------------------------------|-----------------------------------------------|------------------|----------------------------------------|-----------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance per transceiver | Outputs enabled                               | C 0              | f - 10 MH7                             |           | рF  |      |
|                                                               | rower dissipation capacitance per transcerver | Outputs disabled | $C_{L} = 0, \qquad f = 10 \text{ MHz}$ |           |     |      |



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .





#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated