### SN74ALVC16821 3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

DGG OR DL PACKAGE

SCAS269 - MARCH 1993 - REVISED MARCH 1994

### Member of the Texas Instruments Widebus™ Family

- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Submicron Process
- Supports Unregulated Battery Operation Down to 2.7 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)
  < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
  2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Bus-Hold On Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

### description

This 20-bit bus-interface flip-flop is designed specifically for low-voltage (3.3 V)  $V_{CC}$  operation.

The SN74ALVC16821 can be used as two 10-bit flip-flops or one 20-bit flip-flop. The twenty flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs.

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the ten outputs in either a normal logic state (high or low level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

(TOP VIEW) 10E [ 56 ¶ 1CLK 1Q1 **□** 55 1D1 2 1Q2 🛮 3 54 1D2 GND ∏4 53 I GND 1Q3 🛮 5 52 1D3 1Q4 **∏**6 51 1D4 V<sub>CC</sub> **□** 7 50 V<sub>CC</sub> 1Q5 **8** 49 ¶1D5 1Q6 🛮 9 48 11D6 1Q7 110 47 🛮 1D7 GND [] 11 46 GND 1Q8 45 **1** 1 D8 12 1Q9 ∏ 13 44 **∏** 1D9 1Q10 14 43 1D10 2Q1 Π 42 T 2D1 15 2Q2 16 41 **∏** 2D2 2Q3 **∏** 17 40**∏**2D3 GND [ 39 **∏** GND 18 2Q4 **∏** 19 38 **1** 2D4 37 2D5 2Q5 20 2Q6 🛮 21 36 2D6 V<sub>CC</sub> [] 22 35 VCC 2Q7 23 34 2D7 2Q8 **1**24 33 **□** 2D8 GND 25 32 GND 31 2D9 2Q9 **□** 26 30 1 2D10 2Q10 27 2OE 28 29 ¶ 2CLK

The output-enable  $(\overline{OE})$  input does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVC16821 is available in Tl's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The SN74ALVC16821 is characterized for operation from −40°C to 85°C.

TEXAS INSTRUMENTS

## FUNCTION TABLE (each 10-bit flip-flop)

|    | INPUTS     |   | ОИТРИТ         |
|----|------------|---|----------------|
| OE | CLK        | D | Q              |
| L  | <b>↑</b>   | Н | Н              |
| L  | $\uparrow$ | L | L              |
| L  | L          | Χ | Q <sub>0</sub> |
| Н  | X          | Χ | Z              |

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



**To Nine Other Channels** 





SCAS269 - MARCH 1993 - REVISED MARCH 1994

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                       | 0.5 V to 4.6 V                             |
|---------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                            |                                            |
| Output voltage range, VO (see Notes 1 and 2)                                                | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                                 | –50 mA                                     |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )                              | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                  | ±50 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                           | ±100 mA                                    |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): DGG package | 1 W                                        |
| DL package .                                                                                | 1.4 W                                      |
| Storage temperature range                                                                   | 65°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This value is limited to 4.6 V maximum.
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note.

### recommended operating conditions

|                 |                                                                     | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------------------|-----|-----|------|
| Vсс             | Supply voltage                                                      | 2.7 | 3.6 | V    |
| VIH             | High-level input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$  |     | 0.8 | V    |
| ٧ı              | Input voltage                                                       | 0   | VCC | V    |
| Vo              | Output voltage                                                      | 0   | VCC | V    |
| 1               | High-level output current                                           |     | -12 | mA   |
| ЮН              | V <sub>CC</sub> = 3 V                                               |     | -24 | IIIA |
| IOL             | Low-level output current                                            |     | 12  | mA   |
|                 | V <sub>CC</sub> = 3 V                                               |     | 24  | IIIA |
| Δt/Δν           | Input transition rise or fall rate                                  | 0   | 10  | ns/V |
| TA              | Operating free-air temperature                                      | -40 | 85  | °C   |



# PRODUCT PREVIEW

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      | TEST CONDITIONS                                                                         | v <sub>cc</sub> † | MIN                  | TYP MAX | UNIT |  |
|----------------|-----------------------------------------------------------------------------------------|-------------------|----------------------|---------|------|--|
|                | $I_{OH} = -100 \mu\text{A}$                                                             | MIN to MAX        | V <sub>CC</sub> -0.2 |         |      |  |
| V              | I <sub>OH</sub> = -12 mA                                                                | 2.7 V             | 2.2                  |         | V    |  |
| VOH            | 10H = - 12 IIIA                                                                         | 3 V               | 2.4                  |         | V    |  |
|                | $I_{OH} = -24 \text{ mA}$                                                               | 3 V               | 2                    |         |      |  |
|                | $I_{OL} = 100 \mu\text{A}$                                                              | MIN to MAX        |                      | 0.2     |      |  |
| VOL            | $I_{OL} = 12 \text{ mA}$                                                                | 2.7 V             |                      | 0.4     | V    |  |
|                | $I_{OL} = 24 \text{ mA}$                                                                | 3 V               |                      | 0.55    |      |  |
| ΙĮ             | $V_I = V_{CC}$ or GND                                                                   | 3.6 V             |                      | ±5      | μΑ   |  |
| lia i s        | V <sub>I</sub> = 0.8 V                                                                  | 3 V               | 75                   |         | μΑ   |  |
| l(hold)        | V <sub>I</sub> = 2 V                                                                    | 3 V               | -75                  |         |      |  |
| loz            | $V_O = V_{CC}$ or GND                                                                   | 3.6 V             |                      | ±10     | μΑ   |  |
| lcc            | $V_I = V_{CC}$ or GND, $I_O = 0$                                                        | 3.6 V             |                      | 40      | μΑ   |  |
| ΔICC           | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND |                   |                      | 750     | μΑ   |  |
| C <sub>i</sub> | $V_I = V_{CC}$ or GND                                                                   | 3.3 V             |                      | 4       | pF   |  |
| Co             | $V_O = V_{CC}$ or GND                                                                   | 3.3 V             |                      | 6       | pF   |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                 |             | V <sub>CC</sub> = 3.3 V<br>± 0.15 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |     | UNIT |
|-----------------|---------------------------------|-------------|-------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------|
|                 |                                 |             | MIN                                 | MAX | MIN                                | MAX | MIN                     | MAX |      |
| fclock          | Clock frequency                 |             | 0                                   | 150 | 0                                  | 150 | 0                       | 150 | MHz  |
| t <sub>W</sub>  | Pulse duration, CLK high or low |             |                                     |     |                                    |     |                         |     | ns   |
| t <sub>su</sub> | Setup time, data before CLK↑    | High or low | 3                                   |     |                                    |     |                         |     | ns   |
| th              | Hold time, data after CLK↑      | High or low | 0                                   |     |                                    |     |                         |     | ns   |

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Note 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.15 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | V <sub>CC</sub> = 2.7 V | UNIT |
|------------------|-----------------|----------------|-------------------------------------|------------------------------------|-------------------------|------|
|                  |                 |                | MIN MAX                             | MIN MAX                            | MIN MAX                 |      |
| fmax             |                 |                | 150                                 | 150                                | 150                     | MHz  |
| t <sub>PLH</sub> | CLK             | Q              | 4                                   | 4.5                                |                         | ns   |
| <sup>t</sup> PHL | CLK             | y              | 4                                   | 4.5                                |                         | 115  |
| <sup>t</sup> PZH | ŌĒ              | Q              | 5                                   | 5.7                                |                         | ns   |
| t <sub>PZL</sub> | OE              | y              | 5                                   | 5.7                                |                         | 115  |
| <sup>t</sup> PHZ | ŌĒ              | Q              | 4.5                                 | 4.5                                |                         | ns   |
| t <sub>PLZ</sub> | OL              | ά              | 4.5                                 | 4.5                                |                         | 115  |

NOTE 4: Load circuit and voltage waveforms are shown in Section 1.



### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated