### SN74ALS233B $16 \times 5$ ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY

- Independent Asychronous Inputs and Outputs
- 16 Words by 5 Bits
- Data Rates From 0 to 40 MHz
- Fall-Through Time . . . 14 ns Typ
- 3-State Outputs
- Package Options Include Plastic Small-Outline Packages (DW), Plastic Chip Carriers (FN), and Standard Plastic 300-mil DIPs (N)

#### description

This 80-bit memory uses advanced low-power Schottky technology and features high speed and a fast fall-through time. It is organized as 16 words by 5 bits.

A FIFO memory is a storage device that allows data to be written into and read from its array at independent data rates. This FIFO is designed to process data at rates from 0 to 40 MHz in a bit-parallel format, word by word.

Data is written into memory on a low-to-high transition at the load clock (LDCK) input and is read out on a low-to-high transition at the unload clock (UNCK) input. The memory is full when the number of words clocked in exceeds by 16 the number of words clocked out. When the memory is full, LDCK signals have no effect. When the memory is empty, UNCK signals have no effect.



Status of the FIFO memory is monitored by the FULL, EMPTY, FULL-1, and EMPTY+1 output flags. The FULL output is low when the memory is full and high when it is not full. The FULL-1 output is low when the memory contains 15 data words. The EMPTY output is low when the memory is empty and high when it is not empty. The EMPTY+1 output is low when one word remains in memory.

A low level on the reset (RST) input resets the internal stack control pointers and also sets EMPTY low and sets FULL, FULL–1, and EMPTY+1 high. The Q outputs are not reset to any specific logic level. The first low-to-high transition on LDCK, after either a RST pulse or from an empty condition, causes EMPTY to go high and the data to appear on the Q outputs. It is important to note that the first word does not have to be unloaded. Data outputs are noninverting with respect to the data inputs and are at high impedance when the output-enable (OE) input is low. OE does not affect the output flags. Cascading is easily accomplished in the word-width direction but is not possible in the word-depth direction.

The SN74ALS233B is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1992, Texas Instruments Incorporated

# SN74ALS233B $16 \times 5$ ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY

SCAS253 - MARCH 1990 - REVISED JUNE 1992

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. The symbol is functionally accurate but does not show the details of implementation; for these, see the logic diagram. The symbol represents the memory as if it were controlled by a single counter whose content is the number of words stored at the time. Output data is invalid when the counter content (CT) is 0. Pin numbers shown are for the DW and N packages.



### SN74ALS233B $16 \times 5$ ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY

SCAS253 - MARCH 1990 - REVISED JUNE 1992

logic diagram (positive logic)



Pin numbers shown are for the DW and N packages.



# $\begin{array}{l} \text{SN74ALS233B} \\ \text{16} \times \text{5} \text{ ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY} \end{array}$

SCAS253 - MARCH 1990 - REVISED JUNE 1992

#### timing diagram



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                      |                  |
|------------------------------------------------------|------------------|
| Input voltage, V <sub>I</sub>                        |                  |
| Voltage applied to a disabled 3-state output         | 5.5 V            |
| Operating free-air temperature range, T <sub>A</sub> | 0°C to 70°C      |
| Storage temperature range                            | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SCAS253 - MARCH 1990 - REVISED JUNE 1992

#### recommended operating conditions (see Note 1)

|                 |                                |                             | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----------------------------|-----|-----|------|------|
| Vcc             | Supply voltage                 |                             | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage       |                             | 2   |     |      | V    |
| VIL             | Low-level input voltage        |                             |     |     | 0.8  | V    |
| lou             | High-level output current      | Q outputs                   |     |     | -1.6 | mA   |
| ЮН              |                                | Status flags                |     |     | -0.4 |      |
| la.             | Low-level output current       | Q outputs                   |     |     | 24   | mA   |
| IOL             |                                | Status flags                |     |     | 8    |      |
| 4               | Clock frequency                | LDCK                        | 0   |     | 40   | MHz  |
| fclock          |                                | UNCK                        | 0   |     | 40   |      |
|                 |                                | RST low                     | 18  |     |      |      |
|                 | Pulse duration                 | LDCK low                    | 15  |     |      | ns   |
| tw              |                                | LDCK high                   | 10  |     |      |      |
|                 |                                | UNCK low                    | 15  |     |      |      |
|                 |                                | UNCK high                   | 10  |     |      |      |
| t <sub>su</sub> |                                | Data before LDCK↑           | 8   |     |      |      |
|                 | Setup time                     | RST (inactive) before LDCK↑ | 5   |     |      | ns   |
|                 |                                | LDCK (inactive) before RST↑ | 5   |     |      |      |
| t <sub>h</sub>  | Hold time                      | Data after LDCK↑            | 5   |     |      | ns   |
| Тд              | Operating free-air temperature | •                           | 0   |     | 70   | °C   |

NOTE 1: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates the V<sub>IL</sub>, V<sub>IH</sub>, or minimum pulse duration limits can cause a false clock or improper operation of the internal read and write pointers.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| P                | ARAMETER     | Т                                   | EST CONDITIONS             | MIN TYP <sup>†</sup> | MAX  | UNIT |
|------------------|--------------|-------------------------------------|----------------------------|----------------------|------|------|
| VIK              |              | $V_{CC} = 4.5 V,$                   | $I_I = -18 \text{ mA}$     |                      | -1.2 | V    |
|                  | Q outputs    | $V_{CC} = 4.5 V,$                   | I <sub>OH</sub> = – 2.6 mA | 2.4 3.2              |      | - V  |
| VOH              | Status flags | $V_{CC} = 4.5 V \text{ to } 5.5 V,$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2   |      |      |
|                  | O outouto    | $V_{CC} = 4.5 V,$                   | I <sub>OL</sub> = 12 mA    | 0.25                 | 0.4  |      |
| VOL              | Q outputs    | $V_{CC} = 4.5 V,$                   | I <sub>OL</sub> = 24 mA    | 0.35                 | 0.5  | V    |
|                  | Status flags | V <sub>CC</sub> = 4.5 V,            | $I_{OL} = 4 \text{ mA}$    | 0.25                 | 0.4  | V    |
|                  |              | V <sub>CC</sub> = 4.5 V,            | I <sub>OL</sub> = 8 mA     | 0.35                 | 0.5  |      |
| IOZH             |              | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.7 V     |                      | 20   | μA   |
| I <sub>OZL</sub> |              | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 0.4 V     |                      | -20  | μA   |
| lj               |              | V <sub>CC</sub> = 5.5 V,            | V <sub>1</sub> = 7 V       |                      | 0.1  | mA   |
| IIH              |              | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 2.7 V     |                      | 20   | μA   |
| ۱ <sub>IL</sub>  |              | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 0.4 V     |                      | -0.2 | mA   |
| 10‡              |              | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.25 V    | -30                  | -112 | mA   |
| ICC              |              | V <sub>CC</sub> = 5.5 V             |                            | 88                   | 133  | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



# $\begin{array}{l} \text{SN74ALS233B} \\ \text{16} \times \text{5} \text{ ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY} \end{array}$

SCAS253 – MARCH 1990 – REVISED JUNE 1992

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5 V<br>C <sub>L</sub> = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω,<br>T <sub>A</sub> = 0°C to | UNIT |     |
|------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------|------|-----|
|                  |                 |                | MIN                                                                                                         | MAX  |     |
| fmax             | LDCK, UNCK      |                | 40                                                                                                          |      | MHz |
| + .              | LDCK↑           | DCK↑ Any Q     | 6                                                                                                           | 32   |     |
| <sup>t</sup> pd  | UNCK1           | Ally Q         | 6                                                                                                           | 30   | ns  |
| <sup>t</sup> PLH | LDCK↑           | EMPTY          | 5                                                                                                           | 25   |     |
| <sup>t</sup> PHL | UNCK↑           | EMPTY          | 6                                                                                                           | 27   | ns  |
| <sup>t</sup> PHL | RST↓            | EMPTY          | 5                                                                                                           | 25   | ns  |
|                  | LDCK↑           | EMPTY+1        | 7                                                                                                           | 34   | ns  |
| <sup>t</sup> pd  | UNCK↑           |                | 7                                                                                                           | 34   |     |
| <sup>t</sup> PLH | RST↓            | EMPTY+1        | 8                                                                                                           | 31   | ns  |
| <b>.</b> .       | LDCK↑           | FULL-1         | 9                                                                                                           | 33   | ns  |
| <sup>t</sup> pd  | UNCK↑           | FULL=1         | 8                                                                                                           | 32   |     |
| <sup>t</sup> PLH | RST↓            | FULL-1         | 11                                                                                                          | 32   | ns  |
| <sup>t</sup> PHL | LDCK↑           | FULL           | 6                                                                                                           | 27   | ns  |
|                  | UNCK↑           |                | 5                                                                                                           | 25   | ns  |
| <sup>t</sup> PLH | RST↓            | FULL           | 9                                                                                                           | 30   |     |
| t <sub>en</sub>  | OE↑             | Q              | 2                                                                                                           | 15   | ns  |
| <sup>t</sup> dis | OE↓             | Q              | 1                                                                                                           | 15   | ns  |



SCAS253 - MARCH 1990 - REVISED JUNE 1992





NOTES: A. CL includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics:  $PRR \le 1$  MHz,  $Z_0 = 50 \Omega$ ,  $t_f \le 2$  ns,  $t_f \le 2$  ns. C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated