## SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C – AUGUST 1993 – REVISED SEPTEMBER 1995

- Free-Running CLKA and CLKB Can Be Asynchronous or Coincident
- Two Independent Clocked FIFOs Buffering Data in Opposite Directions
- Mailbox-Bypass Register for Each FIFO
- Programmable Almost-Full and Almost-Empty Flags
- Microprocessor Interface Control Logic
- IRA, ORA, AEA, and AFA Flags Synchronized by CLKA

- IRB, ORB, <u>AEB</u>, and <u>AFB</u> Flags Synchronized by CLKB
- Low-Power 0.8-Micron Advanced CMOS Technology
- Supports Clock Frequencies up to 67 MHz
- Fast Access Times of 11 ns
- Pin-to-Pin Compatible With the SN74ACT3632 and SN74ACT3642
- Available in Space-Saving 120-Pin Thin Quad Flat (PCB) and 132-Pin Plastic Quad Flat (PQ) Packages

PCB PACKAGE (TOP VIEW)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

## SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

PQ PACKAGE<sup>†</sup> (TOP VIEW)



<sup>†</sup>Uses Yamaichi socket IC51-1324-828



## description

The SN74ACT3622 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock frequencies up to 67 MHz with read access times of 11 ns. Two independent 256 × 36 dual-port SRAM FIFOs on board the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can be used in parallel to create wider data paths.

The SN74ACT3622 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control.

The input-ready (IRA, IRB) flag and almost-full (AFA, AFB) flag of a FIFO are two-stage synchronized to the port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA, AEB) flag of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the almost-full and almost-empty flags of the FIFO can be programmed from port A.

The SN74ACT3622 is characterized for operation from 0°C to 70°C.

For more information on this device family, see the application report *FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control* in the 1996 *High-Performance FIFO Memories Designer's Handbook*, literature number SCAA012A.



## SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

## functional block diagram





# SN74ACT3622 $256\times 36\times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

## **Terminal Functions**

| TERMINAL<br>NAME | I/O           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A35           | I/O           | Port-A data. The 36-bit bidirectional data port for side A.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| AEA              | O<br>(port A) | Port-A almost-empty flag. Programmable almost-empty flag synchronized to CLKA. AEA is low when the number of words in FIFO2 is less than or equal to the value in the almost-empty A offset register, X2.                                                                                                                                                                                                                                                                   |
| AEB              | O<br>(port B) | Port-B almost-empty flag. Programmable almost-empty flag synchronized to CLKB. AEB is low when the number of words in FIFO1 is less than or equal to the value in the almost-empty B offset register, X1.                                                                                                                                                                                                                                                                   |
| AFA              | O<br>(port A) | Port-A almost-full flag. Programmable almost-full flag synchronized to CLKA. AFA is low when the number of empty locations in FIFO1 is less than or equal to the value in the almost-full A offset register, Y1.                                                                                                                                                                                                                                                            |
| AFB              | O<br>(port B) | Port-B almost-full flag. Programmable almost-full flag synchronized to CLKB. AFB is low when the number of empty locations in FIFO2 is less than or equal to the value in the almost-full B offset register, Y2.                                                                                                                                                                                                                                                            |
| B0-B35           | I/O           | Port-B data. The 36-bit bidirectional data port for side B.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CLKA             | I             | Port-A clock. CLKA is a continuous clock that synchronizes all data transfers through port A and can be asynchronous or coincident to CLKB. IRA, ORA, AFA, and AEA are all synchronized to the low-to-high transition of CLKA.                                                                                                                                                                                                                                              |
| CLKB             | I             | Port-B clock. CLKB is a continuous clock that synchronizes all data transfers through port B and can be asynchronous or coincident to CLKA. IRB, ORB, AFB, and AEB are synchronized to the low-to-high transition of CLKB.                                                                                                                                                                                                                                                  |
| CSA              | I             | Port-A chip select. CSA must be low to enable a low-to-high transition of CLKA to read or write data on port A. The A0–A35 outputs are in the high-impedance state when CSA is high.                                                                                                                                                                                                                                                                                        |
| CSB              | I             | Port-B chip select. CSB must be low to enable a low-to-high transition of CLKB to read or write data on port B. The B0-B35 outputs are in the high-impedance state when CSB is high.                                                                                                                                                                                                                                                                                        |
| ENA              | I             | Port-A enable. ENA must be high to enable a low-to-high transition of CLKA to read or write data on port A.                                                                                                                                                                                                                                                                                                                                                                 |
| ENB              | I             | Port-B enable. ENB must be high to enable a low-to-high transition of CLKB to read or write data on port B.                                                                                                                                                                                                                                                                                                                                                                 |
| FS1, FS0         | I             | Flag offset selects. The low-to-high transition of a FIFO's reset input latches the values of FS0 and FS1. If either FS0 or FS1 is high when a reset input goes high, one of three preset values is selected as the offset for the FIFO almost-full and almost-empty flags. If both FIFOs are reset simultaneously and both FS0 and FS1 are low when RST1 and RST2 go high, the first four writes to FIFO1 program the almost-full and almost-empty offsets for both FIFOs. |
| IRA              | O<br>(port A) | Input-ready flag. IRA is synchronized to the low-to-high transition of CLKA. When IRA is low, FIFO1 is full and writes to its array are disabled. IRA is set low when FIFO1 is reset and is set high on the second low-to-high transition of CLKA after reset.                                                                                                                                                                                                              |
| IRB              | O<br>(port B) | Input-ready flag. IRB is synchronized to the low-to-high transition of CLKB. When IRB is low, FIFO2 is full and writes to its array are disabled. IRB is set low when FIFO2 is reset and is set high on the second low-to-high transition of CLKB after reset.                                                                                                                                                                                                              |
| MBA              | I             | Port-A mailbox select. A high level on MBA chooses a mailbox register for a port-A read or write operation. When the A0–A35 outputs are active, a high level on MBA selects data from the mail2 register for output and a low level selects FIFO2 output-register data for output.                                                                                                                                                                                          |
| MBB              | I             | Port-B mailbox select. A high level on MBB chooses a mailbox register for a port-B read or write operation. When the B0–B35 outputs are active, a high level on MBB selects data from the mail1 register for output and a low level selects FIFO1 output-register data for output.                                                                                                                                                                                          |
| MBF1             | о             | Mail1 register flag. MBF1 is set low by a low-to-high transition of CLKA that writes data to the mail1 register. Writes to the mail1 register are inhibited while MBF1 is low. MBF1 is set high by a low-to-high transition of CLKB when a port-B read is selected and MBB is high. MBF1 is set high when FIFO1 is reset.                                                                                                                                                   |
| MBF2             | 0             | Mail2 register flag. MBF2 is set low by a low-to-high transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while MBF2 is low. MBF2 is set high by a low-to-high transition of CLKA when a port-A read is selected and MBA is high. MBF2 is also set high when FIFO2 is reset.                                                                                                                                              |
| ORA              | O<br>(port A) | Output-ready flag. ORA is synchronized to the low-to-high transition of CLKA. When ORA is low, FIFO2 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO2 when ORA is high. ORA is forced low when FIFO2 is reset and goes high on the third low-to-high transition of CLKA after a word is loaded to empty memory.                                                                                                       |

## SN74ACT3622 $256 \times 36 \times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

| TERMINAL<br>NAME | I/O           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                           |
|------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ORB              | O<br>(port B) | Output-ready flag. ORB is synchronized to the low-to-high transition of CLKB. When ORB is low, FIFO1 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO1 when ORB is high. ORB is forced low when FIFO1 is reset and goes high on the third low-to-high transition of CLKB after a word is loaded to empty memory. |
| RST1             | I             | FIFO1 reset. To reset FIFO1, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while RST1 is low. The low-to-high transition of RST1 latches the status of FS0 and FS1 for AFA and AEB offset selection. FIFO1 must be reset upon power up before data is written to its RAM.                                                  |
| RST2             | I             | FIFO2 reset. To reset FIFO2, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while RST2 is low. The low-to-high transition of RST2 latches the status of FS0 and FS1 for AFB and AEA offset selection. FIFO2 must be reset upon power up before data is written to its RAM.                                                  |
| W/RA             | I             | Port-A write/read select. A high on $W/\overline{R}A$ selects a write operation and a low selects a read operation on port A for a low-to-high transition of CLKA. The A0–A35 outputs are in the high-impedance state when $W/\overline{R}A$ is high.                                                                                                                 |
| W/RB             | I             | Port-B write/read select. A low on $\overline{W}$ /RB selects a write operation and a high selects a read operation on port B for a low-to-high transition of CLKB. The B0–B35 outputs are in the high-impedance state when $\overline{W}$ /RB is low.                                                                                                                |

## **Terminal Functions (continued)**

## detailed description

### reset

The FIFO memories of the SN74ACT3622 are reset separately by taking their reset (RST1, RST2) inputs low for at least four port-A clock (CLKA) and four port-B clock (CLKB) low-to-high transitions. The reset inputs can switch asynchronously to the clocks. A FIFO reset initializes the internal read and write pointers and forces the input-ready (IRA, IRB) flag low, the output-ready (ORA, ORB) flag low, the almost-empty (AEA, AEB) flag low, and the almost-full (AFA, AFB) flag high. Resetting a FIFO also forces the mailbox (MBF1, MBF2) flag of the parallel mailbox register high. After a FIFO is reset, its input-ready flag is set high after two clock cycles to begin normal operation. A FIFO must be reset after power up before data is written to its memory.

A low-to-high transition on a FIFO reset (RST1, RST2) input latches the value of the flag-select (FS0, FS1) inputs for choosing the almost-full and almost-empty offset programming method (see almost-empty flag and almost-full flag offset programming).

## almost-empty flag and almost-full flag offset programming

Four registers in the SN74ACT3622 are used to hold the offset values for the almost-empty and almost-full flags. The port-B almost-empty (AEB) flag offset register is labeled X1 and the port-A almost-empty (AEA) flag offset register is labeled X2. The port-A almost-full (AFA) flag offset register is labeled Y1 and the port-B almost-full (AFB) flag offset register is labeled Y2. The index of each register name corresponds to its FIFO number. The offset registers can be loaded with preset values during the reset of a FIFO or they can be programmed from port A (see Table 1).

| FS1 | FS0 | RST1       | RST2       | X1 AND Y1 REGISTERS <sup>†</sup> | X2 AND Y2 REGISTERS <sup>‡</sup> |
|-----|-----|------------|------------|----------------------------------|----------------------------------|
| н   | Н   | $\uparrow$ | Х          | 64                               | Х                                |
| н   | н   | х          | Ŷ          | Х                                | 64                               |
| н   | L   | $\uparrow$ | Х          | 16                               | Х                                |
| н   | L   | х          | Ŷ          | Х                                | 16                               |
| L   | н   | $\uparrow$ | х          | 8                                | Х                                |
| L   | н   | х          | Ŷ          | Х                                | 8                                |
| L   | L   | $\uparrow$ | $\uparrow$ | Programmed from port A           | Programmed from port A           |

| Table 1 | . Flag | Program | nming |
|---------|--------|---------|-------|
|---------|--------|---------|-------|

<sup>†</sup>X1 register holds the offset for  $\overline{AEB}$ ; Y1 register holds the offset for  $\overline{AFA}$ . <sup>‡</sup>X2 register holds the offset for AEA; Y2 register holds the offset for AFB.



### almost-empty flag and almost-full flag offset programming (continued)

To load the FIFO almost-empty flag and almost-full flag offset registers with one of the three preset values listed in Table 1, at least one of the flag-select inputs must be high during the low-to-high transition of its reset input. For example, to load the preset value of 64 into X1 and Y1, FS0 and FS1 must be high when FIFO1 reset ( $\overline{RST1}$ ) returns high. Flag-offset registers associated with FIFO2 are loaded with one of the preset values in the same way with FIFO2 reset ( $\overline{RST2}$ ). When using one of the preset values for the flag offsets, the FIFOs can be reset simultaneously or at different times.

To program the X1, X2, Y1, and Y2 registers from port A, both FIFOs should be reset simultaneously with FS0 and FS1 low during the low-to-high transition of the reset inputs. After this reset is complete, the first four writes to FIFO1 do not store data in RAM but load the offset registers in the order Y1, X1, Y2, X2. Each offset register uses port-A inputs (A7–A0). The highest numbered input is used as the most significant bit of the binary number in each case. Valid programming values for the registers range from 1 to 252. After all the offset registers are programmed from port A, the port-B input-ready (IRB) flag is set high and both FIFOs begin normal operation.

### FIFO write/read operation

The state of the port-A data (A0–A35) outputs is controlled by the port-A chip select ( $\overline{CSA}$ ) and the port-A write/read select ( $W/\overline{RA}$ ). The A0–A35 outputs are in the high-impedance state when either  $\overline{CSA}$  or  $W/\overline{RA}$  is high. The A0–A35 outputs are active when both  $\overline{CSA}$  and  $W/\overline{RA}$  are low.

Data is loaded into FIFO1 from the A0–A35 inputs on a low-to-high transition of CLKA when  $\overline{CSA}$  is low, W/RA is high, ENA is high, MBA is low, and IRA is high. Data is read from FIFO2 to the A0–A35 outputs by a low-to-high transition of CLKA when  $\overline{CSA}$  is low, W/RA is low, ENA is high, MBA is low, and ORA is high (see Table 2). FIFO reads and writes on port A are independent of any concurrent port-B operation.

| CSA | W/RA | ENA | MBA | CLKA       | A0-A35 OUTPUTS                | PORT FUNCTION              |  |
|-----|------|-----|-----|------------|-------------------------------|----------------------------|--|
| Н   | Х    | Х   | Х   | Х          | In high-impedance state       | None                       |  |
| L   | н    | L   | Х   | х          | In high-impedance state       | None                       |  |
| L   | н    | Н   | L   | $\uparrow$ | In high-impedance state       | FIFO1 write                |  |
| L   | н    | Н   | Н   | $\uparrow$ | In high-impedance state       | Mail1 write                |  |
| L   | L    | L   | L   | х          | Active, FIFO2 output register | None                       |  |
| L   | L    | Н   | L   | $\uparrow$ | Active, FIFO2 output register | FIFO2 read                 |  |
| L   | L    | L   | Н   | х          | Active, mail2 register        | None                       |  |
| L   | L    | Н   | Н   | ↑          | Active, mail2 register        | Mail2 read (set MBF2 high) |  |

Table 2. Port-A Enable Function Table

The port-B control signals are identical to those of port A with the exception that the port-B write/read select  $(\overline{W}/RB)$  is the inverse of the port-A write/read select  $(W/\overline{R}A)$ . The state of the port-B data (B0-B35) outputs is controlled by the port-B chip select  $(\overline{CSB})$  and the port-B write/read select  $(\overline{W}/RB)$ . The B0-B35 outputs are in the high-impedance state when either  $\overline{CSB}$  is high or  $\overline{W}/RB$  is low. The B0-B35 outputs are active when  $\overline{CSB}$  is low and  $\overline{W}/RB$  is high.

Data is loaded into FIFO2 from the B0–B35 inputs on a low-to-high transition of CLKB when  $\overline{\text{CSB}}$  is low,  $\overline{\text{W}}/\text{RB}$  is low, ENB is high, MBB is low, and IRB is high. Data is read from FIFO1 to the B0–B35 outputs by a low-to-high transition of CLKB when  $\overline{\text{CSB}}$  is low,  $\overline{\text{W}}/\text{RB}$  is high, ENB is high, MBB is low, and ORB is high (see Table 3). FIFO reads and writes on port B are independent of any concurrent port-A operation.



## SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C – AUGUST 1993 – REVISED SEPTEMBER 1995

FIFO write/read operation (continued)

| CSB | W/RB | ENB | MBB | CLKB       | B0-B35 OUTPUTS PORT FUNCTION                     |             |  |
|-----|------|-----|-----|------------|--------------------------------------------------|-------------|--|
| Н   | Х    | Х   | Х   | Х          | In high-impedance state None                     |             |  |
| L   | L    | L   | Х   | х          | In high-impedance state None                     |             |  |
| L   | L    | Н   | L   | $\uparrow$ | In high-impedance state                          | FIFO2 write |  |
| L   | L    | Н   | н   | $\uparrow$ | In high-impedance state                          | Mail2 write |  |
| L   | н    | L   | L   | х          | Active, FIFO1 output register                    | None        |  |
| L   | н    | Н   | L   | $\uparrow$ | Active, FIFO1 output register                    | FIFO1 read  |  |
| L   | Н    | L   | Н   | х          | Active, mail1 register                           | None        |  |
| L   | Н    | Н   | Н   | $\uparrow$ | Active, mail1 register Mail1 read (set MBF1 high |             |  |

| Table 3  | Port-B | Fnable | Function | Table |
|----------|--------|--------|----------|-------|
| Table J. |        |        | i uncuon | Table |

The setup- and hold-time constraints to the port clocks for the port-chip selects and write/read selects are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is low during a clock cycle, the port-chip select and write/read select may change states during the setup- and hold-time window of the cycle.

When a FIFO output-ready flag is low, the next data word is sent to the FIFO output register automatically by the low-to-high transition of the port clock that sets the output-ready flag high. When the output-ready flag is high, an available data word is clocked to the FIFO output register only when a FIFO read is selected by the port's chip select, write/read select, enable, and mailbox select.

## synchronized FIFO flags

Each FIFO is synchronized to its port clock through at least two flip-flop stages. This is done to improve flag-signal reliability by reducing the probability of metastable events when CLKA and CLKB operate asynchronously to one another (see the application report *Metastability Performance of Clocked FIFOs* in the 1996 *High-Performance FIFO Memories Data Book*, literature number SCAD003C). ORA, AEA, IRA, and AFA are synchronized to CLKA. ORB, AEB, IRB, and AFB are synchronized to CLKB. Tables 4 and 5 show the relationship of each port flag to FIFO1 and FIFO2.

| NUMBER OF WORDS IN<br>FIF01 <sup>†‡</sup> |     | RONIZED<br>CLKB | SYNCHRONIZED<br>TO CLKA |     |
|-------------------------------------------|-----|-----------------|-------------------------|-----|
| FIF011+                                   | ORB | AEB             | AFA                     | IRA |
| 0                                         | L   | L               | Н                       | Н   |
| 1 to X1                                   | н   | L               | н                       | Н   |
| (X1 + 1) to [256 – (Y1 + 1)]              | н   | н               | н                       | Н   |
| (256 – Y1) to 255                         | н   | н               | L                       | Н   |
| 256                                       | н   | Н               | L                       | L   |

Table 4. FIFO1 Flag Operation

<sup>†</sup> X1 is the almost-empty offset for FIFO1 used by AEB. Y1 is the almost-full offset for FIFO1 used by AFA. Both X1 and Y1 are selected during a reset of FIFO1 or programmed from port A.

<sup>‡</sup> When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free.



## synchronized FIFO flags (continued)

| NUMBER OF WORDS IN<br>FIF02 <sup>†‡</sup> |     | RONIZED<br>CLKA | SYNCHRONIZED<br>TO CLKB |     |
|-------------------------------------------|-----|-----------------|-------------------------|-----|
| FIF021+                                   | ORA | AEA             | AFB                     | IRB |
| 0                                         | L   | L               | Н                       | Н   |
| 1 to X2                                   | н   | L               | н                       | Н   |
| (X2 + 1) to [256 – (Y2 + 1)]              | н   | Н               | н                       | Н   |
| (256 – Y2) to 255                         | н   | Н               | L                       | Н   |
| 256                                       | н   | Н               | L                       | L   |

## Table 5. FIFO2 Flag Operation

<sup>†</sup> X2 is the almost-empty offset for FIFO2 used by AEA. Y2 is the almost-full offset for FIFO2 used by AFB. Both X2 and Y2 are selected during a reset of FIFO2 or programmed from port A.

<sup>‡</sup>When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free.

## output-ready flags (ORA, ORB)

The output-ready flag of a FIFO is synchronized to the port clock that reads data from its array. When the output-ready flag is high, new data is present in the FIFO output register. When the output-ready flag is low, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored.

A FIFO read pointer is incremented each time a new word is clocked to its output register. The state machine that controls an output-ready flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO SRAM status is empty, empty+1, or empty+2. From the time a word is written to a FIFO, it can be shifted to the FIFO output register in a minimum of three cycles of the output-ready flag synchronizing clock; therefore, an output-ready flag is low if a word in memory is the next data to be sent to the FIFO output register and three cycles of the port clock that reads data from the FIFO have not elapsed since the time the word was written. The output-ready flag of the FIFO remains low until the third low-to-high transition of the synchronizing clock occurs, simultaneously forcing the output-ready flag high and shifting the word to the FIFO output register.

A low-to-high transition on an output-ready flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time  $t_{sk1}$ , or greater, after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 7 and 8).

### input-ready flags (IRA, IRB)

The input-ready flag of a FIFO is synchronized to the port clock that writes data to its array. When the input-ready flag is high, a memory location is free in the SRAM to receive new data. No memory locations are free when the input-ready flag is low and attempted writes to the FIFO are ignored.

Each time a word is written to a FIFO, its write pointer is incremented. The state machine that controls an input-ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is full, full–1, or full–2. From the time a word is read from a FIFO, its previous memory location is ready to be written in a minimum of two cycles of the input-ready flag synchronizing clock; therefore, an input-ready flag is low if less than two cycles of the input-ready flag synchronizing clock have elapsed since the next memory write location has been read. The second low-to-high transition on the input-ready flag synchronizing clock after the read sets the input-ready flag high.

A low-to-high transition on an input-ready flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time  $t_{sk1}$ , or greater, after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 9 and 10).



## SN74ACT3622 $256 \times 36 \times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

## almost-empty flags (AEA, AEB)

The almost-empty flag of a FIFO is synchronized to the port clock that reads data from its array. The state machine that controls an almost-empty flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is almost empty, almost empty+1, or almost empty+2. The almost-empty state is defined by the contents of register X1 for AEB and register X2 for AEA. These registers are loaded with preset values during a FIFO reset or programmed from port A (see almost-empty flag and almost-full flag offset programming). An almost-empty flag is low when its FIFO contains X or less words and is high when its FIFO contains (X + 1) or more words. A data word present in the FIFO output register has been read from memory.

Two low-to-high transitions of the almost-empty flag synchronizing clock are required after a FIFO write for its almost-empty flag to reflect the new level of fill; therefore, the almost-empty flag of a FIFO containing (X + 1)or more words remains low if two cycles of its synchronizing clock have not elapsed since the write that filled the memory to the (X + 1) level. An almost-empty flag is set high by the second low-to-high transition of its synchronizing clock after the FIFO write that fills memory to the (X + 1) level. A low-to-high transition of an almost-empty flag synchronizing clock begins the first synchronization cycle if it occurs at time tsk2, or greater, after the write that fills the FIFO to (X + 1) words. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figures 11 and 12).

## almost-full flags (AFA, AFB)

The almost-full flag of a FIFO is synchronized to the port clock that writes data to its array. The state machine that controls an almost-full flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is almost full, almost full-1, or almost full-2. The almost-full state is defined by the contents of register Y1 for AFA and register Y2 for AFB. These registers are loaded with preset values during a FIFO reset or programmed from port A (see almost-empty flag and almost-full flag offset programming). An almost-full flag is low when the number of words in its FIFO is greater than or equal to (256 - Y). An almost-full flag is high when the number of words in its FIFO is less than or equal to [256 - (Y + 1)]. A data word present in the FIFO output register has been read from memory.

Two low-to-high transitions of the almost-full flag synchronizing clock are required after a FIFO read for its almost-full flag to reflect the new level of fill; therefore, the almost-full flag of a FIFO containing [256 - (Y + 1)]or less words remains low if two cycles of its synchronizing clock have not elapsed since the read that reduced the number of words in memory to [256 - (Y + 1)]. An almost-full flag is set high by the second low-to-high transition of its synchronizing clock after the FIFO read that reduces the number of words in memory to [256 – (Y + 1)]. A low-to-high transition of an almost-full flag synchronizing clock begins the first synchronization cycle if it occurs at time t<sub>sk2</sub>, or greater, after the read that reduces the number of words in memory to [256 – (Y + 1)]. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figures 13 and 14).

### mailbox registers

Each FIFO has a 36-bit bypass register to pass command and control information between port A and port B without putting it in queue. The mailbox-select (MBA, MBB) inputs choose between a mail register and a FIFO for a port data transfer operation. A low-to-high transition on CLKA writes A0-A35 data to the mail1 register when a port-A write is selected by CSA, W/RA, and ENA and with MBA high. A low-to-high transition on CLKB writes B0-B35 data to the mail2 register when a port-B write is selected by CSB, W/RB, and ENB and with MBB high. Writing data to a mail register sets its corresponding flag (MBF1 or MBF2) low. Attempted writes to a mail register are ignored while the mail flag is low.

When data outputs of a port are active, the data on the bus comes from the FIFO output register when the port-mailbox-select input is low and from the mail register when the port-mailbox-select input is high. The mail1 register flag (MBF1) is set high by a low-to-high transition on CLKB when a port-B read is selected by CSB.  $\overline{W}$ /RB, and ENB and with MBB high. The mail2 register flag (MBF2) is set high by a low-to-high transition on CLKA when a port-A read is selected by  $\overline{CSA}$ , W/RA, and ENA and with MBA high. The data in a mail register remains intact after it is read and changes only when new data is written to the register.



SN74ACT3622 256 × 36 × 2

## **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY**

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995





<sup>†</sup> FIFO2 is reset in the same manner to load X2 and Y2 with a preset value.



<sup>†</sup> t<sub>sk1</sub> is the minimum time between the rising CLKA edge and a rising CLKB edge for IRB to transition high in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKB is less than t<sub>sk1</sub>, IRB may transition high one cycle later than shown.
NOTE A: CSA = L, W/RA = H, MBA = L. It is not necessary to program offset register on consecutive clock cycles.

Figure 2. Programming the Almost-Full Flag and Almost-Empty Flag Offset Values After Reset



## SN74ACT3622 $256 \times 36 \times 2$ **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY**

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



<sup>†</sup>Written to FIFO1





<sup>†</sup>Written to FIFO2

Figure 4. Port-B Write-Cycle Timing for FIFO2



SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995





Figure 6. Port-A Read-Cycle Timing for FIFO2



## SN74ACT3622 $256 \times 36 \times 2$ **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY**

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



t tsk1 is the minimum time between a rising CLKA edge and a rising CLKB edge for ORB to transition high and to clock the next word to the FIFO1 to utput register in three CLKB cycles. If the time between the rising CLKA edge and rising CLKB edge is less than tsk1, the transition of ORB high and load of the first word to the output register may occur one CLKB cycle later than shown.

Figure 7. ORB-Flag Timing and First-Data-Word Fallthrough When FIFO1 Is Empty



 $\begin{array}{c} \mathsf{SN74ACT3622} \\ \mathsf{256}\times\mathsf{36}\times\mathsf{2} \end{array}$ 

## **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY**

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



<sup>†</sup> t<sub>sk1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for ORA to transition high and to clock the next word to the FIFO2 output register in three CLKA cycles. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>sk1</sub>, the transition of ORA high and load of the first word to the output register may occur one CLKA cycle later than shown.

Figure 8. ORA-Flag Timing and First-Data-Word Fallthrough When FIFO2 Is Empty



# SN74ACT3622 256 imes 36 imes 2CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

| <sup>t</sup> w(CLKH)<br>CLKB |                                                             |
|------------------------------|-------------------------------------------------------------|
| CSB                          | Low                                                         |
| W/RB                         | High                                                        |
| MBB                          | Low                                                         |
| ENB                          | tsu(EN) th(EN)                                              |
| ORB                          | High<br>← t <sub>a</sub> →                                  |
| B0-B35                       | Previous Word in FIFO1 Output Register Next Word From FIFO1 |
|                              | $  t_{sk1}  t_{c}  t_{c} $                                  |
| CLKA                         | tw(CLKH)                                                    |
| IRA                          | FIF01 Full                                                  |
| CSA                          | Low                                                         |
| W/RA                         | High tsu(EN) ← → th(EN)                                     |
| MBA                          |                                                             |
| ENA                          |                                                             |
| A0-A35                       | tsu(D) + th(D)                                              |
|                              |                                                             |

t sk1 is the minimum time between a rising CLKB edge and a rising CLKA edge for IRA to transition high in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>sk1</sub>, IRA may transition high one CLKA cycle later than shown.



Figure 9. IRA-Flag Timing and First Available Write When FIFO1 Is Full

 $\begin{array}{c} \text{SN74ACT3622} \\ 256 \times 36 \times 2 \\ \text{CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY} \end{array}$ 

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995 tc tw(CLKH) tw(CLKL) CLKA CSA Low Low W/RA MBA Low tsu(EN) ┢┫┢┆ <sup>t</sup>h(EN) ENA ORA High - ta A0-A35 Previous Word in FIFO2 Output Register Next Word From FIFO2 ← <sup>t</sup>sk1<sup>†</sup> tc tw(CLKH) tw(CLKL) 2 CLKB tpd(C-IR) tpd(C-IR) FIFO2 Full IRB CSB Low Low W/RB tsu(EN) MBB tsu(EN) ▶◄ th(EN) ENB tsu(D) Þ**∢ →** <sup>t</sup>h(D) B0-B35  $\otimes$ 

To FIFO2

<sup>+</sup> t<sub>sk1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for IRB to transition high in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>sk1</sub>, IRB may transition high one CLKB cycle later than shown.

Figure 10. IRB-Flag Timing and First Available Write When FIFO2 Is Full



## SN74ACT3622 256 $\times$ 36 $\times$ 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY

SCAS247C – AUGUST 1993 – REVISED SEPTEMBER 1995



<sup>+</sup> t<sub>Sk2</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for AEB to transition high in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>sk2</sub>, AEB may transition high one CLKB cycle later than shown.

NOTE A: FIFO1 write (CSA = L, W/RA = H, MBA = L), FIFO1 read (CSB = L, W/RB = H, MBB = L). Data in the FIFO1 output register has been read from the FIFO.





<sup>+</sup> t<sub>sk2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for AEA to transition high in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>sk2</sub>, AEA may transition high one CLKA cycle later than shown.

NOTE A: FIFO2 write (CSB = L, W/RB = L, MBB = L), FIFO2 read (CSA = L, W/RA = L, MBA = L). Data in the FIFO2 output register has been read from the FIFO.

## Figure 12. Timing for AEA When FIFO2 Is Almost Empty



SN74ACT3622  $256 \times 36 \times 2$ **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY** 

SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



<sup>†</sup> t<sub>Sk2</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for  $\overline{AFA}$  to transition high in the next CLKA cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>Sk2</sub>,  $\overline{AFA}$  may transition high one CLKB cycle later than shown. NOTE A: FIFO1 write (CSA = L, W/RA = H, MBA = L), FIFO1 read (CSB = L, W/RB = H, MBB = L). Data in the FIFO1 output register has been

read from the FIFO.

Figure 13. Timing for AFA When FIFO1 Is Almost Full



<sup>†</sup> t<sub>sk2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for AFB to transition high in the next CLKB cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>sk2</sub>, AFB may transition high one CLKA cycle later than shown.

NOTE A: FIFO2 write (CSB = L, W/RB= L, MBB = L), FIFO2 read (CSA = L, W/RA = L, MBA = L). Data in the FIFO2 output register has been read from the FIFO.

Figure 14. Timing for AFB When FIFO2 Is Almost Full



# SN74ACT3622 $256 \times 36 \times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



Figure 15. Timing for Mail1 Register and MBF1 Flag



SN74ACT3622  $256 \times 36 \times 2$ 

# CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995



Figure 16. Timing for Mail2 Register and MBF2 Flag



# SN74ACT3622 $256 \times 36 \times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C – AUGUST 1993 – REVISED SEPTEMBER 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input voltage range, $V_I$ (see Note 1) -0.5 V t<br>Output voltage range, $V_O$ (see Note 1) -0.5 V t<br>Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )<br>Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )<br>Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )<br>Continuous current through $V_{CC}$ or GND<br>Operating free-air temperature range, $T_A$ | to $V_{CC} + 0.5 V$<br>to $V_{CC} + 0.5 V$<br>$\pm 20 mA$<br>$\pm 50 mA$<br>$\ldots \pm 50 mA$<br>$\ldots \pm 400 mA$<br>$\ldots 0^{\circ}C$ to $70^{\circ}C$ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage temperature range, T <sub>stg</sub>                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                               |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded provided the input and output current ratings are observed.

## recommended operating conditions

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| Vcc             | Supply voltage                 | 4.5 | 5.5 | V    |
| VIH             | High-level input voltage       | 2   |     | V    |
| VIL             | Low-level input voltage        |     | 0.8 | V    |
| ЮН              | High-level output current      |     | -4  | mA   |
| I <sub>OL</sub> | Low-level output current       |     | 8   | mA   |
| Т <sub>А</sub>  | Operating free-air temperature | 0   | 70  | °C   |



## SN74ACT3622 $256 \times 36 \times 2$ **CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY** SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                  |                                        |                                         | MIN    | TYP <sup>†</sup> | MAX | UNIT |    |  |
|----------------------------|--------------------------------------------------|----------------------------------------|-----------------------------------------|--------|------------------|-----|------|----|--|
| VOH                        | $V_{CC} = 4.5 V,$                                | $I_{OH} = -4 \text{ mA}$               |                                         |        | 2.4              |     |      | V  |  |
| VOL                        | $V_{CC} = 4.5 V,$                                | .5 V, I <sub>OL</sub> = 8 mA           |                                         |        |                  |     | 0.5  | V  |  |
| Ц                          | $V_{CC} = 5.5 V,$                                | 5.5 V, $V_{I} = V_{CC} \text{ or } 0$  |                                         |        |                  |     | ±5   | μA |  |
| I <sub>OZ</sub>            | $V_{CC} = 5.5 V,$                                | $V_{\rm O} = V_{\rm CC} \text{ or } 0$ |                                         |        |                  |     | ±5   | μΑ |  |
| Icc                        | $V_{CC} = 5.5 V,$                                | $V_{I} = V_{CC} - 0.2 V \text{ or } 0$ |                                         |        |                  |     | 400  | μA |  |
|                            | $V_{CC}$ = 5.5 V,<br>Other inputs at $V_{CC}$ of | One input at 3.4 V,<br>; or GND        | $\overline{CSA} = V_{IH}$               | A0-A35 |                  | 0   |      |    |  |
|                            |                                                  |                                        | $\overline{\text{CSB}} = V_{\text{IH}}$ | B0-B35 |                  | 0   |      |    |  |
| $\Delta I_{CC}^{\ddagger}$ |                                                  |                                        | $\overline{CSA} = V_{IL}$               | A0-A35 |                  |     | 1    | mA |  |
|                            |                                                  |                                        | $\overline{\text{CSB}} = V_{\text{IL}}$ | B0-B35 |                  |     | 1    |    |  |
|                            |                                                  |                                        | All other inputs                        |        |                  |     | 1    |    |  |
| Ci                         | V <sub>I</sub> = 0,                              | f = 1 MHz                              |                                         |        | 4                |     | pF   |    |  |
| Co                         | V <sub>O</sub> = 0,                              | f = 1 MHz                              |                                         |        |                  | 8   |      | pF |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

<sup>‡</sup>This is the supply current when each input is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figures 1 through 16)

|                      |                                                                                                                                                                       | ′ACT3622-15 |      | ′ACT3622-20 |     | ´ACT3622-30 |      |      |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|-----|-------------|------|------|
|                      |                                                                                                                                                                       | MIN         | MAX  | MIN         | MAX | MIN         | MAX  | UNIT |
| fclock               | Clock frequency, CLKA or CLKB                                                                                                                                         |             | 66.7 |             | 50  |             | 33.4 | MHz  |
| t <sub>C</sub>       | Clock cycle time, CLKA or CLKB                                                                                                                                        | 15          |      | 20          |     | 30          |      | ns   |
| <sup>t</sup> w(CLKH) | Pulse duration, CLKA and CLKB high                                                                                                                                    | 6           |      | 8           |     | 10          |      | ns   |
| <sup>t</sup> w(CLKL) | Pulse duration, CLKA and CLKB low                                                                                                                                     | 6           |      | 8           |     | 10          |      | ns   |
| <sup>t</sup> su(D)   | Setup time, A0–A35 before CLKA $\uparrow$ and B0–B35 before CLKB $\uparrow$                                                                                           | 4           |      | 5           |     | 6           |      | ns   |
| <sup>t</sup> su(EN)  | Setup time, CSA, W/RA, ENA, and MBA before CLKA↑; CSB,<br>W/RB, ENB, and MBB before CLKB↑                                                                             | 4.5         |      | 5           |     | 6           |      | ns   |
| <sup>t</sup> su(RS)  | Setup time, RST1 or RST2 low before CLKA $\uparrow$ or CLKB $\uparrow$ §                                                                                              | 5           |      | 6           |     | 7           |      | ns   |
| <sup>t</sup> su(FS)  | Setup time, FS0 and FS1 before RST1 and RST2 high                                                                                                                     | 7.5         |      | 8.5         |     | 9.5         |      | ns   |
| <sup>t</sup> h(D)    | Hold time, A0–A35 after CLKA $\uparrow$ and B0–B35 after CLKB $\uparrow$                                                                                              | 0           |      | 0           |     | 0           |      | ns   |
| <sup>t</sup> h(EN)   | Hold time, $\overline{CSA}$ , W/ $\overline{RA}$ , ENA, and MBA after CLKA <sup>↑</sup> ; $\overline{CSB}$ , $\overline{W}/RB$ , ENB, and MBB after CLKB <sup>↑</sup> | 0           |      | 0           |     | 0           |      | ns   |
| <sup>t</sup> h(RS)   | Hold time, RST1 or RST2 low after CLKA↑ or CLKB↑§                                                                                                                     | 4           |      | 4           |     | 5           |      | ns   |
| <sup>t</sup> h(FS)   | Hold time, FS0 and FS1 after RST1 and RST2 high                                                                                                                       | 1           |      | 2           |     | 2           |      | ns   |
| t <sub>sk1</sub> ¶   | Skew time between CLKA $\uparrow$ and CLKB $\uparrow$ for ORA, ORB, IRA, and IRB                                                                                      | 7.5         |      | 9           |     | 11          |      | ns   |
| t <sub>sk2</sub> ¶   | Skew time between CLKA $\uparrow$ and CLKB $\uparrow$ for AEA, AEB, AFA, and AFB                                                                                      | 12          |      | 16          |     | 20          |      | ns   |

§ Requirement to count the clock edge as one of at least four needed to reset a FIFO

I Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle.



## SN74ACT3622 256 × 36 × 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C - AUGUST 1993 - REVISED SEPTEMBER 1995

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 30 \text{ pF}$ (see Figures 1 through 16)

| PARAMETER             |                                                                                                                                                                                                                                                                                                              | ′ACT3622-15 |      | ´ACT3622-20 |     | ´ACT3622-30 |     | UNIT |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|-----|-------------|-----|------|
|                       |                                                                                                                                                                                                                                                                                                              | MIN         | MAX  | MIN         | MAX | MIN         | MAX | UNIT |
| ta                    | Access time, CLKA $\uparrow$ to A0–A35 and CLKB $\uparrow$ to B0–B35                                                                                                                                                                                                                                         | 3           | 11   | 3           | 13  | 3           | 15  | ns   |
| <sup>t</sup> pd(C-IR) | Propagation delay time, CLKA $\uparrow$ to IRA and CLKB $\uparrow$ to IRB                                                                                                                                                                                                                                    | 2           | 8    | 2           | 10  | 2           | 12  | ns   |
| <sup>t</sup> pd(C-OR) | Propagation delay time, CLKA $\uparrow$ to ORA and CLKB $\uparrow$ to ORB                                                                                                                                                                                                                                    | 1           | 8    | 1           | 10  | 1           | 12  | ns   |
| <sup>t</sup> pd(C-AE) | Propagation delay time, CLKA $\uparrow$ to $\overline{AEA}$ and CLKB $\uparrow$ to $\overline{AEB}$                                                                                                                                                                                                          | 1           | 8    | 1           | 10  | 1           | 12  | ns   |
| <sup>t</sup> pd(C-AF) | Propagation delay time, CLKA↑ to AFA and CLKB↑ to AFB                                                                                                                                                                                                                                                        | 1           | 8    | 1           | 10  | 1           | 12  | ns   |
| <sup>t</sup> pd(C-MF) | Propagation delay time, CLKA $\uparrow$ to $\overline{\text{MBF1}}$ low or $\overline{\text{MBF2}}$ high and CLKB $\uparrow$ to $\overline{\text{MBF2}}$ low or $\overline{\text{MBF1}}$ high                                                                                                                | 0           | 8    | 0           | 10  | 0           | 12  | ns   |
| <sup>t</sup> pd(C-MR) | Propagation delay time, CLKA $\uparrow$ to B0–B35 $\dagger$ and CLKB $\uparrow$ to A0–A35 $\ddagger$                                                                                                                                                                                                         | 3           | 13.5 | 3           | 15  | 3           | 17  | ns   |
| <sup>t</sup> pd(M-DV) | Propagation delay time, MBA to A0–A35 valid and MBB to B0–B35 valid                                                                                                                                                                                                                                          | 3           | 11   | 3           | 13  | 3           | 15  | ns   |
| <sup>t</sup> pd(R-F)  | Propagation delay time, $\overrightarrow{\text{RST1}}$ low to $\overrightarrow{\text{AEB}}$ low, $\overrightarrow{\text{AFA}}$ high, and MBF1 high, and $\overrightarrow{\text{RST2}}$ low to $\overrightarrow{\text{AEA}}$ low, $\overrightarrow{\text{AFB}}$ high, and $\overrightarrow{\text{MBF2}}$ high | 1           | 15   | 1           | 20  | 1           | 30  | ns   |
| t <sub>en</sub>       | Enable time, $\overline{\text{CSA}}$ and $W/\overline{\text{R}}\text{A}$ low to A0–A35 active and $\overline{\text{CSB}}$ low and $\overline{W}/\text{RB}$ high to B0–B35 active                                                                                                                             | 2           | 12   | 2           | 13  | 2           | 14  | ns   |
| <sup>t</sup> dis      | Disable time, $\overline{CSA}$ or W/RA high to A0–A35 at high impedance<br>and $\overline{CSB}$ high or W/RB low to B0–B35 at high impedance                                                                                                                                                                 | 1           | 11   | 1           | 12  | 1           | 14  | ns   |

<sup>†</sup> Writing data to the mail1 register when the B0–B35 outputs are active and MBB is high

<sup>‡</sup>Writing data to the mail2 register when the A0–A35 outputs are active and MBA is high



## **TYPICAL CHARACTERISTICS**



Figure 17

## calculating power dissipation

With  $I_{CC(f)}$  taken from Figure 17, the dynamic power (P<sub>d</sub>) based on all data outputs changing states on each read can be calculated by:

 $\mathsf{P}_{d} = \mathsf{V}_{CC} \times [\mathsf{I}_{CC(f)} + (\mathsf{N} \times \Delta \mathsf{I}_{CC} \times \mathsf{dc})] + \Sigma (\mathsf{C}_{\mathsf{L}} \times \mathsf{V}_{CC}^{2} \times \mathsf{f}_{\mathsf{o}})$ 

A more accurate total power ( $P_T$ ) can be calculated if quiescent power (Pq) is also taken into consideration. Quiescent power ( $P_q$ ) can be calculated by:

$$\mathsf{P}_{\mathsf{q}} = \mathsf{V}_{\mathsf{C}\mathsf{C}} \times [\mathsf{I}_{\mathsf{C}\mathsf{C}(\mathsf{I})} + (\mathsf{N} \times \Delta \mathsf{I}_{\mathsf{C}\mathsf{C}} \times \mathsf{d}\mathsf{c})]$$

Total power would be:

The above equations provide worst-case power calculations.

Where:

| N = number of inputs driven by TTL levels                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------|
| $\Delta I_{CC}$ = increase in power supply current for each input at a TTL high level                                                   |
| dc = duty cycle of inputs at a TTL high level of 3.4 V                                                                                  |
| C <sub>L</sub> = output capacitance load                                                                                                |
| f <sub>o</sub> = switching frequency of an output                                                                                       |
| $I_{CC(I)}$ = idle current, supply current when FIFO is idle $\approx$ pF $\times$ f <sub>clock</sub> = 0.2 $\times$ f <sub>clock</sub> |
| (current is due to free-running clocks)                                                                                                 |
| pF = power factor                                                                                                                       |
| $I_{CC(f)}$ = active current, supply current when FIFO is transferring data                                                             |



## SN74ACT3622 $256 \times 36 \times 2$ CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS247C – AUGUST 1993 – REVISED SEPTEMBER 1995







#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated