SCAS238A - MAY 1992 - REVISED APRIL 1996

| <ul> <li>Members of the Texas Instruments<br/>Widebus<sup>™</sup> Family</li> </ul>                      | 74ACT16474.          | . WD PACKAGE<br>. DL PACKAGE<br>VIEW) |  |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------|--|--|--|--|--|--|--|--|--|
| <ul> <li>Inputs Are TTL-Voltage Compatible</li> </ul>                                                    |                      |                                       |  |  |  |  |  |  |  |  |  |
| 3-State Outputs Drive Bus Lines Directly                                                                 |                      | 56 10EBA                              |  |  |  |  |  |  |  |  |  |
| <ul> <li>Flow-Through Architecture Optimizes</li> </ul>                                                  | 1CLKAB               | 55 1CLKBA                             |  |  |  |  |  |  |  |  |  |
| PCB Layout                                                                                               | 1A1 🛛 3              | 54 ] 1B1                              |  |  |  |  |  |  |  |  |  |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pin</li> </ul>                                               | GND 4                | 53 GND                                |  |  |  |  |  |  |  |  |  |
| Configurations Minimize High-Speed                                                                       | 1A2 🛛 5              | 52 1B2                                |  |  |  |  |  |  |  |  |  |
| Switching Noise                                                                                          | 1A3 6                | 51 1B3                                |  |  |  |  |  |  |  |  |  |
| ● EPIC <sup>™</sup> (Enhanced-Performance Implanted                                                      | V <sub>CC</sub> 47   | 50 V <sub>CC</sub>                    |  |  |  |  |  |  |  |  |  |
| CMOS) 1- $\mu$ m Process                                                                                 | 1A4 🛛 8              | 49 <b>0</b> 1B4                       |  |  |  |  |  |  |  |  |  |
| <ul> <li>500-mA Typical Latch-Up Immunity at</li> </ul>                                                  | 1A5 9                | 48 1B5                                |  |  |  |  |  |  |  |  |  |
| 125°C                                                                                                    | 1A6 10               | 47 1B6                                |  |  |  |  |  |  |  |  |  |
|                                                                                                          | GND 11               | 46 GND                                |  |  |  |  |  |  |  |  |  |
| <ul> <li>Package Options Include Plastic 300-mil<br/>Shrink Small-Outline (DL) Packages Using</li> </ul> | 1A7 L 12             | 45 1B7                                |  |  |  |  |  |  |  |  |  |
| 25-mil Center-to-Center Pin Spacings and                                                                 | 1A8 L 13             | 44 1B8                                |  |  |  |  |  |  |  |  |  |
| 380-mil Fine-Pitch Ceramic Flat (WD)                                                                     | 1A9 L 14             | 43 1B9                                |  |  |  |  |  |  |  |  |  |
| Packages Using 25-mil Center-to-Center                                                                   | 2A1 L 15             | 42 2B1                                |  |  |  |  |  |  |  |  |  |
| Pin Spacings                                                                                             | 2A2   16<br>2A3   17 | 41 2B2<br>40 2B3                      |  |  |  |  |  |  |  |  |  |
| · •p*••                                                                                                  | GND 18               | 39 GND                                |  |  |  |  |  |  |  |  |  |
| description                                                                                              | 2A4 [ 19             | 38 2B4                                |  |  |  |  |  |  |  |  |  |
| -                                                                                                        | 2A4 L 19<br>2A5 20   | 36 J 2B4<br>37 J 2B5                  |  |  |  |  |  |  |  |  |  |
| The 'ACT16474 are noninverting 18-bit registered                                                         | 2A5 [ 20<br>2A6 [ 21 | 36 2B6                                |  |  |  |  |  |  |  |  |  |
| bus transceivers composed of two 9-bit sections                                                          | V <sub>CC</sub> 22   | 35 V <sub>CC</sub>                    |  |  |  |  |  |  |  |  |  |
| with separate control signals. For either 9-bit                                                          | 2A7 23               | 34 2B7                                |  |  |  |  |  |  |  |  |  |
| transceiver section, data flow in the A-to-B mode is controlled by output-enable (10EAB or 20EAB)        | 2A7 0 20<br>2A8 0 24 | 33 2B8                                |  |  |  |  |  |  |  |  |  |
| and clock (1CLKAB or 2CLKAB) inputs. When                                                                | GND 25               | 32 GND                                |  |  |  |  |  |  |  |  |  |
| 10EAB or 20EAB is low, the corresponding                                                                 | 2A9 26               | 31 2B9                                |  |  |  |  |  |  |  |  |  |
|                                                                                                          |                      | 6                                     |  |  |  |  |  |  |  |  |  |

outputs are active (high or low) and take on either the current data on low-to-high transition of 1CLKAB or 2CLKAB or the previously stored data if 1CLKAB or 2CLKAB is low.

When 1OEAB or 2OEAB is high, the corresponding outputs are in the high-impedance state. 1OEAB or 2OEAB does not affect the operation on the internal registers. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

2CLKAB

20EAB

27

28

30 2CLKBA

29 20EBA

Data flow from B to A is similar, but uses 10EBA and/or 20EBA and 1CLKBA and/or 2CLKBA.

The 74ACT16474 is packaged in TI's shrink small-outline package, which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The 54ACT16474 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The 74ACT16474 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

SCAS238A - MAY 1992 - REVISED APRIL 1996

#### FUNCTION TABLE<sup>†</sup>

| I     | INPUTS |   |                  |  |  |
|-------|--------|---|------------------|--|--|
| CLKAB | OEAB   | Α | В                |  |  |
| Х     | Н      | Х | Z                |  |  |
| L     | L      | Х | в <sub>0</sub> ‡ |  |  |
| ↑     | L      | Н | Н                |  |  |
| ↑     | L      | L | L                |  |  |

<sup>†</sup>A-to-B data flow is shown: <u>B-to-A</u> flow is similar but uses CLKBA, and OEBA.

<sup>‡</sup>Output level before the indicated steadystate input conditions were established

## logic symbol§



§ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## 54ACT16474, 74ACT16474 **18-BIT REGISTERED BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS SCAS238A – MAY 1992 – REVISED APRIL 1996

## logic diagram (positive logic)



To Eight Other Channels



### 54ACT16474, 74ACT16474 **18-BIT REGISTERED BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS SCAS238A - MAY 1992 - REVISED APRIL 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input voltage range, $V_I$ (see Note 1)                                                                | 5 to V <sub>CC</sub> + 0.5 V<br>5 to V <sub>CC</sub> + 0.5 V<br>±20 mA<br>±50 mA<br>±50 mA<br>±450 mA |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Maximum package power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DL package<br>Storage temperature range, $T_{stg}$ | 1.4 W                                                                                                 |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

#### recommended operating conditions (see Note 3)

|                       |                                    | 54ACT16474       |     | 74ACT16474 |     |     | UNIT |      |
|-----------------------|------------------------------------|------------------|-----|------------|-----|-----|------|------|
|                       |                                    | MIN              | NOM | MAX        | MIN | NOM | MAX  | UNIT |
| VCC                   | Supply voltage                     | 4.5              | 5   | 5.5        | 4.5 | 5   | 5.5  | V    |
| VIH                   | High-level input voltage           | 2                |     | 2          | 2   |     |      | V    |
| VIL                   | Low-level input voltage            |                  | VIL | 0.8        |     |     | 0.8  | V    |
| VI                    | Input voltage                      | 0                | RE  | VCC        | 0   |     | VCC  | V    |
| Vo                    | Output voltage                     | 0                | 7   | VCC        | 0   |     | VCC  | V    |
| ЮН                    | High-level output current          |                  | 22  | -24        |     |     | -24  | mA   |
| IOL                   | Low-level output current           | , О <sup>с</sup> | 2   | 24         |     |     | 24   | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | 0                |     | 10         | 0   |     | 10   | ns/V |
| ТĄ                    | Operating free-air temperature     | -55              |     | 125        | -40 |     | 85   | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating.



SCAS238A - MAY 1992 - REVISED APRIL 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                |                  | TEST CONDITIONS                                            | Vaa   | T,   | 4 = 25°C |      | 54ACT16474           |      | 74ACT16474 |      | UNIT |  |
|--------------------------|------------------|------------------------------------------------------------|-------|------|----------|------|----------------------|------|------------|------|------|--|
|                          |                  | TEST CONDITIONS                                            | Vcc   | MIN  | TYP      | MAX  | MIN                  | MAX  | MIN        | MAX  | UNIT |  |
| I <sub>OH</sub> = -50 μA |                  |                                                            | 4.5 V | 4.4  |          |      | 4.4                  |      | 4.4        |      |      |  |
|                          |                  | 5.5 V                                                      | 5.4   |      |          | 5.4  |                      | 5.4  |            |      |      |  |
| Vон                      |                  |                                                            | 4.5 V | 3.94 |          |      | 3.8                  |      | 3.8        |      | V    |  |
|                          |                  | I <sub>OH</sub> = -24 mA                                   | 5.5 V | 4.94 |          |      | 4.8                  |      | 4.8        |      |      |  |
|                          |                  | $I_{OH} = -75 \text{ mA}^{\dagger}$                        | 5.5 V |      |          |      | 3.85                 |      | 3.85       |      |      |  |
|                          |                  | I <sub>OL</sub> = 50 μA                                    | 4.5 V |      |          | 0.1  |                      | 0.1  |            | 0.1  |      |  |
|                          | $IOL = 30 \mu A$ |                                                            | 5.5 V |      |          | 0.1  |                      | 0.1  |            | 0.1  |      |  |
| VOL                      |                  | $ \mathbf{a}\rangle = 24 \text{ mA}$                       | 4.5 V |      |          | 0.36 |                      | 0.44 |            | 0.44 | V    |  |
|                          |                  | $I_{OL} = 24 \text{ mA}$                                   | 5.5 V |      |          | 0.36 | 4                    | 0.44 |            | 0.44 |      |  |
|                          |                  | I <sub>OL</sub> = 75 mA <sup>†</sup>                       | 5.5 V |      |          |      | $\langle c_{\gamma}$ | 1.65 | 1.65       |      |      |  |
| lj                       | Control inputs   | $V_{I} = V_{CC} \text{ or } GND$                           | 5.5 V |      |          | ±0.1 | 201                  | ±1   |            | ±1   | μA   |  |
| loz‡                     | A or B ports     | $V_{O} = V_{CC}$ or GND                                    | 5.5 V |      |          | ±0.5 | SPC                  | ±5   |            | ±5   | μA   |  |
| ICC                      |                  | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$          | 5.5 V |      |          | 8    | /                    | 80   |            | 80   | μA   |  |
| ∆ICC§                    |                  | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |          | 0.9  |                      | 1    |            | 1    | mA   |  |
| Ci                       | Control inputs   | V <sub>I</sub> = V <sub>CC</sub> or GND                    | 5 V   |      | 3        |      |                      |      |            |      | pF   |  |
| Cio                      | A or B ports     | $V_{O} = V_{CC}$ or GND                                    | 5 V   |      | 11.5     |      |                      |      |            |      | pF   |  |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

§ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                 |                  | T <sub>A</sub> = 2 | T <sub>A</sub> = 25°C |     | 16474 | 74ACT | UNIT |      |  |
|-----------------|-----------------|------------------|--------------------|-----------------------|-----|-------|-------|------|------|--|
|                 |                 |                  | MIN                | MAX                   | MIN | MAX   | MIN   | MAX  | UNIT |  |
| fclock          | Clock frequency |                  | 0                  | 75                    | 0   | 75    | 0     | 75   | MHz  |  |
|                 | Pulse duration  | CLK high         | 4                  |                       | 4   |       | 4     |      |      |  |
| t <sub>W</sub>  | Pulse duration  | CLK low          | 6.6                |                       | 6.6 | IF.   | 6.6   |      | ns   |  |
| t <sub>su</sub> | Setup time      | Data before CLK↑ | 5.5                |                       | 5.5 | P     | 5.5   |      | ns   |  |
| t <sub>h</sub>  | Hold time       | Data after CLK↑  | 1                  |                       | 1   |       | 1     |      | ns   |  |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | Т   | λ = 25°C | ;    | 54ACT        | 16474 | 74ACT | 16474 | UNIT |
|------------------|---------|----------|-----|----------|------|--------------|-------|-------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP      | MAX  | MIN          | MAX   | MIN   | MAX   | UNIT |
| fmax             |         |          | 75  |          |      | 75           | M     | 75    |       | MHz  |
| <sup>t</sup> PLH | CLK     | A or B   | 4   | 8        | 10.2 | 4            | 11.5  | 4     | 11.5  |      |
| <sup>t</sup> PHL | CLK     | AUB      | 4.2 | 8        | 10.2 | 4.2          | 11.4  | 4.2   | 11.4  | ns   |
| <sup>t</sup> PZH | OE      | A or B   | 3   | 7.8      | 10.3 | 3            | 11.7  | 3     | 11.7  | ns   |
| <sup>t</sup> PZL | ÛE      | AOIB     | 3.7 | 9.2      | 11.6 | 3.7          | 13.1  | 3.7   | 13.1  | 115  |
| <sup>t</sup> PHZ | OE      | A or B   | 4.8 | 7.1      | 8.8  | 4.8          | 9.5   | 4.8   | 9.5   | 00   |
| <sup>t</sup> PLZ | UE      | AUB      | 4.4 | 6.6      | 8.4  | <b>Q</b> 4.4 | 9     | 4.4   | 9     | ns   |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCAS238A – MAY 1992 – REVISED APRIL 1996

## operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|                                                               | PARAMETER                                    |                  |                         | TEST CONDITIONS |    |    |  |
|---------------------------------------------------------------|----------------------------------------------|------------------|-------------------------|-----------------|----|----|--|
| C <sub>pd</sub> Power dissipation capacitance per transceiver | Dower dissinction conscitutes per transciver | Outputs enabled  | $C_{1} = 50 \text{ pc}$ | f = 1 MHz       | 61 | pF |  |
|                                                               |                                              | Outputs disabled | C <sub>L</sub> = 50 pF, | T = T MHZ       | 37 |    |  |



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated