### 54ACT16863, 74ACT16863 **18-BIT BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS SCAS162B - JUNE 1990 - REVISED NOVEMBER 1996

54ACT16863 . . . WD PACKAGE **Members of the Texas Instruments** 74ACT16863 . . . DL PACKAGE Widebus™ Family (TOP VIEW) Inputs Are TTL-Voltage Compatible **3-State Outputs Drive Bus Lines Directly** 1OEAB 56 10EBA 1 Flow-Through Architecture Optimizes 1B1 2 55 1A1 **PCB** Layout 1B2 🛛 3 54 1A2 GND **I**4 53 GND • Distributed V<sub>CC</sub> and GND Pin Configuration 1B3 5 52 **1**A3 Minimizes High-Speed Switching Noise 1B4 🛛 6 51 🛛 1A4 **EPIC<sup>™</sup>** (Enhanced-Performance Implanted • V<sub>CC</sub> L<sub>7</sub> 50 VCC CMOS) 1-µm Process 1B5 🛛 8 49 1A5 • 500-mA Typical Latch-Up Immunity at 1B6 🛛 9 48 **1**A6 125°C 1B7 🛛 47 0 1A7 10 • Package Options Include Plastic 300-mil GND 111 46 GND Shrink Small-Outline (DL) Packages Using 1B8 12 45 **1**A8 25-mil Center-to-Center Pin Spacings and 1B9 13 44 🛛 1A9 380-mil Fine-Pitch Ceramic Flat (WD) GND 14 43 GND Packages Using 25-mil Center-to-Center GND 15 42 GND Pin Spacings 2B1 16 41 2A1 40 2A2 2B2 17 description GND 18 39 🛛 GND The 'ACT16863 are 18-bit noninverting transceivers designed for asynchronous communication between data buses. The control-function implementation minimizes external timing requirements. The 'ACT16863 can be used as two 9-bit transceivers or one 18-bit transceiver. They allow data transmission from the A bus to the B bus or

from the B bus to the A bus, depending on the logic level at the output-enable ( $\overline{OEAB}$  or  $\overline{OEBA}$ ) inputs.

| 2B3 L               |    | 38 | _2A3             |
|---------------------|----|----|------------------|
| 2B4 🛛               | 20 | 37 | 2A4              |
| 2B5 🛛               |    | 36 | 2A5              |
| V <sub>CC</sub>     | 22 | 35 | ]∨ <sub>CC</sub> |
| 2B6 [               | 23 | 34 | 2A6              |
| 2B7 🛛               | 24 | 33 | 2A7              |
| gnd [               | 25 | 32 | ] GND            |
| 2B8 🛛               | 26 | 31 | 2A8              |
| 2B9 🛛               | 27 | 30 | ] 2A9            |
| 2 <mark>0EAB</mark> | 28 | 29 | 20EBA            |
|                     |    |    |                  |

The 74ACT16863 is packaged in TI's shrink small-outline package (DL), which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The 54ACT16863 is characterized for operation over the full military temperature range of -55°C to 125°C. The 74ACT16863 is characterized for operation from -40°C to 85°C.

| (each 9-bit section) |      |                 |  |  |  |  |  |  |
|----------------------|------|-----------------|--|--|--|--|--|--|
| INP                  | UTS  |                 |  |  |  |  |  |  |
| OEAB                 | OEBA | OPERATION       |  |  |  |  |  |  |
| Н                    | L    | B data to A bus |  |  |  |  |  |  |
| L                    | Н    | A data to B bus |  |  |  |  |  |  |
| н                    | Н    | Isolation       |  |  |  |  |  |  |

# **FUNCTION TABLE**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all narameters



Copyright © 1996, Texas Instruments Incorporated

## 54ACT16863, 74ACT16863 18-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCAS162B - JUNE 1990 - REVISED NOVEMBER 1996

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





**To Eight Other Channels** 



## 54ACT16863, 74ACT16863 **18-BIT BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS

SCAS162B - JUNE 1990 - REVISED NOVEMBER 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

#### recommended operating conditions (see Note 2)

|                     |                                    | 54ACT16863              |     |     | 74ACT16863 |   |     | UNIT |
|---------------------|------------------------------------|-------------------------|-----|-----|------------|---|-----|------|
|                     |                                    | MIN NOM MAX MIN NOM MAX |     | MAX |            |   |     |      |
| Vcc                 | Supply voltage                     | 4.5                     | 5   | 5.5 | 4.5        | 5 | 5.5 | V    |
| VIH                 | High-level input voltage           | 2                       |     | h   | 2          |   |     | V    |
| VIL                 | Low-level input voltage            |                         | 711 | 0.8 |            |   | 0.8 | V    |
| VI                  | Input voltage                      | 0                       | RE  | VCC | 0          |   | VCC | V    |
| Vo                  | Output voltage                     | 0                       | 7   | VCC | 0          |   | VCC | V    |
| ЮН                  | High-level output current          |                         | 50  | -24 |            |   | -24 | mA   |
| IOL                 | Low-level output current           | 20,                     | 2   | 24  |            |   | 24  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0                       |     | 10  | 0          |   | 10  | ns/V |
| ТА                  | Operating free-air temperature     | -55                     |     | 125 | -40        |   | 85  | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating.



## 54ACT16863, 74ACT16863 18-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCAS162B - JUNE 1990 - REVISED NOVEMBER 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |                | TEST CONDITIONS                                               | V     | T <sub>A</sub> = 25°C |     |      | 54ACT16863          |      | 74ACT16863 |      | LINUT |  |
|-----------|----------------|---------------------------------------------------------------|-------|-----------------------|-----|------|---------------------|------|------------|------|-------|--|
|           |                |                                                               | vcc   | MIN                   | TYP | MAX  | MIN                 | MAX  | MIN        | MAX  | UNIT  |  |
|           |                |                                                               | 4.5 V | 4.4                   |     |      | 4.4                 |      | 4.4        |      |       |  |
|           |                | I <sub>OH</sub> = -50 μA                                      | 5.5 V | 5.4                   |     |      | 5.4                 |      | 5.4        |      | 1     |  |
| Vari      |                | I <sub>OH</sub> = -24 mA                                      | 4.5 V | 3.94                  |     |      | 3.7                 |      | 3.8        |      | v     |  |
| VOH       |                |                                                               | 5.5 V | 4.94                  |     |      | 4.7                 |      | 4.8        |      | v     |  |
|           |                | $I_{OH} = -50 \text{ mA}^{\dagger}$                           | 5.5 V |                       |     |      | 3.85                |      |            |      |       |  |
|           |                | $I_{OH} = -75 \text{ mA}^{\dagger}$                           | 5.5 V |                       |     |      |                     |      | 3.85       |      |       |  |
|           |                | 1                                                             | 4.5 V |                       |     | 0.1  |                     | 0,1  |            | 0.1  |       |  |
|           |                | I <sub>OL</sub> = 50 μA                                       | 5.5 V |                       |     | 0.1  |                     | 0.1  |            | 0.1  |       |  |
| .,        |                |                                                               | 4.5 V |                       |     | 0.36 | 4                   | 0.5  |            | 0.44 | v     |  |
| VOL       |                | I <sub>OL</sub> = 24 mA                                       | 5.5 V |                       |     | 0.36 | (C,                 | 0.5  |            | 0.44 | v     |  |
|           |                | $I_{OL} = 50 \text{ mA}^{\dagger}$                            | 5.5 V |                       |     |      | $\gamma_{Q_{\ell}}$ | 1.65 |            |      |       |  |
|           |                | $I_{OL} = 75 \text{ mA}^{\dagger}$                            | 5.5 V |                       |     |      | 540                 |      |            | 1.65 |       |  |
| Ц         | Control inputs | $V_{I} = V_{CC}$ or GND                                       | 5.5 V |                       |     | ±0.1 | 1                   | ±1   |            | ±1   | μA    |  |
| loz‡      | A or B ports   | $V_{O} = V_{CC} \text{ or } GND$                              | 5.5 V |                       |     | ±0.5 |                     | ±10  |            | ±5   | μA    |  |
| ICC       |                | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$            | 5.5 V |                       |     | 8    |                     | 160  |            | 80   | μA    |  |
| ∆ICC§     |                | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V |                       |     | 0.9  |                     | 1    |            | 1    | mA    |  |
| Ci        | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V   |                       | 4.5 |      |                     |      |            |      | pF    |  |
| Cio       | A or B ports   | $V_{O} = V_{CC}$ or GND                                       | 5 V   |                       | 17  |      |                     |      |            |      | pF    |  |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

§ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM            | то       | T <sub>A</sub> = 25°C |     |      | 54ACT16863 |      | 74ACT16863 |      | UNIT |
|------------------|-----------------|----------|-----------------------|-----|------|------------|------|------------|------|------|
|                  | (INPUT) (OUTPUT | (OUTPUT) | MIN                   | TYP | MAX  | MIN        | MAX  | MIN        | MAX  |      |
| <sup>t</sup> PLH | A or B          | B or A   | 4.1                   | 7   | 9.9  | 4.1        | 12.1 | 4.1        | 11.1 | ns   |
| <sup>t</sup> PHL |                 |          | 3.1                   | 6.4 | 10.6 | 3.1        | 12.5 | 3.1        | 11.8 |      |
| <sup>t</sup> PZH | OEBA or OEAB    | A or B   | 3                     | 5.9 | 9.6  | 3          | 11.5 | 3          | 10.6 | ns   |
| <sup>t</sup> PZL |                 |          | 3.9                   | 7.4 | 12.3 | 3.9        | 14.7 | 3.9        | 13.6 |      |
| <sup>t</sup> PHZ | OEBA or OEAB    | A or B   | 5.7                   | 8.2 | 10.6 | 5.7        | 12.3 | 5.7        | 11.6 |      |
| <sup>t</sup> PLZ |                 | AUB      | 5.4                   | 7.7 | 10   | 5.4        | 11.6 | 5.4        | 11   | ns   |

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER |                                               | TEST CO         | TYP                     | UNIT      |    |    |
|-----------|-----------------------------------------------|-----------------|-------------------------|-----------|----|----|
| Cpd       | Power dissipation capacitance per transceiver | Outputs enabled | C <sub>L</sub> = 50 pF, | f = 1 MHz | 62 | pF |



 $\mathbf{2}\times \mathbf{V_{CC}}$ TEST 0 **S1 S1** Open O Open tPLH/tPHL **500** Ω From Output tPLZ/tPZL  $2 \times V_{CC}$  $\Lambda \Lambda \Lambda$ **Under Test**  $\cap$ GND <sup>t</sup>PHZ<sup>/t</sup>PZH GND  $C_L = 50 \text{ pF}$ ≶ **500** Ω (see Note A) LOAD CIRCUIT Output 3 V Control 1.5 V 1.5 V (low-level 0 V enabling) <sup>t</sup>PZL 3 V tPLZ -Output ≈ Vcc Input 1.5 V 1.5 V 50% V<sub>CC</sub> Waveform 1 20% V<sub>CC</sub> 0 V S1 at  $2 \times V_{CC}$ Vol (see Note B) <sup>t</sup>PLH tPHZ-<sup>t</sup>PHL tPZH -Output Vон ۷он Waveform 2 80% V<sub>CC</sub> 50% V<sub>CC</sub> 50% V<sub>CC</sub> 50% V<sub>CC</sub> Output S1 at GND VOL ≈ 0 V (see Note B) **VOLTAGE WAVEFORMS** VOLTAGE WAVEFORMS

### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 3 ns, t<sub>f</sub> = 3 ns.
  - D. The outputs are measured one at a time with one input transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated