SCAS156A - NOVEMBER 1990 - REVISED APRIL 1993

- Inputs Are TTL-Voltage Compatible
- Provides Extra Data Width Necessary for Wider Address/Data Paths or Buses With Parity
- Flow-Through Architecture Optimizes PCB Layout
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- *EPIC*<sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Ceramic 300-mil DIPs

#### description

These 10-bit flip-flops feature 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.

On the positive transition of the clock the Q outputs will follow the D inputs.

A buffered output enable  $(\overline{OE})$  input can be used to place the ten outputs in either a normal logic state (high or low level) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly.

The high-impedance state and increased drive provide the capability to drive the bus lines in a bus-organized system without need for interface or pull-up components.

|       | (TOP VIEW) |    |                   |  |  |  |  |  |  |  |  |
|-------|------------|----|-------------------|--|--|--|--|--|--|--|--|
| 1Q [  |            | 28 | ] OE              |  |  |  |  |  |  |  |  |
| 2Q [  | 2          | 27 | ]1D               |  |  |  |  |  |  |  |  |
| 3Q [  | 3          | 26 | ] 2D              |  |  |  |  |  |  |  |  |
| 4Q [  | 4          | 25 | ] 3D              |  |  |  |  |  |  |  |  |
| 5Q [  | 5          | 24 | ] 4D              |  |  |  |  |  |  |  |  |
| GND [ | 6          | 23 | ] 5D              |  |  |  |  |  |  |  |  |
| GND [ | 7          | 22 | ] V <sub>CC</sub> |  |  |  |  |  |  |  |  |
| GND [ | 8          | 21 | ] V <sub>CC</sub> |  |  |  |  |  |  |  |  |
| GND [ | 9          | 20 | ] 6D              |  |  |  |  |  |  |  |  |
| 6Q [  | 10         | 19 | ]7D               |  |  |  |  |  |  |  |  |
| 7Q [  | 11         | 18 | ] 8D              |  |  |  |  |  |  |  |  |
| 8Q [  | 12         | 17 | ] 9D              |  |  |  |  |  |  |  |  |
| 9Q [  | 13         | 16 | ] 10D             |  |  |  |  |  |  |  |  |
| 10Q [ | 14         | 15 | ] CLK             |  |  |  |  |  |  |  |  |

54ACT11821 ... JT PACKAGE 74ACT11821 ... DW PACKAGE

54ACT11821 ... FK PACKAGE



The output enable (OE)does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The 54ACT11821 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The 74ACT11821 is characterized for operation form  $-40^{\circ}$ C to  $85^{\circ}$ C.

EPIC is a trademark of Texas Instruments Incorporated.



SCAS156A - NOVEMBER 1990 - REVISED APRIL 1993

| FUNCTION TABLE<br>(each flip-flop) |              |   |                                                         |  |  |  |  |  |  |
|------------------------------------|--------------|---|---------------------------------------------------------|--|--|--|--|--|--|
|                                    | INPUTS       |   | OUTPUT                                                  |  |  |  |  |  |  |
| OE                                 | CLK          | D | Q                                                       |  |  |  |  |  |  |
| L                                  | $\uparrow$   | Н | н                                                       |  |  |  |  |  |  |
| L                                  | $\uparrow$   | L | L                                                       |  |  |  |  |  |  |
| L                                  | L            | Х | Q <sub>0</sub>                                          |  |  |  |  |  |  |
| L                                  | н            | Х | Q <sub>0</sub>                                          |  |  |  |  |  |  |
| L                                  | $\downarrow$ | Х | Q <sub>0</sub><br>Q <sub>0</sub><br>X <sub>0</sub><br>Z |  |  |  |  |  |  |
| н                                  | Х            | Х | Z                                                       |  |  |  |  |  |  |

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



logic diagram (positive logic)

Pin numbers shown are for the DW, JT, and NT packages.



SCAS156A - NOVEMBER 1990 - REVISED APRIL 1993

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                    | 0.5 V to 7 V                                |
|------------------------------------------------------------------------------------------|---------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                         | $-0.5 \text{ V}$ to V <sub>CC</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub> (see Note 1)                                        | 0.5 V to V <sub>CC</sub> + 0.5 V            |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                            | ±20 mA                                      |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                      |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                            | ±50 mA                                      |
| Continuous current through V <sub>CC</sub> or GND                                        | ±250 mA                                     |
| Storage temperature range                                                                | –55°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

## recommended operating conditions (see Note 2)

|                     |                                    | 54ACT11821 |                    | 74ACT11821 |     |     | UNIT |      |
|---------------------|------------------------------------|------------|--------------------|------------|-----|-----|------|------|
|                     |                                    | MIN        | NOM                | MAX        | MIN | NOM | MAX  | UNIT |
| VCC                 | Supply voltage                     | 4.5        | 5                  | 5.5        | 4.5 | 5   | 5.5  | V    |
| VIH                 | High-level input voltage           | 2          |                    | IEI        | 2   |     |      | V    |
| VIL                 | Low-level input voltage            |            | RE1                | 0.8        |     |     | 0.8  | V    |
| VI                  | Input voltage                      | 0          | 2                  | VCC        | 0   |     | VCC  | V    |
| VO                  | Output voltage                     | 0          | S                  | VCC        | 0   |     | VCC  | V    |
| ЮН                  | High-level output current          | ć          | $\hat{\mathbf{Q}}$ | -24        |     |     | -24  | mA   |
| IOL                 | Low-level output current           | 44         | r                  | 24         |     |     | 24   | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0          |                    | 10         |     |     | 10   | ns/V |
| TA                  | Operating free-air temperature     | -55        |                    | 125        | -40 |     | 85   | °C   |

NOTE 2: Unused or floating inputs must be held high or low.



SCAS156A - NOVEMBER 1990 - REVISED APRIL 1993

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | TEST CONDITIONS                                               | N N   | T,   | ן = 25°C | :    | 54ACT | 54ACT11821 |      | 74ACT11821 |    |
|-----------------|---------------------------------------------------------------|-------|------|----------|------|-------|------------|------|------------|----|
| PARAMETER       |                                                               | VCC   | MIN  | TYP      | MAX  | MIN   | MAX        | MIN  | MAX        |    |
|                 | 1                                                             | 4.5 V | 4.4  |          |      | 4.4   |            | 4.4  |            | v  |
|                 | I <sub>OH</sub> = -50 μA                                      | 5.5 V | 5.4  |          |      | 5.4   |            | 5.4  |            |    |
| \/              |                                                               | 4.5 V | 3.94 |          |      | 3.7   |            | 3.8  |            |    |
| VOH             | $I_{OH} = -24 \text{ mA}$                                     | 5.5 V | 4.94 |          |      | 4.7   |            | 4.8  |            | V  |
|                 | $I_{OH} = -50 \text{ mA}^{\dagger}$                           | 5.5 V |      |          |      | 3.85  | 2          |      |            |    |
|                 | $I_{OH} = -75 \text{ mA}^{\dagger}$                           | 5.5 V |      |          |      |       | ĬE         | 3.85 |            |    |
|                 | 1 F0.0A                                                       | 4.5 V |      |          | 0.1  |       | 0.1        |      | 0.1        | V  |
|                 | I <sub>OL</sub> = 50 μA                                       | 5.5 V |      |          | 0.1  |       | 0.1        |      | 0.1        |    |
|                 |                                                               | 4.5 V |      |          | 0.36 | S     | 0.5        |      | 0.44       |    |
| VOL             | I <sub>OL</sub> = 24 mA                                       | 5.5 V |      |          | 0.36 | 20    | 0.5        |      | 0.44       |    |
|                 | I <sub>OL</sub> = 50 mA <sup>†</sup>                          | 5.5 V |      |          |      | 4     | 1.65       |      |            |    |
|                 | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |          |      |       |            |      | 1.65       |    |
| lj              | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5.5 V |      |          | ±0.1 |       | ±1         |      | ±1         | μA |
| I <sub>OZ</sub> | $V_{O} = V_{CC}$ or GND                                       | 5.5 V |      |          | ±0.5 |       | ±10        |      | ±5         | μA |
| ICC             | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$             | 5.5 V |      |          | 8    |       | 160        |      | 80         | μA |
| ∆lcc‡           | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |          | 0.9  |       | 1          |      | 1          | mA |
| Ci              | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 4.5      |      |       |            |      |            | pF |
| Co              | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 12       |      |       |            |      |            | pF |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## timing requirements over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                                 | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = 25°C 54ACT11821 |     | 11821 | UNIT |
|-----------------|---------------------------------|-----------------------|-----|----------------------------------|-----|-------|------|
|                 |                                 | MIN                   | MAX | MIN MAX                          | MIN | MAX   |      |
| fclock          | Clock frequency                 | 0                     | 125 | 0 🖉 125                          | 0   | 125   | MHz  |
| tw              | Pulse duration, CLK high or low | 4                     |     | 4)                               | 4   |       | ns   |
| t <sub>su</sub> | Setup time, data before CLK1    | 2.5                   |     | 2.5                              | 2.5 |       | ns   |
| <sup>t</sup> h  | Hold time, data after CLK1      | 1.5                   |     | <b>2</b> 1.5                     | 1.5 |       | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | T <sub>A</sub> = 25°C |     |      | 54ACT11821 |      | 74ACT11821 |      | UNIT |
|------------------|---------|----------|-----------------------|-----|------|------------|------|------------|------|------|
| FARAMETER        | (INPUT) | (OUTPUT) | MIN                   | TYP | MAX  | MIN        | MAX  | MIN        | MAX  | UNIT |
| f <sub>max</sub> |         |          | 125                   |     |      | 125        | EW   | 125        |      | MHz  |
| <sup>t</sup> PLH | CLK     | Any O    | 4.7                   | 7.6 | 10.4 | 4.7        | 12.6 | 4.7        | 11.7 | ns   |
| <sup>t</sup> PHL |         | Any Q    | 5                     | 8.1 | 11   | 5 4        | 12.9 | 5          | 12.1 | 115  |
| <sup>t</sup> PZH |         | Amy O    | 3.1                   | 6.1 | 9.1  | 3.1        | 10.8 | 3.1        | 10   | ns   |
| <sup>t</sup> PZL | OE      | Any Q    | 4.1                   | 7.6 | 11   | 4.1        | 13.2 | 4.1        | 12.3 | 115  |
| <sup>t</sup> PHZ | OE      |          | 4.8                   | 7.2 | 9.2  | 4.8        | 10.6 | 4.8        | 10.1 | ns   |
| <sup>t</sup> PLZ | ÛE      | Any Q    | 4.8                   | 6.8 | 8.6  | 4.8        | 9.8  | 4.8        | 9.4  | 115  |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCAS156A - NOVEMBER 1990 - REVISED APRIL 1993

## operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|                                                          | PARAMETER                                    |                  |                         | TEST CONDITIONS |    |    |
|----------------------------------------------------------|----------------------------------------------|------------------|-------------------------|-----------------|----|----|
| C <sub>pd</sub> Power dissipation capacitance per flip-f |                                              | Outputs enabled  | $C_{1} = 50 \text{ pE}$ | f = 1 MHz       | 45 | pF |
|                                                          | pd Power dissipation capacitance per hip-hop | Outputs disabled | C <sub>L</sub> = 50 pF, |                 | 31 |    |



- NOTES: A. CL includes probe and jig capacitance.
  - B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 3 ns, t<sub>f</sub> = 3 ns.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated