| <ul> <li>Inputs Are TTL-Voltage Compatible</li> <li>3-State Buffer-Type Outputs Drive Bus</li> </ul>            | DW OR NT PACKAGE<br>(TOP VIEW) |    |                                                    |  |  |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------|----|----------------------------------------------------|--|--|
| Lines Directly                                                                                                  | 1C                             | JU | 28 10C                                             |  |  |
| <ul> <li>Bus-Structured Pinout</li> </ul>                                                                       | 1Q1                            |    | 27 1100<br>27 1100                                 |  |  |
| <ul> <li>Flow-Through Architecture to Optimize<br/>PCB Layout</li> </ul>                                        | 1Q2[                           | 3  | 26 0 1D1                                           |  |  |
| <ul> <li>Center-Pin V<sub>CC</sub> and GND Configurations to<br/>Minimize High-Speed Switching Noise</li> </ul> | 1Q3                            | 5  | 25 1D2<br>24 1D3                                   |  |  |
| <ul> <li>EPIC<sup>™</sup> (Enhanced-Performance Implanted<br/>CMOS) 1-µm Process</li> </ul>                     | GND[<br>GND[<br>GND[           | 7  | 23 1D4<br>22 V <sub>CC</sub><br>21 V <sub>CC</sub> |  |  |
| • 500-mA Typical Latch-Up Immunity at                                                                           |                                |    | 20 20 2D1                                          |  |  |
| 125°C                                                                                                           | 2Q1                            | 10 | 19 2D2                                             |  |  |
| Package Options Include Plastic Small-                                                                          | 2Q2                            | 11 | 18 2D3                                             |  |  |
| Outline Packages and Standard Plastic                                                                           | 2Q3                            | 12 | 17 2D4                                             |  |  |
| 300-mil DIPs                                                                                                    | 2Q4[                           | 13 | 16 2CLR                                            |  |  |
|                                                                                                                 | 2C[                            | 14 | 15 2 <u>0C</u>                                     |  |  |
| description                                                                                                     | L                              |    |                                                    |  |  |

These dual 4-bit registers feature 3-state outputs designed specifically for bus driving. This makes these devices particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The dual 4-bit latch is transparent D-type. When the latch enable input (1C or 2C) is high, the (Q) outputs will follow the data (D) inputs in true form, according to the function table. When the latch enable input is taken low, the outputs will be latched. When  $\overline{CLR}$  goes low, the Q outputs go low independently of enable C. The outputs are in a high-impedance state when  $\overline{OC}$  (output control) is at a high logic level.

The 74ACT11873 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

|    | INPU | OUTPUT |   |                     |
|----|------|--------|---|---------------------|
| OC | CLR  | С      | D | Q                   |
| L  | L    | Х      | Х | L                   |
| L  | Н    | Н      | Н | н                   |
| L  | Н    | Н      | L | L                   |
| L  | н    | L      | Х | Q <sub>0</sub><br>Z |
| н  | Х    | Х      | Х | Z                   |

#### FUNCTION TABLE

EPIC is a trademark of Texas Instruments Incorporated.

## 74ACT11873 DUAL 4-BIT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS096 - FEBRUARY 1990 - REVISED APRIL 1993

### logic symbol<sup>†</sup>





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub>                                                          | –0.5 V to 7 V                                   |
|------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                               | $\dots \dots -0.5$ V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub> (see Note 1)                                              | $-0.5$ V to V <sub>CC</sub> + 0.5 V             |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) | $\dots \dots \pm 20 \text{ mA}$                 |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )       | $\dots \dots \pm 50 \text{ mA}$                 |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                  | $\dots \dots \pm 50 \text{ mA}$                 |
| Continuous current through V <sub>CC</sub> or GND                                              | $\dots \dots \pm 200 \text{ mA}$                |
| Storage temperature range                                                                      | 65°C to 150°C                                   |

‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



### recommended operating conditions

|                       |                                    | MIN  | MAX | UNIT |
|-----------------------|------------------------------------|------|-----|------|
| VCC                   | Supply voltage                     | 4.5  | 5.5 | V    |
| VIH                   | High-level input voltage           | 2    |     | V    |
| VIL                   | Low-level input voltage            |      | 0.8 | V    |
| VI                    | Input voltage                      | 0    | VCC | V    |
| VO                    | Output voltage                     | 0    | VCC | V    |
| ЮН                    | High-level output current          |      | -24 | mA   |
| IOL                   | Low-level output current           |      | 24  | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | 0    | 10  | ns/V |
| ТĄ                    | Operating free-air temperature     | - 40 | 85  | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                     | Vee   | T <sub>A</sub> = 25°C |      | MIN      | МАХ  | UNIT |      |
|----------------------------|-----------------------------------------------------|-------|-----------------------|------|----------|------|------|------|
| FARAMETER                  |                                                     | Vcc   | MIN                   | TYP  | MAX      |      | WAA  | UNIT |
|                            | I <sub>OH</sub> = - 50 μA                           | 4.5 V | 4.4                   |      |          | 4.4  |      |      |
|                            |                                                     | 5.5 V | 5.4                   |      |          | 5.4  |      |      |
| VOH                        | I <sub>OH</sub> = – 24 mA                           | 4.5 V | 3.94                  |      |          | 3.8  |      | V    |
|                            | OH = -24 mA                                         | 5.5 V | 4.94                  |      |          | 4.8  |      |      |
|                            | $I_{OH} = -75 \text{ mA}^{\dagger}$                 | 5.5 V |                       |      |          | 3.85 |      |      |
|                            | I <sub>OL</sub> = 50 μA                             | 4.5 V |                       |      | 0.1      |      | 0.1  | 1    |
|                            | 10[ - 30 μΛ                                         | 5.5 V |                       |      | 0.1      |      | 0.1  |      |
| VOL                        | I <sub>OL</sub> = 24 mA                             | 4.5 V |                       |      | 0.36     |      | 0.44 |      |
|                            |                                                     | 5.5 V |                       |      | 0.36     |      | 0.44 |      |
|                            | $I_{OL} = 75 \text{ mA}^{\dagger}$                  | 5.5 V |                       |      |          |      | 1.65 |      |
| IOZ                        | $V_{O} = V_{CC}$ or GND                             | 5.5 V |                       |      | $\pm0.5$ |      | ±5   | μA   |
| l                          | $V_{I} = V_{CC}$ or GND                             | 5.5 V |                       |      | ± 0.1    |      | ± 1  | μΑ   |
| ICC                        | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$  | 5.5 V |                       |      | 8        |      | 80   | μΑ   |
| $\Delta I_{CC}^{\ddagger}$ | One input at 3.4 V, Other inputs at GND or $V_{CC}$ | 5.5 V |                       |      | 0.9      |      | 1    | mA   |
| C <sub>i</sub>             | $V_{I} = V_{CC}$ or GND                             | 5 V   |                       | 4.5  |          |      |      | pF   |
| Co                         | $V_{O} = V_{CC}$ or GND                             | 5 V   |                       | 13.5 |          |      |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V to V<sub>CC</sub>.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                  |           |     | T <sub>A</sub> = 25°C |   | MIN MAX |      |
|-----------------|----------------------------------|-----------|-----|-----------------------|---|---------|------|
|                 |                                  |           | MIN | MIN MAX               |   |         | UNIT |
|                 | Pulse duration                   | CLR low   | 5   |                       | 5 |         |      |
| tw              |                                  | C high    | 5   |                       | 5 |         | ns   |
|                 | Seture time hofees C             | Data high | 6   |                       | 6 |         |      |
| t <sub>su</sub> | Setup time before C $\downarrow$ | Data low  | 3   |                       | 3 |         | ns   |
| ÷.              | Hold time after C $\downarrow$   | Data high | 0   |                       | 0 |         | ns   |
| th              |                                  | Data low  | 0   |                       | 0 |         | 115  |



## 74ACT11873 **DUAL 4-BIT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCAS096 - FEBRUARY 1990 - REVISED APRIL 1993

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM          | то       | T <sub>A</sub> = 25°C |     |      | MIN    | МАХ   | UNIT |
|------------------|---------------|----------|-----------------------|-----|------|--------|-------|------|
| FARAMETER        | (INPUT)       | (OUTPUT) | MIN                   | TYP | MAX  | IVIIIN | IVIAA | UNIT |
| <sup>t</sup> PLH | D             | Q        | 4.4                   | 7.2 | 8.8  | 4.4    | 10    |      |
| <sup>t</sup> PHL |               | Ŷ        | 3                     | 6.6 | 9.1  | 3      | 10.2  | ns   |
| <sup>t</sup> PLH | С             | Q        | 4.7                   | 8.1 | 10   | 4.7    | 11.3  |      |
| <sup>t</sup> PHL |               | Ŷ        | 5.2                   | 8.9 | 10.9 | 5.2    | 12.3  | ns   |
| <sup>t</sup> PHL | CLR           | Q        | 2.9                   | 6.5 | 9    | 2.9    | 10    | ns   |
| <sup>t</sup> PZH |               | Q        | 1.9                   | 4.9 | 7.1  | 1.9    | 8     |      |
| <sup>t</sup> PZL |               | Ŷ        | 2.7                   | 6.4 | 9.1  | 2.7    | 10.3  | ns   |
| <sup>t</sup> PHZ | <del>oc</del> | Q        | 5.7                   | 8   | 9.5  | 5.7    | 10.2  |      |
| <sup>t</sup> PLZ |               | Ŷ        | 5.2                   | 7.8 | 9.1  | 5.2    | 9.8   | ns   |

### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = $25^{\circ}$ C

| PARAMETER                                               |                                         | TEST CONDITIONS                   | TYP                                              | UNIT |
|---------------------------------------------------------|-----------------------------------------|-----------------------------------|--------------------------------------------------|------|
| C <sub>pd</sub> Power dissipation capacitance per latch | Outputs enabled                         | $C_{1} = 50 \text{ pc}$ f = 1 MHz | 40                                               | ~    |
|                                                         | Power dissipation capacitance per latch | Outputs disabled                  | $C_L = 50 \text{ pF}, \text{ f} = 1 \text{ MHz}$ | 7    |





### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. The outputs are measured one at a time with one transition per measurement.





#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated