INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 July 1994

**Philips Semiconductors** 





### **SAA7346**

#### FEATURES

- Absorbs shocks from x, y and z directions
- Absorbs rotational shocks
- · Absorbs multiple shocks per second
- Interfaces directly to compact disc decoders SAA7345, SAA7347 and SAA7370
- Multi-speed I<sup>2</sup>S-bus input with single-speed I<sup>2</sup>S-bus output
- Controls 1 or 4 MBit of external Dynamic Random Access Memory (DRAM)
- · Easy serial interface for communication with common microcontrollers
- Software selectable shock detectors
- By-pass/power-down mode
- · Kill interface for DAC deactivation
- · Can be used for:
  - 'sampling' part of a disc
  - to reduce access pauses between jumps
  - to deliver a programmable delay
  - to generate a fixed audio rate from Constant Angular Velocity (CAV) discs.

#### QUICK REFERENCE DATA SYMBOL MIN. TYP. MAX. UNIT PARAMETER V 5.0 VDD supply voltage 3.3 5.5 12 $I_{DD}$ supply current \_ mΑ clock frequency 16.9344 MHz f<sub>clk</sub> \_ \_ I<sup>2</sup>S input word clock frequency 44.1 88.2 176.4 kHz f<sub>i(clk)</sub> I<sup>2</sup>S output word clock frequency 44.1 88.2 176.4 kHz fo(clk) -40 °C operating ambient temperature +85 Tamb \_ storage temperature -65 +150 °C \_ T<sub>stg</sub>

#### **ORDERING INFORMATION**

| TYPE NUMBER | PACKAGE |                    |          |          |  |  |
|-------------|---------|--------------------|----------|----------|--|--|
| ITFE NUMBER | PINS    | PIN POSITION       | MATERIAL | CODE     |  |  |
| SAA7346H    | 44      | QFP <sup>(1)</sup> | plastic  | SOT307-2 |  |  |

#### Note

1. When using reflow soldering it is recommended that the Dry Packing instructions in the "Quality Reference Pocketbook" are followed. The pocketbook can be ordered using the code 9398 510 34011.

**GENERAL DESCRIPTION** 

shock detectors.

The SAA7346 can be used to make a CD player insensitive to shocks. To do this, SAA7346 operates

closely with a standard 1 Mbit or 4 Mbit DRAM. Audio data

is stored inside the DRAM and during shocks the data of the DRAM can be played. The SAA7346 functions as a

customized DRAM controller with serial I/O and on-board

# SAA7346

### **BLOCK DIAGRAM**



# SAA7346

### PINNING

| SYMBOL           | PIN | DESCRIPTION                                                                 |  |  |
|------------------|-----|-----------------------------------------------------------------------------|--|--|
| CFLG             | 1   | correction flag input from CD decoder                                       |  |  |
| KILL             | 2   | kill input                                                                  |  |  |
| SCLI             | 3   | multi-speed I <sup>2</sup> S bit clock input                                |  |  |
| WCI              | 4   | multi-speed I <sup>2</sup> S word clock input                               |  |  |
| SDI              | 5   | multi-speed I <sup>2</sup> S data input                                     |  |  |
| CONFIG           | 6   | external DRAM select input; HIGH 4 Mbit, LOW 1 Mbit                         |  |  |
| CLKIN            | 7   | 16.9344 MHz system clock input                                              |  |  |
| TMS              | 8   | test mode select input; active HIGH                                         |  |  |
| OTD              | 9   | on/off track detector input                                                 |  |  |
| RCD2             | 10  | DRAM read cycle divide-by-2 input; active HIGH                              |  |  |
| SSD              | 11  | shock detected output; active HIGH when shock is detected                   |  |  |
| RSB              | 12  | rotational shock busy output; active HIGH when rotational shock is detected |  |  |
| S_NSF            | 13  | synthetic new subcode frame output                                          |  |  |
| RESET            | 14  | reset enable input; active LOW                                              |  |  |
| SIDA             | 15  | microcontroller interface input/output data line                            |  |  |
| SICL             | 16  | nicrocontroller interface clock input                                       |  |  |
| SILD             | 17  | microcontroller interface read/write input                                  |  |  |
| FILL             | 18  | FIFO write enable output; active HIGH                                       |  |  |
| KILLOUT          | 19  | open drain output; active LOW; when in by-pass mode KILLOUT equals KILL     |  |  |
| SDO              | 20  | I <sup>2</sup> S data output                                                |  |  |
| SCLO             | 21  | I <sup>2</sup> S bit clock output                                           |  |  |
| WCO              | 22  | I <sup>2</sup> S word clock output                                          |  |  |
| V <sub>DD1</sub> | 23  | supply voltage 1                                                            |  |  |
| V <sub>SS1</sub> | 24  | supply ground 1                                                             |  |  |
| A4               | 25  | DRAM address bus output 4                                                   |  |  |
| A3               | 26  | DRAM address bus output 3                                                   |  |  |
| A5               | 27  | DRAM address bus output 5                                                   |  |  |
| A2               | 28  | DRAM address bus output 2                                                   |  |  |
| A6               | 29  | DRAM address bus output 6                                                   |  |  |
| A1               | 30  | DRAM address bus output 1                                                   |  |  |
| A7               | 31  | DRAM address bus output 7                                                   |  |  |
| A0               | 32  | DRAM address bus output 0                                                   |  |  |
| A8               | 33  | DRAM address bus output 8                                                   |  |  |
| A9               | 34  | DRAM address bus output 9                                                   |  |  |
| ŌĒ               | 35  | DRAM enable output; active LOW                                              |  |  |
| RAS              | 36  | DRAM row address strobe output; active LOW                                  |  |  |
| CAS              | 37  | DRAM column address strobe output; active LOW                               |  |  |
| WE               | 38  | DRAM write enable output; active LOW                                        |  |  |

#### **Philips Semiconductors**

### Shock absorbing RAM addresser

| SYMBOL           | PIN      | DESCRIPTION                  |  |  |
|------------------|----------|------------------------------|--|--|
| D3 to D0         | 39 to 42 | DRAM data bus inputs/outputs |  |  |
| V <sub>SS2</sub> | 43       | supply ground 2              |  |  |
| V <sub>DD2</sub> | 44       | supply voltage 2             |  |  |



#### FUNCTIONAL DESCRIPTION

#### I<sup>2</sup>S input/output interfaces

The SAA7346 contains an asynchronous serial input and a serial output interface. The serial operation of the interfaces is under hardware control of the external circuitry and uses the I<sup>2</sup>S protocol. The output presents a continuous clock signal SCLO (typically 2.8224 MHz) which is divided from the system clock, and a word select signal WCO, typically 44.1 kHz ( $f_s$ ), which is used to distinguish between right and left channels. When in by-pass mode WCO and SCLO are the same as the input interface signals WCI and SCLI, enabling data to pass through the SAA7346. Since the serial input port is asynchronous the device is independent of the CD

decoder clock speed and enables the word clock to vary from  $1.1 \times f_s$  to  $4 \times f_s$  (typically  $2 \times f_s$ ). This is a requirement of any electronic shock absorbing system since the disc must be rotating faster than usual to assure the FIFO is full to absorb a shock. The falling edge of WCO indicates the start of a new transfer. Data is exchanged over the SDI and SDO pins. The SAA7346 is compatible with a variety of DAC ICs.

#### New subcode frame regeneration

The SAA7346 has a digital phase-locked loop (PLL) system which decodes the F1 and F6 flags, from the first 1-bit signal generated by the CD decoder correction flag output shown in Fig.3. The F1 flag is the absolute time sync signal of the New Subcode Frame (NSF). It relates

#### Philips Semiconductors

#### Preliminary specification

### Shock absorbing RAM addresser

### SAA7346

the position of the subcode-sync to the audio data. This signal determines the accuracy with which the SAA7346 sews audio data together after a shock. When the CD decoder preforms a jump the NSF will be missed. The PLL system will insert the missing pulse. The resulting signal is the S\_NSF which can be used as a time out for reading the

subcode from the decoder shown in Fig.4. The S\_NSF is available externally and the NSF flag can be read via the serial microcontroller interface. The F6 flag indicates at least one hold has occurred in the decoder's error corrector and interpolator. The shock processor uses this signal to evaluate whether a shock has occurred.





#### Shock processor

The shock processor determines whether a shock has occurred by processing all the shock detectors. The SAA7346 will enter shock mode and set SSD when the:

- μCsd flag is set by the microcontroller in the command register
- OTD input is active while the jmp\_bz flag is not set
- RSB output is set while the e\_rot\_sd flag is set
- NSF pulse is lost and the full flag is not read by the microcontroller from the status register.

When the target position has been found the microcontroller should set the PFB flag in the command register. The SAA7346 will respond by clearing the SSD flag and start refilling. If CFLG still indicates a hold, the

decoder is rolling out of its FIFO. RSB will be set which sets SSD again thus the FIFO will not start refilling. The microcontroller should jump one track back and look for the correct target position again. When the motor speed is stable and the decoder does not roll out of its FIFO, the audio data will be glued together.

SSD will be reset whenever the microcontroller sets PFB or the flush flags in the command register, or when the FIFO empties while the echo flag is LOW. Note if the microcontroller wants SSD to be clear for a while the shock detectors should be inhibited.

#### **FIFO controller and monitor**

The SAA7346 uses a state machine to control and monitor the conditions of the FIFO shown in Fig.5.

### SAA7346



During normal operation the FIFO will fill up because writing is carried out twice as fast as reading; this is the fill mode. If the FIFO is full the monitor will detect and set the full flag. At the same time the fill flag will be reset thus preventing audio data from being written in to the FIFO. When the microcontroller reads the full flag from the status register, the servo control should jump back one track. The microcontroller enters a wait loop until the same absolute time subcode frame turns by again; this is the hold mode. When the spot is found again the microcontroller should set the PFB flag in the command register and the SAA7346 will resume writing to the DRAM. While in fill mode the write pointer address is saved at the end of each subcode frame. When the player exists hold mode it restores the saved address and continues writing after the last sample.

When a shock is detected the SAA7346 will enter shock mode. The shock mode will last until the PFB is set by the microcontroller or the FIFO is flushed, reset or runs empty.

#### **Microcontroller interface**

The SAA7346 has a 3-line microcontroller interface which is compatible with TDA1301, TDA1303 and SAA7345.

#### WRITING DATA TO THE SAA7346

The SAA7346 command register is shown in Table 1. This can be written to via the microcontroller interface as shown in Fig.6. The command register flags functions are shown in Table 2.

| REGISTER | BIT 7 | BIT 6  | BIT 5  | BIT 4  | BIT 3 | BIT 2    | BIT 1 | BIT 0 |
|----------|-------|--------|--------|--------|-------|----------|-------|-------|
| Command  | flush | bypass | echo   | jmp_bz | otd_p | e_rot_sd | μCsd  | PFB   |
| Status   | Lm    | Lm1    | FRM_ER | NSF    | full  | empty    | SSD   | fill  |

 Table 1
 SAA7346 microcontroller interface registers.

SAA7346

| COMMAND  | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Flush    | Flush, when set, will empty the FIFO, reset the read and write pointer addresses. Then writing will resume to the FIFO. Flag reset automatically.                                                                                                                                                                                        |
| Bypass   | Bypass, when set, will power down the SAA7346. The $I^2S$ interface passes input to output directly. The parallel interface port controls $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ and $\overline{OE}$ which are pulled HIGH. KILL passes directly to KILLOUT. When exiting by-pass mode the FIFO is automatically flushed. |
| Echo     | Echo, when set, will cause the FIFO contents to be continuously played until the correct position is found again.                                                                                                                                                                                                                        |
| jmp_bz   | Jump busy, when set, indicates a jump is being preformed. The OTD shock detector input will be disabled. After the jump has finished the flag should be reset by a write.                                                                                                                                                                |
| otd_p    | OTD polarity enable. Enables the polarity of the OTD input to be switched from active HIGH set, active LOW not set.                                                                                                                                                                                                                      |
| e_rot_sd | Enable rotational shock detection, when set, will detect shocks whenever the decoder rolls out of its internal FIFO.                                                                                                                                                                                                                     |
| μCsd     | Microcontroller shock detected is set when the microcontroller has detected a shock.                                                                                                                                                                                                                                                     |
| PFB      | Position Found Back, when set, indicates that the microcontroller has found the absolute time frame after a shock or hold cycle. The audio data will sew together and the flag reset automatically.                                                                                                                                      |



Writing operation sequence:

- SILD is held HIGH by the microcontroller.
- Microcontroller data is clocked into the internal command register on the LOW-to-HIGH clock transition of SICL.
- SILD is pulled LOW by the microcontroller to latch-in data to the command register.
- SICL and SILD are pulled HIGH by the microcontroller to indicate that communications have finished.

READING STATUS OF SAA7346

The SAA7346 has a status register shown in Table 1. This can be read via the microcontroller interface shown in Fig.7. The internal status signals are made available on the SIDA pin and are shown in Table 3.

| Table 3 Internal status signals | s. |  |
|---------------------------------|----|--|
|---------------------------------|----|--|

| STATUS     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lm and Lm1 | The two Most Significant Bits (MSB) of the FIFO. These can be used to display the FIFO length or correct the subcode time information. The FIFO length is shown in Table 4.                                                                                                                                                                                                                                |
| FRM_ER     | Framing error flag is set when:                                                                                                                                                                                                                                                                                                                                                                            |
|            | 1. The microcontroller did not accept the previous subcode flag on time. When this occurs the NSF flag will be set together with FRM_ER.                                                                                                                                                                                                                                                                   |
|            | <ol> <li>The S_NSF generated signal does not coincide with the NSF signal generated by the decoder.<br/>When this occurs there has been a FIFO overflow in the decoder or a jump.</li> </ol>                                                                                                                                                                                                               |
|            | Framing error flag is reset when status register is read.                                                                                                                                                                                                                                                                                                                                                  |
| NSF        | New subcode frame is set when an absolute sync is recovered from the CFLG input. Reset when status register is read. If the NSF is still set at the next occurrence of a subcode frame, FRM_ER will be set indicating that the microcontroller has lost a frame.                                                                                                                                           |
| Full       | Full is set when the FIFO is full. When the flag is set the microcontroller must jump back to the previous track. Reset when status register is read.                                                                                                                                                                                                                                                      |
| Empty      | Empty is set when the FIFO is emptied during hold or shock modes. DRAM writing should resume immediately unless echo is set in the command register. If set, writing can only resume when PFB or flush are set in the command register. The latter will cause a discontinuity in music. Note when set there is a complete word left in the FIFO giving the SAA7346 controller time to switch to fill mode. |
| SSD        | Set shock detect is set when SAA7346 detects a shock.                                                                                                                                                                                                                                                                                                                                                      |
| Fill       | Fill is set when writing data to the DRAM or by setting the command register flags PFB or flush. Reset internally when full or SSD are set.                                                                                                                                                                                                                                                                |

| CONFIG | Lm | Lm1 | FIFO LENGTH (s) |
|--------|----|-----|-----------------|
| 0      | 0  | 0   | 0.00 to 0.19    |
| 0      | 0  | 1   | 0.19 to 0.39    |
| 0      | 1  | 0   | 0.39 to 0.58    |
| 0      | 1  | 1   | 0.58 to 0.78    |
| 1      | 0  | 0   | 0.00 to 0.75    |
| 1      | 0  | 1   | 0.75 to 1.50    |
| 1      | 1  | 0   | 1.50 to 2.25    |
| 1      | 1  | 1   | 2.25 to 2.97    |



#### Read operation sequence:

- SILD is held LOW by the microcontroller.
- Status information is clocked from the internal status register on the LOW-to-HIGH clock transition of SICL.
- SICL and SILD are pulled HIGH by the microcontroller to indicate that communications have finished.

#### **DRAM** interface

The SAA7346 may be connected to all standard 80 ns,  $1M \times 4$  bit or  $256K \times 4$  bit fast page mode DRAMs. The best performance can be expected with the 4 Mbit DRAM. The CONFIG input selects the DRAM configuration either HIGH 4 Mbit or LOW 1 Mbit format. The SAA7346 converts audio data from serial to parallel and stores it as 4 bits. The addresses for read or write actions are calculated by separate read and write pointers which are multiplexed onto a 4 bits address bus. The control signal outputs associated with the parallel inputs/outputs are shown in Table 5.

 Table 5
 Command register flag functions.

| COMMAND | DESCRIPTION                                            |  |  |
|---------|--------------------------------------------------------|--|--|
| WE      | indicates write enable action                          |  |  |
| RAS     | row address strobe                                     |  |  |
| CAS     | column address strobe                                  |  |  |
| ŌĒ      | output buffer enable for external memory during cycle. |  |  |

When the SAA7346 leaves bypass mode where all parallel Port control lines are pulled HIGH, the device initiates a DRAM power-up routine in accordance with the JEDEC standard.

#### System clock

The system clock input, CLKIN, recommended input signal is 16.9344 MHz. The accuracy of this clock influences the accuracy of the I<sup>2</sup>S output, therefore the performance of the DAC and hence audio quality. The system clock is divided by 384 to derive the I<sup>2</sup>S output word clock, WCO divided by 8 to derive the I<sup>2</sup>S output bit clock, SCLO. Therefore whatever clock jitter the user introduces on the CLKIN signal will be reflected in the WCO and SCLO outputs.

#### Reset

Reset should be applied for four system clock cycles. Reset will:

- Clear SSD
- Clear the command register but leave the bypass flag set.

After a reset has been applied the SAA7346 will start-up in bypass mode.

#### Kill interface

The kill interface can be used to deactivate the DAC. The kill input is passed directly to the KILLOUT output when the bypass flag in the command register is set. When the flag is not set KILLOUT is generated by the SAA7346. It is LOW after leaving bypass mode, a reset or a FIFO flush. It will be LOW until the first error free word is read from the FIFO. The kill input has no effect or function when the bypass flag is not set.

#### Read cycle divide (RCD2)

The RCD2 input enables the modes of operation shown in Table 6. When RCD2 is HIGH the DRAM-read requests are halved allowing  $I^2S$  output speeds to vary. The factor n is called the over-speed factor.

### SAA7346

|                    | • •                             |                                  |                                                           |
|--------------------|---------------------------------|----------------------------------|-----------------------------------------------------------|
| RCD2               | I <sup>2</sup> S INPUT<br>SPEED | I <sup>2</sup> S OUTPUT<br>SPEED | APPLICATION                                               |
| LOW                | CAV <sup>(1)</sup>              | n = 1                            | CAV CDROM player with standard audio speed                |
| LOW <sup>(2)</sup> | n = 1                           | n = 1                            | delay line feature                                        |
| LOW                | n = 2                           | n = 1                            | shock proof CD player                                     |
| LOW                | n = 4                           | n = 1                            | high data rate CDROM/CDI player with standard audio speed |
| HIGH               | n = 2                           | $n = \frac{1}{2}$                | musicians feature                                         |
| HIGH               | n = 4                           | $n = \frac{1}{2}$                | musicians feature                                         |

#### Table 6SAA7346 I2S output speeds.

#### Notes

- 1. CAV with n = 4 speed at outer edge of disc; n = 1.5 at inner edge of disc.
- 2. To build-up a delay, RCD2 should be made HIGH temporarily for twice the delay time.

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | MBOL PARAMETER                       |     | MAX. | UNIT |
|------------------|--------------------------------------|-----|------|------|
| V <sub>DD</sub>  | supply voltage                       | 0   | 6.5  | V    |
| P <sub>max</sub> | maximum power dissipation            | _   | 500  | mW   |
| T <sub>stg</sub> | T <sub>stg</sub> storage temperature |     | +125 | °C   |
| T <sub>amb</sub> | operating ambient temperature        | -40 | +85  | °C   |

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 80    | K/W  |

#### CHARACTERISTICS

 $V_{DD}$  = 3.3 to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = –40 to +85 °C; unless otherwise specified.

| SYMBOL           | PARAMETER                           | CONDITIONS                              | MIN.               | TYP. | MAX.                  | UNIT |
|------------------|-------------------------------------|-----------------------------------------|--------------------|------|-----------------------|------|
| Supply           |                                     |                                         | •                  | 1    |                       |      |
| V <sub>DD</sub>  | supply voltage                      |                                         | 3.3                | 5.0  | 5.5                   | V    |
| I <sub>DD</sub>  | supply current                      | V <sub>DD</sub> = 5.0 V                 | _                  | 12   | _                     | mA   |
| I <sub>DDb</sub> | bypass supply current               | V <sub>DD</sub> = 5.0 V;<br>bypass mode | -                  | 4    | -                     | mA   |
| I <sub>DDq</sub> | quiescent supply current            |                                         | -                  | -    | 100                   | μA   |
| Digital inp      | outs                                |                                         |                    |      |                       |      |
| INPUTS: W        | CI, SDI, CLKIN, OTD AND RCD2; NORMA | LCMOS                                   |                    |      |                       |      |
| V <sub>IL</sub>  | LOW level input voltage             |                                         | -0.3               | _    | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>  | HIGH level input voltage            |                                         | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.3 | V    |
| ILI              | input leakage current               | $V_{I} = 0 V \text{ to } V_{DD}$        | -10                | _    | +10                   | μA   |
| CI               | input capacitance                   |                                         | _                  | _    | 10                    | рF   |

| SYMBOL           | PARAMETER                                | CONDITIONS                                             | MIN.                  | TYP.                | MAX.                  | UNIT |
|------------------|------------------------------------------|--------------------------------------------------------|-----------------------|---------------------|-----------------------|------|
| INPUT CLK        | IN                                       |                                                        | 1                     |                     |                       | 1    |
| f <sub>clk</sub> | system clock frequency                   |                                                        | _                     | 16.9344             | _                     | MHz  |
| t <sub>H</sub>   | system clock HIGH time                   |                                                        | 35                    | _                   | 65                    | ns   |
| t <sub>r</sub>   | system clock rise time                   | 0.8 V to (V <sub>DD</sub> – 0.8 V)                     | _                     | _                   | 20                    | ns   |
| t <sub>f</sub>   | system clock fall time                   | (V <sub>DD</sub> – 0.8 V) to 0.8 V                     | -                     | -                   | 20                    | ns   |
| INPUTS: CF       | FLG, KILL, CONFIG AND SILD; WITH PUL     | L-UP                                                   |                       |                     |                       |      |
| V <sub>IL</sub>  | LOW level input voltage                  |                                                        | -0.3                  | _                   | 0.3V <sub>DD</sub>    | V    |
| VIH              | HIGH level input voltage                 |                                                        | 0.7V <sub>DD</sub>    | _                   | V <sub>DD</sub> + 0.3 | V    |
| R <sub>PU</sub>  | input pull-up resistance                 | V <sub>1</sub> = 0 V                                   | _                     | 50                  | -                     | kΩ   |
| CI               | input capacitance                        |                                                        | -                     | -                   | 10                    | pF   |
| INPUT TMS        | ; WITH PULL-DOWN                         |                                                        |                       |                     |                       |      |
| VIL              | LOW level input voltage                  |                                                        | -0.3                  | _                   | 0.3V <sub>DD</sub>    | V    |
| VIH              | HIGH level input voltage                 |                                                        | 0.7V <sub>DD</sub>    | _                   | V <sub>DD</sub> + 0.3 | V    |
| R <sub>PD</sub>  | input pull-down resistance               | $V_{I} = V_{DD}$                                       | _                     | 50                  | _                     | kΩ   |
| CI               | input capacitance                        |                                                        | _                     | _                   | 10                    | pF   |
| INPUTS: RE       | ESET, SCLI AND SICL; SCHMITT-TRIGGER     | R                                                      |                       |                     |                       | 1    |
| V <sub>thr</sub> | switching threshold voltage rising       |                                                        | _                     | _                   | 0.8V <sub>DD</sub>    | V    |
| V <sub>thf</sub> | switching threshold voltage falling      |                                                        | 0.2V <sub>DD</sub>    | _                   | _                     | V    |
| V <sub>hys</sub> | hysteresis voltage                       |                                                        | _                     | 0.33V <sub>DD</sub> | -                     | V    |
| CI               | input capacitance                        |                                                        | -                     | -                   | 10                    | pF   |
| INPUT RES        | SET .                                    |                                                        | !                     | !                   |                       |      |
| t <sub>RW</sub>  | RESET pulse width; active LOW            |                                                        | 236                   | _                   | _                     | ns   |
| Digital ou       | tputs                                    |                                                        | 1                     | Į                   | ł                     | 1    |
| -                | ·<br>FILL, S_NSF, RSB and SSD; PUSH-PULL |                                                        |                       |                     |                       |      |
| V <sub>OL</sub>  | LOW level output voltage                 | I <sub>OL</sub> = 4 mA                                 | 0                     | _                   | 0.4                   | V    |
| V <sub>OH</sub>  | HIGH level output voltage                | $I_{OL} = -4 \text{ mA}$                               | V <sub>DD</sub> - 0.4 | _                   | V <sub>DD</sub>       | v    |
| CL               | load capacitance                         |                                                        | -                     | _                   | 50                    | pF   |
| t <sub>r</sub>   | output rise time                         | 0.8 V to $(V_{DD} - 0.8 V);$<br>C <sub>L</sub> = 50 pF | _                     | _                   | 15                    | ns   |
| t <sub>f</sub>   | output fall time                         | $(V_{DD} - 0.8 V)$ to 0.8 V;<br>$C_L = 50 \text{ pF}$  | -                     | -                   | 15                    | ns   |
| OUTPUTS:         | SDO, SCLO, WCO, WE, OE, RAS, CAS         | -                                                      | H-PULL                | I                   |                       | ļ    |
| V <sub>OL</sub>  | LOW level output voltage                 | $I_{OL} = 4 \text{ mA}$                                | 0                     | _                   | 0.4                   | V    |
| V <sub>OH</sub>  | HIGH level output voltage                | $I_{OL} = -4 \text{ mA}$                               | V <sub>DD</sub> – 0.4 | _                   | V <sub>DD</sub>       | V    |
| CL               | load capacitance                         |                                                        | _                     | _                   | 50                    | pF   |
| t <sub>r</sub>   | output rise time                         | 0.8 V to $(V_{DD} - 0.8 V);$<br>C <sub>L</sub> = 50 pF | -                     | _                   | 20                    | ns   |
| t <sub>f</sub>   | output fall time                         | $(V_{DD} - 0.8 V)$ to 0.8 V;<br>C <sub>L</sub> = 50 pF | -                     | -                   | 20                    | ns   |

| SYMBOL                  | PARAMETER                        | CONDITIONS                                              | MIN.                  | TYP.                 | MAX.                  | UNIT |
|-------------------------|----------------------------------|---------------------------------------------------------|-----------------------|----------------------|-----------------------|------|
| OUTPUT K                | LLOUT; OPEN DRAIN                |                                                         | 1                     | 1                    | 1                     | 4    |
| V <sub>OL</sub>         | LOW level output voltage         | I <sub>OL</sub> = 2 mA                                  | 0                     | _                    | 0.4                   | V    |
| lo                      | output current                   |                                                         | _                     | _                    | 2                     | mA   |
| CL                      | load capacitance                 |                                                         | -                     | _                    | 50                    | pF   |
| t <sub>f</sub>          | output fall time                 | $(V_{DD} - 0.8 V)$ to 0.8 V;<br>$C_L = 50 \text{ pF}$   | _                     | _                    | 30                    | ns   |
| INPUTS/OU               | TPUTS: D0 TO D3; NORMAL CMOS WIT | H SLEW RATE CONTROLLED PUS                              | H-PULL                |                      |                       |      |
| V <sub>IL</sub>         | LOW level input voltage          |                                                         | -0.3                  | _                    | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>         | HIGH level input voltage         |                                                         | 0.7V <sub>DD</sub>    | _                    | V <sub>DD</sub> + 0.3 | V    |
| ILI                     | input leakage current            | $V_{I} = 0 V \text{ to } V_{DD}$                        | -10                   | _                    | +10                   | μA   |
| CI                      | input capacitance                |                                                         | -                     | _                    | 10                    | pF   |
| V <sub>OL</sub>         | LOW level output voltage         | I <sub>OL</sub> = 4 mA                                  | 0                     | _                    | 0.4                   | V    |
| V <sub>OH</sub>         | HIGH level output voltage        | I <sub>OL</sub> = -4 mA                                 | V <sub>DD</sub> – 0.4 | _                    | V <sub>DD</sub>       | V    |
| CL                      | load capacitance                 |                                                         | -                     | _                    | 50                    | pF   |
| t <sub>r</sub>          | output rise time                 | 0.8 V to $(V_{DD} - 0.8 V);$<br>C <sub>L</sub> = 50 pF  | -                     | -                    | 20                    | ns   |
| t <sub>f</sub>          | output fall time                 | $(V_{DD} - 0.8 V)$ to 0.8 V;<br>$C_{L} = 50 \text{ pF}$ | -                     | -                    | 20                    | ns   |
| INPUT/OUT               | PUT SIDA; NORMAL CMOS WITH PUSH- | ·PULL                                                   |                       |                      |                       |      |
| V <sub>IL</sub>         | LOW level input voltage          |                                                         | -0.3                  | _                    | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>         | HIGH level input voltage         |                                                         | 0.7V <sub>DD</sub>    | _                    | V <sub>DD</sub> + 0.3 | V    |
| ILI                     | input leakage current            | $V_{I} = 0 V \text{ to } V_{DD}$                        | -10                   | _                    | +10                   | μA   |
| CI                      | input capacitance                |                                                         | -                     | -                    | 10                    | pF   |
| V <sub>OL</sub>         | LOW level output voltage         | I <sub>OL</sub> = 4 mA                                  | 0                     | -                    | 0.4                   | V    |
| V <sub>OH</sub>         | HIGH level output voltage        | I <sub>OL</sub> = -4 mA                                 | V <sub>DD</sub> - 0.4 | _                    | V <sub>DD</sub>       | V    |
| CL                      | load capacitance                 |                                                         | -                     | -                    | 50                    | pF   |
| t <sub>r</sub>          | output rise time                 | 0.8 V to $(V_{DD} - 0.8 V);$<br>C <sub>L</sub> = 50 pF  | -                     | -                    | 15                    | ns   |
| t <sub>f</sub>          | output fall time                 | $(V_{DD} - 0.8 V)$ to 0.8 V;<br>$C_{L} = 50 \text{ pF}$ | -                     | -                    | 15                    | ns   |
| I <sup>2</sup> S timing |                                  |                                                         |                       | 1                    |                       | 1    |
|                         | (SEE FIG.9)                      |                                                         |                       |                      |                       |      |
| Clock inpu              |                                  |                                                         |                       |                      |                       |      |
| T <sub>cy</sub>         | clock cycle time                 |                                                         | 118.1 <sup>(1)</sup>  | 236.2 <sup>(2)</sup> | 472.4 <sup>(3)</sup>  | ns   |
| t <sub>H</sub>          | clock HIGH time                  |                                                         | 41.3 <sup>(1)</sup>   | _                    | -                     | ns   |
| <u>t</u>                | clock LOW time                   |                                                         | 41.3 <sup>(1)</sup>   | _                    | _                     | ns   |
|                         | DI and WCI                       |                                                         | 11.0.                 |                      |                       |      |
|                         | 1                                |                                                         | 22.6                  |                      |                       |      |
| t <sub>su</sub>         | set-up time                      |                                                         | 23.6                  | -                    | -                     | ns   |
| t <sub>h</sub>          | hold time                        |                                                         | 10                    | -                    | -                     | ns   |

| SYMBOL           | PARAMETER                                 | CONDITIONS                          | MIN.  | TYP.                 | MAX.     | UNIT |
|------------------|-------------------------------------------|-------------------------------------|-------|----------------------|----------|------|
| TRANSMITT        | ER (SEE FIG.8)                            | 1                                   | 1     | <b>I</b>             | 1        |      |
| Clock outp       | out SCLO                                  |                                     |       |                      |          |      |
| T <sub>cy</sub>  | clock cycle time                          |                                     | -     | 472.4 <sup>(3)</sup> | 944.8(4) | ns   |
| t <sub>H</sub>   | clock HIGH time                           |                                     | 165.3 | _                    | -        | ns   |
| tL               | clock LOW time                            |                                     | 165.3 | _                    | _        | ns   |
| Outputs: S       | SDO and WCO                               |                                     |       |                      | ·        |      |
| t <sub>d</sub>   | delay time                                |                                     | -     | -                    | 377      | ns   |
| t <sub>h</sub>   | hold time                                 |                                     | 40    | _                    | _        | ns   |
| Microcon         | troller interface timing (see Figs 12 and | 13)                                 |       |                      |          |      |
| INPUTS: SI       | CL AND SILD                               |                                     |       |                      |          |      |
| t <sub>H</sub>   | input HIGH time                           |                                     | 180   | -                    | -        | ns   |
| tL               | input LOW time                            |                                     | 180   | _                    | -        | ns   |
| t <sub>r</sub>   | rise time                                 | 0.8 V to (V <sub>DD</sub> – 0.8 V)  | _     | _                    | 240      | ns   |
| t <sub>f</sub>   | fall time                                 | $(V_{DD} - 0.8 \text{ V})$ to 0.8 V | -     | -                    | 240      | ns   |
| Read mod         | le (see Fig.12)                           | •                                   |       | •                    | •        |      |
| t <sub>d</sub>   | delay time SILD to SIDA valid             |                                     | 120   | _                    | -        | ns   |
| t <sub>pd</sub>  | propagation delay time SICL to SIDA       |                                     | _     | _                    | 110      | ns   |
| Write moo        | le (see Fig.13)                           | •                                   |       |                      | ·        |      |
| t <sub>su1</sub> | set-up time SIDA to SICL                  |                                     | 40    | _                    | _        | ns   |
| t <sub>h</sub>   | hold time SICL to SIDA                    |                                     | _     | _                    | 180      | ns   |
| t <sub>su2</sub> | set-up time SICL to SILD                  |                                     | 180   | _                    | -        | ns   |

# SAA7346

| SYMBOL                                     | PARAMETER                         | CONDITIONS | MIN. | TYP. | MAX.  | UNIT |
|--------------------------------------------|-----------------------------------|------------|------|------|-------|------|
| DRAM interface timing (see Figs 14 and 15) |                                   |            |      |      |       |      |
| T <sub>cy</sub>                            | read or write cycle time          |            | 160  | -    | -     | ns   |
| t <sub>CAC</sub>                           | access time from CAS              |            | _    | -    | 20    | ns   |
| t <sub>OAC</sub> access time from OE       |                                   |            | _    | -    | 20    | ns   |
| t <sub>h3</sub>                            | OE to data input hold time        |            | 0    | -    | _     | ns   |
| t <sub>RH</sub>                            | RAS HIGH time                     |            | 70   | -    | _     | ns   |
| t <sub>RL</sub>                            | RAS LOW time                      |            | 80   | -    | 10000 | ns   |
| t <sub>h1</sub>                            | RAS hold time                     |            | 20   | -    | _     | ns   |
| t <sub>h2</sub>                            | RAS hold time to OE LOW           |            | 20   | -    | _     | ns   |
| t <sub>CL</sub>                            | CAS LOW time                      |            | 20   | -    | 10000 | ns   |
| t <sub>h4</sub>                            | CAS hold time                     |            | 80   | -    | _     | ns   |
| t <sub>CRd</sub>                           | delay time from CAS HIGH to RAS   |            | 10   | -    | _     | ns   |
| t <sub>RCd</sub>                           | delay time from RAS to CAS        |            | 25   | _    | _     | ns   |
| t <sub>Rd</sub>                            | RAS to column address delay time  |            | 20   | -    | _     | ns   |
| t <sub>su1</sub>                           | row address set-up time           |            | 0    | -    | _     | ns   |
| t <sub>RAh</sub>                           | row address hold time             |            | 15   | -    | _     | ns   |
| t <sub>su2</sub>                           | column address set-up time        |            | 0    | -    | _     | ns   |
| t <sub>CAh</sub>                           | column address hold time          |            | 20   | -    | -     | ns   |
| t <sub>Rh</sub>                            | column address hold time from RAS |            | 60   | -    | -     | ns   |
| t <sub>l</sub>                             | column address to RAS lead time   |            | 40   | -    | _     | ns   |
| t <sub>RCh</sub>                           | read command hold time            |            | 0    | -    | _     | ns   |
| t <sub>RRh</sub>                           | read command hold time to RAS     |            | 12   | -    | -     | ns   |
| t <sub>Wsu</sub>                           | write command set-up time         |            | 0    | -    | -     | ns   |
| t <sub>Wh1</sub>                           | write command hold time           |            | 15   | -    | _     | ns   |
| t <sub>WL</sub>                            | write command LOW time            |            | 15   | -    | _     | ns   |
| t <sub>Wh2</sub>                           | write command hold time from RAS  |            | 60   | -    | -     | ns   |
| t <sub>WCI</sub>                           | write command to CAS lead time    |            | 20   | -    | -     | ns   |
| t <sub>WRI</sub>                           | write command to RAS lead time    |            | 20   | -    | -     | ns   |
| t <sub>Dsu</sub>                           | data output set-up time           |            | 0    | -    | _     | ns   |
| t <sub>Dh</sub>                            | data output hold time             |            | 15   | -    | -     | ns   |
| t <sub>DRh</sub>                           | data output hold time from RAS    |            | 60   | -    | _     | ns   |

#### Notes

1. n = 4.

2. n = 2.

3. n = 1.

4.  $n = \frac{1}{2}$ .

















### SAA7346

#### **APPLICATION INFORMATION**



# SAA7346

### PACKAGE OUTLINE



### SAA7346

#### SOLDERING

#### Plastic quad flat-packs

#### BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150 °C within 6 s. Typical dwell time is 4 s at 250 °C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

#### BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be

applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to  $300 \,^{\circ}$ C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320  $^{\circ}$ C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# Philips Semiconductors – a worldwide company

Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399 Brazil: Rua do Rocio 220 - 5<sup>th</sup> floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970). Tel. (011)821-2327, Fax. (011)829-1849 Canada: INTEGRATED CIRCUITS: Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 601 Milner Ave, SCARBOROUGH, ONTARIO, M1B 1M8, Tel. (0416)292 5161 ext. 2336, Fax. (0416)292 4477 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: PHILIPS COMPONENTS UB der Philips G.m.b.H., P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213. Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 Hong Kong: PHILIPS HONG KONG Ltd., Components Div., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729 India: Philips INDIA Ltd, Components Dept, Shivsagar Estate, A Block Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200 Italy: PHILIPS COMPONENTS S.r.I. Viale F. Testi, 327, 20162 MILANO Tel. (02)6752.3302, Fax. (02)6752 3300. Japan: Philips Bldg 13-37, Kohnan2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580 Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 Mexico: Philips Components, 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811

Norway: Box 1, Manglerud 0612, OSLO Tel. (022)74 8000, Fax. (022)74 8341 Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546. Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc, 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474 Portugal: PHILIPS PORTUGUESA, S.A., Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)14163160/4163333, Fax. (01)14163174/4163366. Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd., Components Division, 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494. **Spain:** Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382. Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319. Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094 United Kingdom: Philips Semiconductors Limited, P.O. Box 65, Philips House, Torrington Place, LONDON, WC1E 7HD, Tel. (071)436 41 44, Fax. (071)323 03 42 United States: INTEGRATED CIRCUITS: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, FLORIDA 33404, Tel. (800)447-3762 and (407)881-3200, Fax. (407)881-3300 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601 For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BAF-1, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-724825 SCD31 © Philips Electronics N.V. 1994 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation

or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands

513061/1500/01/pp24 Document order number: Date of release: July 1994 9397 736 30011

# **Philips Semiconductors**



