INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC22 1996 Nov 07



# SAA7124; SAA7125

#### FEATURES

- Monolithic CMOS 5 V device
- Digital PAL/NTSC encoder
- System pixel frequency 13.5 MHz
- Accepts MPEG decoded data on 8-bit wide input port. Input data format Cb, Y, Cr etc. *"(CCIR 656)"*
- Four DACs for CVBS (10-bit resolution), RGB (9-bit resolution) operating at 27 MHz; RGB sync on CVBS
- Optionally 2 times CVBS and Y, C (all 10-bit resolution) available simultaneously
- Closed captioning encoding
- On-chip YUV to RGB dematrix optionally to be by-passed for Cr, Y, Cb output on RGB DACs
- Fast I<sup>2</sup>C-bus control port (400 kHz)
- Encoder can be master or slave
- Programmable horizontal and vertical input synchronization phase, via input pins or auxiliary codes at MP data port
- Programmable horizontal sync output phase
- Internal 100/75 Colour Bar Generator (CBG)
- Macrovision Pay-per-View copy protection system as option, also partly used for RGB output.

This applies to SAA7124 only. The device is protected by USA patent numbers 4631603, 4577216 and 4819098 and other intellectual property rights. Use of the Macrovision anti-copy process in the device is licensed for non-commercial home use only. Reverse engineering or disassembly is prohibited. Please contact your nearest Philips Semiconductor sales office for more information



- Controlled rise and fall times of output syncs and blanking
- Down-mode of DACs
- LQFP64 (V1 devices only), QFP80 or PLCC84 package.

#### **GENERAL DESCRIPTION**

The SAA7124; SAA7125 encodes digital YUV video data to an NTSC or PAL CVBS plus RGB or alternatively to S-Video and CVBS output.

Optionally, the YUV to RGB dematrix can be by-passed providing the digital-to-analog converted Cb, Y, Cr signals instead of RGB.

The circuit accepts CCIR compatible YUV data with 720 active pixels per line in 4 : 2 : 2 multiplexed formats, for example MPEG decoded data.

It includes a sync/clock generator and on-chip Digital-to-Analog Converters (DACs).

#### ORDERING INFORMATION

| ТҮРЕ                    |        | PACKAGE <sup>(1)</sup>                                                                       |          |
|-------------------------|--------|----------------------------------------------------------------------------------------------|----------|
| NUMBER                  | NAME   | DESCRIPTION                                                                                  | VERSION  |
| SAA7124WP;<br>SAA7125WP | PLCC84 | plastic leaded chip carrier; 84 leads                                                        | SOT189-2 |
| SAA7124HZ;<br>SAA7125HZ | LQFP64 | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm           | SOT314-2 |
| SAA7124H;<br>SAA7125H   | QFP80  | plastic quad flat package; 80 leads (lead length 2.35 mm); body $14 \times 20 \times 2.8$ mm | SOT318-3 |

#### Note

1. LQFP64 package for V1 devices only.

### SAA7124; SAA7125

#### QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                                                                          | MIN. | TYP.      | MAX. | UNIT |
|---------------------|------------------------------------------------------------------------------------|------|-----------|------|------|
| V <sub>DDA</sub>    | analog supply voltage                                                              | 4.75 | 5.0       | 5.25 | V    |
| V <sub>DDD</sub>    | digital supply voltage                                                             | 4.75 | 5.0       | 5.25 | V    |
| I <sub>DDA</sub>    | analog supply current                                                              | -    | tbf       | 60   | mA   |
| I <sub>DDD</sub>    | digital supply current                                                             | -    | tbf       | 100  | mA   |
| Vi                  | input signal voltage levels                                                        | ТТ   | L compati | ble  |      |
| V <sub>o(p-p)</sub> | analog output signal voltages Y, C, CVBS and RGB without load (peak-to-peak value) | _    | 2.0       | _    | V    |
| RL                  | load resistance                                                                    | 80   | -         | -    | Ω    |
| ILE                 | LF integral linearity error                                                        | -    | _         | ±4   | LSB  |
| DLE                 | LF differential linearity error                                                    | -    | _         | ±1   | LSB  |
| T <sub>amb</sub>    | operating ambient temperature                                                      | 0    | _         | +70  | °C   |

### SAA7124; SAA7125

#### **BLOCK DIAGRAM**









### SAA7124; SAA7125

#### PINNING

|                   |      |        | PIN    |       |                                                                                                                                                       |
|-------------------|------|--------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYMBOL            | TYPE | PLCC84 | LQFP64 | QFP80 | DESCRIPTION                                                                                                                                           |
| RESET             | Ι    | 1      | 57     | 73    | Reset input, active LOW. After reset is applied, all digital I/Os are in input mode. The I <sup>2</sup> C-bus receiver waits for the START condition. |
| n.c.              | _    | 2      | _      | _     | not connected                                                                                                                                         |
| V <sub>SSD1</sub> | I    | 3      | 6      | 6     | digital ground 1                                                                                                                                      |
| SA                | Ι    | 4      | 59     | 75    | The $l^2$ C-bus slave address select input pin. LOW: slave address = 88H, HIGH = 8CH.                                                                 |
| V <sub>DDD1</sub> | I    | 5      | 5      | 5     | digital supply voltage 1                                                                                                                              |
| TP1               | 0    | 6      | 61     | 77    |                                                                                                                                                       |
| TP2               | 0    | 7      | 62     | 78    |                                                                                                                                                       |
| TP3               | 0    | 8      | 63     | 79    | 1                                                                                                                                                     |
| TP4               | 0    | 9      | 64     | 80    |                                                                                                                                                       |
| TP5               | 0    | 10     | 1      | 1     | Test pin outputs. Leave open for normal operation.                                                                                                    |
| TP6               | 0    | 11     | 2      | 2     | 1                                                                                                                                                     |
| TP7               | 0    | 12     | 3      | 3     |                                                                                                                                                       |
| TP8               | 0    | 13     | 4      | 4     |                                                                                                                                                       |
| V <sub>DDD2</sub> | I    | 14     | 7      | 13    | digital supply voltage 2                                                                                                                              |
| V <sub>SSD2</sub> | I    | 15     | 8      | 14    | digital ground 2                                                                                                                                      |
| n.c.              | _    | 16     | _      | 7     |                                                                                                                                                       |
| n.c.              | _    | 17     | _      | 8     |                                                                                                                                                       |
| n.c.              | _    | 18     | _      | 9     |                                                                                                                                                       |
| n.c.              | _    | 19     | _      | 10    | not connected                                                                                                                                         |
| n.c.              | _    | 20     | _      | 11    |                                                                                                                                                       |
| n.c.              | _    | 21     | _      | 12    |                                                                                                                                                       |
| V <sub>DDD3</sub> | I    | 22     | 13     | 19    | digital supply voltage 3                                                                                                                              |
| n.c.              | _    | 23     | _      | _     | not connected                                                                                                                                         |
| V <sub>SSD3</sub> | I    | 24     | 14     | 20    | digital ground 3                                                                                                                                      |
| MP7               | I    | 25     | 9      | 15    |                                                                                                                                                       |
| MP6               | I    | 26     | 10     | 16    | Upper 4 bits of MPEG port. It is an input for <i>"CCIR 656"</i> style                                                                                 |
| MP5               | I    | 27     | 11     | 17    | multiplexed Cb, Y, Cr data.                                                                                                                           |
| MP4               | I    | 28     | 12     | 18    | 1                                                                                                                                                     |
| V <sub>DDD4</sub> | I    | 29     | 22     | 28    | digital supply voltage 4                                                                                                                              |
| V <sub>SSD4</sub> | I    | 30     | 23     | 29    | digital ground 4                                                                                                                                      |
| MP3               | I    | 31     | 15     | 21    |                                                                                                                                                       |
| MP2               | I    | 32     | 16     | 22    | Lower 4 bits of MPEG port. It is an input for <i>"CCIR 656"</i> style                                                                                 |
| MP1               | I    | 33     | 17     | 23    | multiplexed Cb, Y, Cr data.                                                                                                                           |
| MP0               | I    | 34     | 18     | 24    | 1                                                                                                                                                     |
| RCV1              | I/O  | 35     | 19     | 25    | Raster Control 1 for video port. This pin receives/provides a VS/FS/FSEQ signal.                                                                      |

| 0/450              | TYPE |        | PIN    |       | DECODIDEION                                                                                                                                                                        |
|--------------------|------|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYMBOL             | TYPE | PLCC84 | LQFP64 | QFP80 | DESCRIPTION                                                                                                                                                                        |
| RCV2               | I/O  | 36     | 20     | 26    | Raster Control 2 for video port. This pin provides an HS pulse of programmable length or receives an HS pulse.                                                                     |
| RTCI               | I    | 37     | 21     | 27    | Real Time Control input. If the LLC clock is provided by an SAA7111 or SAA7151B, RTCI should be connected to the RTCO pin of the respective decoder to improve the signal quality. |
| V <sub>DDD5</sub>  | I    | 38     | 24     | 30    | digital supply voltage 5                                                                                                                                                           |
| V <sub>SSD5</sub>  | I    | 39     | 25     | 31    | digital ground 5                                                                                                                                                                   |
| n.c.               | _    | 40     | _      | 35    | not connected                                                                                                                                                                      |
| V <sub>DDD6</sub>  | I    | 41     | 30     | 37    | digital supply voltage 6                                                                                                                                                           |
| V <sub>SSD6</sub>  | I    | 42     | 51     | 39    | digital ground 6                                                                                                                                                                   |
| n.c.               | _    | 43     | _      | 40    | not connected                                                                                                                                                                      |
| XTALI              | I    | 44     | 26     | 32    | Crystal oscillator input (from crystal). If the oscillator is not used, this pin should be connected to ground.                                                                    |
| XTALO              | 0    | 45     | 27     | 33    | Crystal oscillator output (to crystal).                                                                                                                                            |
| V <sub>DDDO</sub>  | I    | 46     | 28     | 34    | digital supply voltage for the internal oscillator; note 1                                                                                                                         |
| n.c.               | _    | 47     | _      | _     | not connected                                                                                                                                                                      |
| LLC                | I/O  | 48     | 29     | 36    | Line-Locked Clock. This is the 27 MHz master clock for the encoder. The I/O direction is set by the CDIR pin.                                                                      |
| V <sub>DDD7</sub>  | I    | 49     | 52     | 68    | digital supply voltage 7                                                                                                                                                           |
| CDIR               | I    | 50     | 31     | 38    | Clock direction. If CDIR input is HIGH, the circuit receives a clock signal, otherwise if CDIR is LOW, LLC is generated by the internal crystal oscillator.                        |
| V <sub>SSD7</sub>  | I    | 51     | 53     | 67    | digital ground 7                                                                                                                                                                   |
| V <sub>refL1</sub> | I    | 52     | 32     | 41    | Lower reference voltage 1 input for DACs; connect to analog ground.                                                                                                                |
| V <sub>refH1</sub> | I    | 53     | 33     | 42    | Upper reference voltage 1 input for DACs; connect via 100 nF capacitor to analog ground.                                                                                           |
| V <sub>DDA1</sub>  | I    | 54     | 34     | 43    | Analog supply voltage 1 for DACs.                                                                                                                                                  |
| BLUE               | 0    | 55     | 35     | 44    | Analog output of the BLUE component.                                                                                                                                               |
| res                | I    | 56     | _      | 45    | reserved                                                                                                                                                                           |
| V <sub>DDA2</sub>  | I    | 57     | 36     | 46    | Analog supply voltage 2 for DACs.                                                                                                                                                  |
| GREEN              | 0    | 58     | 37     | 47    | Analog output of GREEN component.                                                                                                                                                  |
| res                | I    | 59     | _      | 48    | reserved                                                                                                                                                                           |
| V <sub>DDA3</sub>  | I    | 60     | 38     | 49    | Analog supply voltage 3 for DACs.                                                                                                                                                  |
| RED                | 0    | 61     | 39     | 50    | Analog output of RED component.                                                                                                                                                    |
| res                | I    | 62     | _      | 51    | reserved                                                                                                                                                                           |
| CUR1               | I    | 63     | 40     | 52    | Current input 1 for RGB amplifiers; connect via 15 k $\Omega$ resistor to V <sub>DDA</sub> .                                                                                       |
| V <sub>DDA4</sub>  | I    | 64     | 41     | 53    | Analog supply voltage 4 for DACs.                                                                                                                                                  |
| res                | I    | 65     | _      | 54    | reserved                                                                                                                                                                           |
| n.c.               | _    | 66     | _      | _     | not connected                                                                                                                                                                      |

### SAA7124; SAA7125

|                    | ТҮРЕ |        | PIN    |       | DECODIDITION                                                                                 |
|--------------------|------|--------|--------|-------|----------------------------------------------------------------------------------------------|
| SYMBOL             | TTPE | PLCC84 | LQFP64 | QFP80 | DESCRIPTION                                                                                  |
| V <sub>SSA1</sub>  | I    | 67     | 42     | 55    | Analog ground 1 for the DACs.                                                                |
| V <sub>SSA2</sub>  | I    | _      | 43     | _     | Analog ground 2 for the DACs.                                                                |
| CUR2               | I    | 68     | 44     | 56    | Current input 2 for RGB amplifiers; connect via 15 k $\Omega$ resistor to V <sub>DDA</sub> . |
| res                | 0    | 69     | _      | 57    | reserved                                                                                     |
| n.c.               | _    | 70     | _      | 58    | not connected                                                                                |
| res                | 0    | 71     | _      | 59    | reserved                                                                                     |
| n.c.               | _    | 72     | _      | 60    | not connected                                                                                |
| CVBS               | 0    | 73     | 45     | 61    | Analog output of the CVBS signal.                                                            |
| V <sub>DDA5</sub>  | I    | 74     | 46     | 62    | Analog supply voltage 5 for DACs.                                                            |
| V <sub>refH2</sub> | I    | 75     | 47     | 63    | Upper reference voltage 2 input for DACs; connect via 100 nF capacitor to analog ground.     |
| V <sub>refL2</sub> | I    | 76     | 48     | 64    | Lower reference voltage 2 input for DACs; connect to analog ground.                          |
| AP                 | I    | 77     | 49     | 65    | Test pin. Connected to digital ground for normal operation.                                  |
| SP                 | I    | 78     | 50     | 66    | Test pin. Connected to digital ground for normal operation.                                  |
| V <sub>SSD8</sub>  | I    | 79     | 58     | 69    | digital ground 8                                                                             |
| V <sub>DDD8</sub>  | I    | 80     | 54     | 70    | digital supply voltage 8                                                                     |
| V <sub>SSD9</sub>  | I    | 81     | _      | 74    | digital ground 9                                                                             |
| V <sub>DDD9</sub>  | I    | 82     | 60     | 76    | digital supply voltage 9                                                                     |
| SCL                | I    | 83     | 55     | 71    | I <sup>2</sup> C-bus serial clock input.                                                     |
| SDA                | I/O  | 84     | 56     | 72    | I <sup>2</sup> C-bus serial data input/output.                                               |

Note

1. V1 devices only.







SAA7124; SAA7125

48 V<sub>refL2</sub>





#### FUNCTIONAL DESCRIPTION

The digital video encoder (ECO-DENC) encodes digital luminance and colour difference signals into analog CVBS and simultaneously RGB signals. NTSC-M, PAL B/G standards and sub-standards are supported.

Both interlaced and non-interlaced operation is possible for all standards.

Optionally, the input Y, Cb and Cr data, digital-to-analog converted, is available at the analog RGB outputs.

For applications that do not require RGB output, the device can be configured in such a way that S-Video and twice CVBS is available (Y at CVBS-DAC, C at R-DAC, and CVBS at G-DAC and B-DAC).

The basic encoder function consists of subcarrier generation, colour modulation and insertion of synchronization signals. Luminance and chrominance signals are filtered in accordance with the standard requirements of *"RS-170-A"* and *"CCIR 624"*.

For ease of analog post filtering the signals are twice oversampled with respect to the pixel clock before digital-to-analog conversion.

For total filter transfer characteristics see Figs 7, 8, 9, 10, 11 and 12. The DACs for Y, C, and CVBS are realized with full 10-bit resolution, DACs for RGB with 9-bit resolution.

The MPEG port (MP) accepts 8 line multiplexed Cb, Y, Cr data.

The 8-bit multiplexed Cb-Y-Cr formats are *"CCIR 656"* (D1 format) compatible, but auxiliary codes such as SAV and EAV are decoded optionally for trigger purposes.

A crystal-stable master clock (LLC) of 27 MHz, which is twice the CCIR line-locked pixel clock of 13.5 MHz, needs to be supplied externally. Optionally, a crystal oscillator input/output pair of pins and an on-chip clock driver is provided.

It is also possible to connect a Philips Digital Video Decoder (SAA7111 or SAA7151B) in conjunction with a CREF clock qualifier to ECO-DENC. Via the RTCI pin, connected to RTCO of a decoder, information concerning actual subcarrier, PAL-ID, and if connected to SAA7111, definite subcarrier phase can be inserted.

The ECO-DENC synthesizes all necessary internal signals, colour subcarrier frequency, and synchronization signals, from that clock.

### SAA7124; SAA7125

The encoder can be configured as slave with respect to RCV trigger inputs or auxiliary *"CCIR 656"* codes, or can be master to output horizontal and vertical trigger pulses.

The IC also contains Closed Caption and Extended Data Services Encoding (Line 21), and supports anti-taping signal generation in accordance with Macrovision.

A number of possibilities are provided for setting different video parameters such as:

Black and blanking level control

Colour subcarrier frequency

Variable burst amplitude etc.

During reset ( $\overline{\text{RESET}}$  = LOW) and after reset is released, all digital I/O stages are set to input mode. A reset forces the I<sup>2</sup>C-bus interface to abort any running bus transfer and sets register 3A to 03H, register 61 to 06H and registers 6BH and 6EH to 00H. All other control registers are not influenced by a reset.

#### Data manager

In the data manager, real time arbitration on the data stream to be encoded is performed.

Optionally, the device can operate as a 100/75 colour bar test pattern generator without need for an external data source.

#### Encoder

#### VIDEO PATH

The encoder generates out of Y, U and V baseband signals luminance and colour subcarrier output signals, suitable for use as CVBS or separate Y and C signals.

Luminance is modified in gain and in offset (latter programmable in a certain range to enable different black level set-ups). After having been inserted a fixed synchronization level, in accordance with standard composite synchronization schemes, and blanking level, programmable also in a certain range to allow for manipulations with Macrovision anti-taping, additional insertion of AGC super-white pulses, programmable in height, is supported.

In order to enable easy analog post filtering, luminance is interpolated from 13.5 MHz data rate to 27 MHz data rate, providing luminance in 10-bit resolution. This filter is also used to define smoothed transients for synchronization pulses and blanking period. For transfer characteristic of the luminance interpolation filter see Figs 9 and 10.

SAA7124; SAA7125

### Digital Video Encoder (ECO-DENC)

Chrominance is modified in gain (programmable separately for U and V), standard dependent burst is inserted, before baseband colour signals are interpolated from 6.75 MHz data rate to 27 MHz data rate. One of the interpolation stages can be bypassed, thus providing a higher colour bandwidth, which can be made use of for Y and C output. For transfer characteristics of the chrominance interpolation filter see Figs 7 and 8.

The amplitude of inserted burst is programmable in a certain range, suitable for standard signals and for special effects. Behind the succeeding quadrature modulator, colour in 10-bit resolution is provided on subcarrier.

The numeric ratio between Y and C outputs is in accordance with set standards.

#### CLOSED CAPTION ENCODER

Using this circuit, data in accordance with the specification of Closed Caption or Extended Data Service, delivered by the control interface, can be encoded (Line 21). Two dedicated pairs of bytes (two bytes per field), each pair preceded by run-in clocks and framing code, are possible.

The actual line number where data is to be encoded in, can be modified in a certain range.

Data clock frequency is in accordance with definition for NTSC-M standard 32 times horizontal line frequency.

Data LOW at the output of the DACs corresponds to 0 IRE, data HIGH at the output of the DACs corresponds to approximately 50 IRE.

It is also possible to encode Closed Caption Data for 50 Hz field frequencies at 32 times horizontal line frequency.

#### ANTI-TAPING (SAA7124 ONLY)

For more information contact your nearest Philips Semiconductors sales office.

#### **RGB** processor

This block contains a dematrix in order to produce RED, GREEN and BLUE signals to be fed to a SCART plug.

Before Y, Cb and Cr signals are de-matrixed, 2 times oversampling for luminance and 4 times oversampling for colour difference signals is performed. For transfer curves of luminance and colour difference components of RGB see Figs 11 and 12.

Output interface/DACs In the output interface encoded both Y and C signals are

converted from digital-to-analog in 10-bit resolution. Y and C signals are also combined to a 10-bit CVBS signal.

RED, GREEN and BLUE signals (optionally Cr, Y, Cb) are also converted from digital-to-analog, each providing a 9-bit resolution.

All output occurs with the same processing delay. Absolute amplitudes at the input of the DAC for CVBS is reduced by  $^{15}/_{16}$  with respect to Y and C DACs to make maximum use of conversion ranges.

Depending on control bits YC\_EN and DEMOFF, different signal combinations are available at DACs #1 to #4. YC\_EN = DEMOFF = LOW is the default configuration after reset.

| Table 1 | Control | of DAC | signals |
|---------|---------|--------|---------|
|         | 001101  |        | Signals |

| YC_EN | DEMOFF | DAC1 | DAC2 | DAC3 | DAC4 |
|-------|--------|------|------|------|------|
| 0     | 0      | CVBS | R    | G    | В    |
| 0     | 1      | CVBS | Cr   | Y    | Cb   |
| 1     | 0      | VBS  | С    | CVBS | CVBS |
| 1     | 1      | VBS  | С    | CVBS | CVBS |

Outputs of the DACs can be set together in two groups (#1 and #2 by DOWNB, #3 and #4 by DOWNA) via software control to minimum output voltage for either purpose.

#### Synchronization

Synchronization of the ECO-DENC is able to operate in two modes; slave mode and master mode.

In the slave mode, the circuit accepts synchronization pulses at the bidirectional RCV1 port (or equivalently as frame synchronization from *"CCIR 656"* data stream). The timing and trigger behaviour related to RCV1 can be influenced by programming the polarity and on-chip delay of RCV1. Active slope of RCV1 defines the vertical phase and optionally the odd/even and colour frame phase to be initialized, it can be also used to set the horizontal phase.

If the horizontal phase is not to be influenced by RCV1, a horizontal pulse needs to be supplied at the RCV2 pin (or a horizontal synchronization from *"CCIR 656"* data stream). Timing and trigger behaviour can also be influenced for RCV2.

SAA7124; SAA7125

### Digital Video Encoder (ECO-DENC)

If there are missing pulses at RCV1 and/or RCV2, the time base of ECO-DENC runs free, thus an arbitrary number of synchronization slopes may miss, but no additional pulses (with the incorrect phase) must occur.

If the vertical and horizontal phase is derived from RCV1, RCV2 can be used for horizontal or composite blanking input or output.

Alternatively, the device can be triggered by auxiliary codes in a *"CCIR 656"* data stream at the MP port.

In the master mode, the time base of the circuit continuously runs free. On the RCV1 port, the IC can output:

- A Vertical Sync signal (VS) with 3 or 2.5 lines duration, or;
- An ODD/EVEN signal which is LOW in odd fields, or;
- A field sequence signal (FSEQ) which is HIGH in the first of 4, 8 fields respectively.

On the RCV2 port, the IC can provide a horizontal pulse with programmable start and stop phase; this pulse can be inhibited in the vertical blanking period to build up, for example, a composite blanking signal.

The polarity of both RCV1 and RCV2 is selectable by software control.

Field length is in accordance with to 50 Hz or 60 Hz standards, including non-interlaced options; start and end of its active part can be programmed. The active part of a field always starts at the beginning of a line, If the standard blanking option SBLBN is not set.

#### I<sup>2</sup>C-bus interface

The I<sup>2</sup>C-bus interface is a standard slave transceiver, supporting 7-bit slave addresses and 400 kbits/s guaranteed transfer rate. It uses 8-bit subaddressing with an auto-increment function. All registers are write only, except one readable status byte.

Two I<sup>2</sup>C-bus slave addresses are selected:

88H: LOW at pin SA 8CH: HIGH at pin SA.

#### Input levels and formats

ECO-DENC expects digital Y, Cb, Cr data with levels (digital codes) in accordance with *"CCIR 601"*.

For C and CVBS outputs, deviating amplitudes of the colour difference signals can be compensated by independent gain control setting, while gain for luminance is set to predefined values, distinguishable for 7.5 IRE set-up or without set-up.

For RGB (or Y, Cb and Cr) outputs fixed amplification in accordance with *"CCIR 601"* is provided.

Reference levels are measured with a colour bar, 100% white, 100% amplitude and 100% saturation.

TRANSFORMATION

$$\begin{split} \mathsf{R} &= \mathsf{Y} + 1.3707 \times (\mathsf{Cr} - 128) \\ \mathsf{G} &= \mathsf{Y} - 0.3365 \times (\mathsf{Cb} - 128) - 0.6982 \times (\mathsf{Cr} - 128) \\ \mathsf{B} &= \mathsf{Y} + 1.7324 \times (\mathsf{Cb} - 128). \end{split}$$

Representation of R, G and B at the output is 9 bits at 27 MHz.

| ТІМЕ                   |                 |                |                 | Bľ             | тѕ              |                |                 |                |
|------------------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|
|                        | 0               | 1              | 2               | 2              | 4               | 5              | 6               | 7              |
| Sample                 | Cb <sub>0</sub> | Y <sub>0</sub> | Cr <sub>0</sub> | Y <sub>1</sub> | Cb <sub>2</sub> | Y <sub>2</sub> | Cr <sub>2</sub> | Y <sub>3</sub> |
| Luminance pixel number | (               | )              |                 | 1              | 2               | 2              | :               | 3              |
| Colour pixel number    |                 | (              | 0               |                |                 | -              | 2               |                |

| Table 2 | 8-bit multiplexed format | (similar to | "CCIR 656") | ) |
|---------|--------------------------|-------------|-------------|---|
|         |                          |             |             |   |

| Q        |
|----------|
| a        |
| Ε        |
| 2        |
| 0        |
| ÷        |
| a        |
| Ö.       |
| <u>o</u> |
| =        |
| a        |
| <u>:</u> |
| Ω        |
|          |

| 19                | Bit allocation map                                        |                |               |               |               |        |       |
|-------------------|-----------------------------------------------------------|----------------|---------------|---------------|---------------|--------|-------|
| 96 N              | Table 3         Slave receiver (slave address 88H or 8CH) | address 88H or | 8CH)          |               |               |        |       |
| ov 0 <sup>°</sup> |                                                           | SUB            |               |               |               | DATA I |       |
| 7                 |                                                           | ADDRESS        | D7            | D6            | D5            | D4     | D3    |
|                   | Null                                                      | 00             | 0             | 0             | 0             | 0      | 0     |
|                   |                                                           |                |               |               | $\rightarrow$ |        |       |
|                   | Null                                                      | 39             | 0             | 0             | 0             | 0      | 0     |
|                   | I/O port control                                          | 3A             | CBENB         | 0             | YC_EN         | SYMP   | DEMO  |
|                   | Null                                                      | 42             | 0             | 0             | 0             | 0      | 0     |
|                   |                                                           |                |               |               | $\rightarrow$ |        |       |
|                   | Null                                                      | 59             | 0             | 0             | 0             | 0      | 0     |
|                   | Chrominance phase                                         | 5A             | CHPS7         | CHPS6         | CHPS5         | CHPS4  | CHPS  |
|                   | Gain U                                                    | 5B             | <b>GAINU7</b> | <b>GAINU6</b> | <b>GAINU5</b> | 6AINU4 | GAINL |
|                   | Gain V                                                    | 5C             | <b>GAINV7</b> | <b>GAINV6</b> | GAINV5        | 6AINV4 | GAIN  |
|                   | Gain U MSB, black level                                   | 5D             | GAINU8        | 0             | <b>BLCKL5</b> | BLCKL4 | BLCKI |
| 16                | Gain V MSB, blanking level, decoder type                  | 5E             | GAINV8        | DECTYP        | BLNNL5        | BLNNL4 | BLNNI |
|                   | Blanking level VBI                                        | 5F             | 0             | 0             | <b>BLNVB5</b> | BLNVB4 | BLNVE |
|                   | Null                                                      | 60             | 0             | 0             | 0             | 0      | 0     |
|                   | Standard control                                          | 61             | DOWNB         | DOWNA         | IdNI          | SЭХ    | 0     |
|                   | RTC enable burst amplitude                                | 62             | RTCE          | BSTA6         | <b>BSTA5</b>  | BSTA4  | BSTA  |
|                   | Subcarrier 0                                              | 63             | FSC07         | FSC06         | FSC05         | FSC04  | FSC0  |
|                   | Subcarrier 1                                              | 64             | FSC15         | FSC14         | FSC13         | FSC12  | FSC1  |
|                   | Subcarrier 2                                              | 65             | FSC23         | FSC22         | FSC21         | FSC20  | FSC1  |

UV2C

Y2C

0

DEMOFF

0

0

0

0

0

0

BLCKL0

**BLCKL1** 

**BLCKL2 BLNNL2** 

**BLCKL3** 

**BLNNL3** 

**GAINV2** 

BLNNLO

**BLNNL1** 

**BLNVB0** 

**BLNVB1** 

**BLNVB2** 

**BLNVB3** 

GAINUO **GAINVO** 

GAINU1 GAINV1

**CHPS0** 

CHPS1

CHPS2 **GAINU2** 

CHPS3 **GAINU3** GAINV3

0

0

0

**Philips Semiconductors** 

8

δ 0

22 0

0

# SAA7124; SAA7125

L21E10 **PRCV2 HTRIG0 VTRIG0** 

> **ORCV2** HTRIG1 VTRIG1

CBLF

**ORCV1** HTRIG4 **VTRIG4** 

**TRCV2** HTRIG5 HTRIG8

SRCV11

6B

RCV port control

Trigger control Trigger control

Line 21 even 0 Line 21 even 1

Line 21 odd 0 Line 21 odd 1

Subcarrier 3

HTRIG6 **HTRIG9** 

HTRIG7

HTRIG10

S D

L21E14 L21E04

L21E15

L21E16 SRCV10

L21E17

69 64

HTRIG2 **VTRIG2** 

HTRIG3

FLCO

FLC1

0

0

**PHRESO** 

PHRES1

0

SBLBN

Ш Ю

Multi control

**VTRIG3** 

L21E00

L21E01 L21E11

L21E02

L21E03 L21E13 **PRCV1** 

L21E12

L21000 L21010

L21001 L21011

L21002

L21003

L21012

L21013

L21015

L21017

68

L21E05

L21E06

L21E07

FSC16

FSC18 FSC26

FSC19

FSC27

FSC28 L21004 L21014

FSC29 L21005

FSC30

FSC31

L21006 L21016

L21007

66 67

FSC09 FSC17

FSC10

FSC11

FSC01 **BSTA1** 

FSC03

**BSTA0** FSC00 FSC08

**BSTA2** FSC02

**BSTA3** 

FISE

PAL

SCBW

0

0

0

FSC24

FSC25

|                                         | SUB               |        |              |        | DATA E | DATA BYTE <sup>(1)</sup> |         |        |        |
|-----------------------------------------|-------------------|--------|--------------|--------|--------|--------------------------|---------|--------|--------|
|                                         | ADDRESS           | D7     | D6           | D5     | D4     | D3                       | D2      | 5      | DO     |
| Closed caption                          | 6F                | CCEN1  | CCENO        | 0      | SCCLN4 | <b>SCCLN3</b>            | SCCLN2  | SCCLN1 | SCCLNO |
| RCV2 output start                       | 70                | RCV2S7 | RCV2S6       | RCV2S5 | RCV2S4 | RCV2S3                   | RCV2S2  | RCV2S1 | RCV2S0 |
| RCV2 output end                         | 71                | RCV2E7 | RCV2E6       | RCV2E5 | RCV2E4 | RCV2E3                   | RCV2E2  | RCV2E1 | RCV2E0 |
| MSBs RCV2 output                        | 72                | 0      | RCV2E10      | RCV2E9 | RCV2E8 | 0                        | RCV2S10 | RCV2S9 | RCV2S8 |
| Null                                    | 73                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 74                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 75                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 76                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 77                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 78                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 62                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| First active line                       | 7A                | FAL7   | FAL6         | FAL5   | FAL4   | FAL3                     | FAL2    | FAL1   | FAL0   |
| Last active line                        | 7B                | LAL7   | LAL6         | LAL5   | LAL4   | LAL3                     | LAL2    | LAL1   | LAL0   |
| MSBs vertical                           | 7C                | 0      | 1918<br>RAL8 | 0      | FAL8   | 0                        | 0       | 0      | 0      |
| Null                                    | 7D                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 7E                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Null                                    | 7F                | 0      | 0            | 0      | 0      | 0                        | 0       | 0      | 0      |
| Note                                    |                   |        |              |        |        |                          |         |        |        |
| 1. All bits marked 0 must be programmed | ogrammed to zero. | ero.   |              |        |        |                          |         |        |        |
|                                         |                   |        |              |        |        |                          |         |        |        |

# SAA7124; SAA7125

1996 Nov 07

Preliminary specification

**Philips Semiconductors** 

### SAA7124; SAA7125

#### I<sup>2</sup>C-bus format

| Table 4 | <sup>2</sup> C-bus address; see Table 5 |  |
|---------|-----------------------------------------|--|
|---------|-----------------------------------------|--|

| S | SLAVE ADDRESS | ACK | SUBADDRESS | ACK | DATA 0 | ACK | <br>DATA n | ACK | Р |
|---|---------------|-----|------------|-----|--------|-----|------------|-----|---|
|   |               |     |            |     |        |     |            |     |   |

#### **Table 5**Explanation of Table 4

| PART                | DESCRIPTION                                 |  |
|---------------------|---------------------------------------------|--|
| S                   | START condition                             |  |
| Slave address       | 1 0 0 0 1 0 0 X or 1 0 0 0 1 1 0 X (note 1) |  |
| ACK                 | acknowledge, generated by the slave         |  |
| Subaddress (note 2) | subaddress byte                             |  |
| DATA                | data byte                                   |  |
|                     | continued data bytes and ACKs               |  |
| Р                   | STOP condition                              |  |

#### Notes

- 1. X is the read/write control bit; X = logic 0 is order to write; X = logic 1 is order to read, no subaddressing with read.
- 2. If more than 1 byte DATA is transmitted, then auto-increment of the subaddress is performed.

#### **Slave Receiver**

Table 6Subaddress 3A

| DATA<br>BYTE | LOGIC<br>LEVEL                               | DESCRIPTION                                                                                          |  |  |
|--------------|----------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| UV2C         | 0                                            | Cb, Cr data are two's complement.                                                                    |  |  |
|              | 1                                            | Cb, Cr data are straight binary. Default after reset.                                                |  |  |
| Y2C          | 0                                            | Y data is two's complement.                                                                          |  |  |
|              | 1                                            | Y data is straight binary. Default after reset.                                                      |  |  |
| DEMOFF       | 0                                            | Y, Cb and Cr for RGB dematrix is active. Default after reset.                                        |  |  |
|              | 1 Y, Cb and Cr for RGB dematrix is bypassed. |                                                                                                      |  |  |
| SYMP         | 0                                            | lorizontal and vertical trigger is taken from RCV2 and RCV1 respectively. Default after reset.       |  |  |
|              | 1                                            | Horizontal and vertical trigger is decoded out of "CCIR 656" compatible data at MP port.             |  |  |
| YC_EN        | 0                                            | Output of CVBS and RGB signals. Default after reset.                                                 |  |  |
|              | 1                                            | Output of Y, C, and CVBS, CVBS signals.                                                              |  |  |
| CBENB        | 0                                            | Pata from input ports is encoded. Default after reset.                                               |  |  |
|              | 1                                            | Colour bar with fixed colours is encoded. The LUTs are read in upward order from index 0 to index 7. |  |  |

### SAA7124; SAA7125

#### Table 7Subaddress 5A

| DATA BYTE | DESCRIPTION                                                                              | VALUE | RESULT                              |
|-----------|------------------------------------------------------------------------------------------|-------|-------------------------------------|
| CHPS      | phase of encoded colour                                                                  | tbf   | PAL-B/G and data from input ports   |
|           | subcarrier (including burst)<br>relative to horizontal sync.<br>Can be adjusted in steps | tbf   | PAL-B/G and data from look-up table |
|           |                                                                                          | tbf   | NTSC-M and data from input ports    |
|           | of 360/256 degrees                                                                       | tbf   | NTSC-M and data from look-up table  |

Table 8Subaddress 5B and 5D

| DATA BYTE | DESCRIPTION                                           | CONDITIONS                               | REMARKS                                       |
|-----------|-------------------------------------------------------|------------------------------------------|-----------------------------------------------|
| GAINU     | variable gain for Cb signal;                          | white-to-black = 92.5 IRE <sup>(1)</sup> |                                               |
|           | input representation<br>accordance with<br>"CCIR 601" | GAINU = 0                                | output subcarrier of U contribution = 0       |
|           |                                                       | GAINU = 118 (76H)                        | output subcarrier of U contribution = nominal |
|           |                                                       | white-to-black = 100 IRE <sup>(2)</sup>  |                                               |
|           |                                                       | GAINU = 0                                | output subcarrier of U contribution = 0       |
|           |                                                       | GAINU = 125 (7DH)                        | output subcarrier of U contribution = nominal |

#### Notes

1. GAINU =  $-2.17 \times \text{nominal to } +2.16 \times \text{nominal.}$ 

2. GAINU =  $-2.05 \times \text{nominal to } +2.04 \times \text{nominal.}$ 

#### Table 9Subaddress 5C and 5E

| DATA BYTE | DESCRIPTION                                           | CONDITIONS                               | REMARKS                                       |
|-----------|-------------------------------------------------------|------------------------------------------|-----------------------------------------------|
| GAINV     | variable gain for Cr signal;                          | white-to-black = 92.5 IRE <sup>(1)</sup> |                                               |
|           | input representation<br>accordance with<br>"CCIR 601" | GAINV = 0                                | output subcarrier of V contribution = 0       |
|           |                                                       | GAINV = 165 (A5H)                        | output subcarrier of V contribution = nominal |
|           |                                                       | white-to-black = 100 IRE <sup>(2)</sup>  |                                               |
|           |                                                       | GAINV = 0                                | output subcarrier of V contribution = 0       |
|           |                                                       | GAINV = 175 (AFH)                        | output subcarrier of V contribution = nominal |

#### Notes

1. GAINV =  $-1.55 \times$  nominal to  $+1.55 \times$  nominal.

2. GAINV =  $-1.46 \times$  nominal to  $+1.46 \times$  nominal.

### SAA7124; SAA7125

#### Table 10 Subaddress 5D

| DATA BYTE | DESCRIPTION                 | CONDITIONS                             | REMARKS                     |
|-----------|-----------------------------|----------------------------------------|-----------------------------|
| BLCKL     | variable black level; input | white-to-sync = 140 IRE <sup>(1)</sup> |                             |
|           | representation accordance   | BLCKL = 0                              | output black level = 24 IRE |
|           | with "CCIR 601"             | BLCKL = 63 (3FH)                       | output black level = 49 IRE |
|           |                             | white-to-sync = 143 IRE <sup>(2)</sup> |                             |
|           |                             | BLCKL = 0                              | output black level = 24 IRE |
|           |                             | BLCKL = 63 (3FH)                       | output black level = 50 IRE |

#### Notes

- 1. Output black level/IRE = BLCKL × 25/63 + 24; recommended value: BLCKL = 60 (3CH) normal.
- 2. Output black level/IRE = BLCKL × 26/63 + 24; recommended value: BLCKL = 45 (2DH) normal.

#### Table 11 Subaddress 5E

| DATA BYTE | DESCRIPTION             | CONDITIONS                             | REMARKS                               |
|-----------|-------------------------|----------------------------------------|---------------------------------------|
| BLNNL     | variable blanking level | white-to-sync = 140 IRE <sup>(1)</sup> |                                       |
|           |                         | BLNNL = 0                              | output blanking level = 17 IRE        |
|           |                         | BLNNL = 63 (3FH)                       | output blanking level = 42 IRE        |
|           |                         | white-to-sync = 143 IRE <sup>(2)</sup> |                                       |
|           |                         | BLNNL = 0                              | output blanking level = 17 IRE        |
|           |                         | BLNNL = 63 (3FH)                       | output blanking level = 43 IRE        |
| DECTYP    | RTCI                    | logic 0                                | real time control input from SAA7151B |
|           |                         | logic 1                                | real time control input from SAA7111  |

#### Notes

- 1. Output black level/IRE = BLNNL × 25/63 + 17; recommended value: BLNNL = 58 (3AH) normal.
- 2. Output black level/IRE = BLNNL × 26/63 + 17; recommended value: BLNNL = 63 (3FH) normal.

#### Table 12 Subaddress 5F

| DATA BYTE | DESCRIPTION                                                                                        |
|-----------|----------------------------------------------------------------------------------------------------|
| BLNVB     | variable blanking level during vertical blanking interval is typically identical to value of BLNNL |

### SAA7124; SAA7125

#### Table 13 Subaddress 61

| DATA BYTE | LOGIC LEVEL | DESCRIPTION                                                                                                                                                       |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FISE      | 0           | 864 total pixel clocks per line; default after reset                                                                                                              |
|           | 1           | 858 total pixel clocks per line                                                                                                                                   |
| PAL       | 0           | NTSC encoding (non-alternating V component)                                                                                                                       |
|           | 1           | PAL encoding (alternating V component); default after reset                                                                                                       |
| SCBW      | 0           | enlarged bandwidth for chrominance encoding (for overall transfer characteristic of chrominance in baseband representation see Figs 7 and 8)                      |
|           | 1           | standard bandwidth for chrominance encoding (for overall transfer characteristic of chrominance in baseband representation see Figs 7 and 8); default after reset |
| YGS       | 0           | luminance gain for white – black 100 IRE; default after reset                                                                                                     |
|           | 1           | luminance gain for white – black 92.5 IRE including 7.5 IRE set-up of black                                                                                       |
| INPI      | 0           | PAL switch phase is nominal; default after reset                                                                                                                  |
| 1 F       |             | PAL switch phase is inverted compared to nominal                                                                                                                  |
| DOWNA     | 0           | DACs for G and B (Y and Cb or CVBS and CVBS) in normal operational mode; default after reset                                                                      |
|           | 1           | DACs for G and B (Y and Cb or CVBS and CVBS) forced to lowest output voltage                                                                                      |
| DOWNB     | 0           | DACs for CVBS and R (CVBS and Cr or VBS and C) in normal operational mode; default after reset                                                                    |
|           | 1           | DACs for CVBS and R (CVBS and Cr or VBS and C) forced to lowest output voltage                                                                                    |

#### Table 14 Subaddress 62A

| DATA BYTE | DESCRIPTION                                                                            | CONDITIONS                                                  | REMARKS                                |
|-----------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------|
| BSTA      | amplitude of colour burst;<br>input representation in<br>accordance with<br>"CCIR 601" | white-to-black = 92.5 IRE;<br>burst = 40 IRE; NTSC encoding | recommended value:<br>BSTA = 102 (66H  |
|           |                                                                                        | BSTA = 0 to $1.25 \times nominal$                           |                                        |
|           |                                                                                        | white-to-black = 92.5 IRE;<br>burst = 40 IRE; PAL encoding  | recommended value:<br>BSTA = 72 (48H)  |
|           |                                                                                        | BSTA = 0 to $1.76 \times nominal$                           |                                        |
|           |                                                                                        | white-to-black = 100 IRE;<br>burst = 43 IRE; NTSC encoding  | recommended value:<br>BSTA = 106 (6AH) |
|           |                                                                                        | BSTA = 0 to $1.20 \times nominal$                           |                                        |
|           |                                                                                        | white-to-black = 100 IRE;<br>burst = 43 IRE; PAL encoding   | recommended value:<br>BSTA = 75 (4BH)  |
|           |                                                                                        | BSTA = 0 to $1.67 \times nominal$                           |                                        |

#### Table 15 Subaddress 62B

| DATA BYTE | LOGIC LEVEL | DESCRIPTION                                                                                         |
|-----------|-------------|-----------------------------------------------------------------------------------------------------|
| RTCE      | 0           | no real time control of generated subcarrier frequency                                              |
|           | 1           | real time control of generated subcarrier frequency through SAA7151B or SAA7111 (timing see Fig.15) |

### SAA7124; SAA7125

| DATA BYTE    | DESCRIPTION                                                                                                                           | CONDITIONS                                                                     | REMARKS                                                       |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------|
| FSC0 to FSC3 | $f_{fsc} = subcarrier frequency$ (in multiples of line<br>frequency);<br>$f_{IIc} = clock frequency (in multiples of line frequency)$ | FSC = round $\left(\frac{f_{fsc}}{f_{IIc}} \times 2^{32}\right)$<br>see note 1 | FSC3 = most significant byte<br>FSC0 = least significant byte |

 Table 16
 Subaddress 63 to 66 (four bytes to program subcarrier frequency)

#### Note

- 1. Examples:
  - a) NTSC-M:  $f_{fsc}$  = 227.5,  $f_{IIc}$  = 1716  $\rightarrow$  FSC = 569408543 (21F07C1FH).
  - b) PAL-B/G:  $f_{fsc}$  = 283.7516,  $f_{IIc}$  = 1728  $\rightarrow$  FSC = 705268427 (2A098ACBH).

#### Table 17 Subaddress 67 to 6A

| DATA BYTE | DESCRIPTION                               | REMARK                                                                                               |
|-----------|-------------------------------------------|------------------------------------------------------------------------------------------------------|
| L21O0     | first byte of captioning data, odd field  | LSB of the respective bytes are encoded immediately                                                  |
| L2101     | second byte of captioning data, odd field | after run-in and framing code, the MSBs of the                                                       |
| L21E0     | first byte of extended data, even field   | respective bytes have to carry the parity bit, in accordance with the definition of Line 21 encoding |
| L21E1     | second byte of extended data, even field  | format                                                                                               |

### SAA7124; SAA7125

#### Table 18 Subaddress 6B

| DATA BYTE | LOGIC LEVEL | DESCRIPTION                                                                                                                                                                                               |  |
|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PRCV2     | 0           | polarity of RCV2 as output is active HIGH, rising edge is taken when input, respectively; default after reset                                                                                             |  |
|           | 1           | polarity of RCV2 as output is active LOW, falling edge is taken when input, respectively                                                                                                                  |  |
| ORCV2     | 0           | pin RCV2 is switched to input; default after reset                                                                                                                                                        |  |
|           | 1           | pin RCV2 is switched to output                                                                                                                                                                            |  |
| CBLF      | 0           | if ORCV2 = HIGH, pin RCV2 provides an HREF signal (Horizontal Reference pulse that is defined by RCV2S and RCV2E, also during vertical blanking Interval); default after reset                            |  |
|           |             | if ORCV2 = LOW and bit SYMP = LOW, signal input to RCV2 is used for horizontal synchronization only (if TRCV2 = HIGH); default after reset                                                                |  |
|           | 1           | if ORCV2 = HIGH, pin RCV2 provides a 'Composite-Blanking-Not' signal, this is a reference pulse that is defined by RCV2S and RCV2E, excluding Vertical Blanking Interval, which is defined by FAL and LAL |  |
|           |             | if ORCV2 = LOW and bit SYMP = LOW, signal input to RCV2 is used for horizontal synchronization (if TRCV2 = HIGH) and as an internal blanking signal                                                       |  |
| PRCV1     | 0           | polarity of RCV1 as output is active HIGH, rising edge is taken when input; default after reset                                                                                                           |  |
|           | 1           | polarity of RCV1 as output is active LOW, falling edge is taken when input                                                                                                                                |  |
| ORCV1     | 0           | pin RCV1 is switched to input; default after reset                                                                                                                                                        |  |
|           | 1           | pin RCV1 is switched to output                                                                                                                                                                            |  |
| TRCV2     | 0           | horizontal synchronization is taken from RCV1 port (at bit SYMP = LOW) or from decoded frame sync of "CCIR 656" input (at bit SYMP = HIGH); default after reset                                           |  |
|           | 1           | horizontal synchronization is taken from RCV2 port (at bit SYMP = LOW)                                                                                                                                    |  |
| SRCV1     | _           | defines signal type on pin RCV1; see Table 19                                                                                                                                                             |  |

 Table 19 Logic levels and function of SRCV1

| DATA BYTE |        | AS OUTPUT AS INPUT | AS INPUT       | FUNCTION                                                                                 |
|-----------|--------|--------------------|----------------|------------------------------------------------------------------------------------------|
| SRCV11    | SRCV10 | ASOUIPUI           | ASINFUI        | FUNCTION                                                                                 |
| 0         | 0      | VS                 | VS             | vertical sync each field; default after reset                                            |
| 0         | 1      | FS                 | FS             | frame sync (odd/even)                                                                    |
| 1         | 0      | FSEQ               | FSEQ           | field sequence, vertical sync every fourth field $(PAL = 0)$ or eighth field $(PAL = 1)$ |
| 1         | 1      | not applicable     | not applicable | -                                                                                        |

### SAA7124; SAA7125

#### Table 20 Subaddress 6C and 6D

| DATA BYTE | DESCRIPTION                                                                                                                                |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| HTRIG     | sets the horizontal trigger phase related to signal on RCV1 or RCV2 input (or to decoded "CCIR 656" data)                                  |  |
|           | values above 1715 (FISE = 1) or 1727 (FISE = 0) are not allowed                                                                            |  |
|           | increasing HTRIG decreases delays of all internally generated timing signals                                                               |  |
|           | reference mark: analog output horizontal sync (leading slope) coincides with active edge of RCV used for triggering at HTRIG = tbfH (tbfH) |  |

#### Table 21 Subaddress 6D

| DATA BYTE | DESCRIPTION                                                                                          |
|-----------|------------------------------------------------------------------------------------------------------|
| VTRIG     | sets the vertical trigger phase related to signal on RCV1 input (or to decoded "CCIR 656" data)      |
|           | increasing VTRIG decreases delays of all internally generated timing signals, measured in half lines |
|           | variation range of VTRIG = 0 to 31 (1FH)                                                             |

#### Table 22 Subaddress 6E

| DATA BYTE | LOGIC LEVEL | DESCRIPTION                                                                                         |
|-----------|-------------|-----------------------------------------------------------------------------------------------------|
| SBLBN     | 0           | vertical blanking is defined by programming of FAL and LAL; default after reset                     |
|           | 1           | vertical blanking is forced in accordance with <i>"CCIR 624"</i> (50 Hz) or <i>"RS170A"</i> (60 Hz) |
| PHRES     | —           | selects the phase reset mode of the colour subcarrier generator; see Table 23                       |
| FLC       | _           | field length control; see Table 24                                                                  |

#### Table 23 Logic levels and function of PHRES

| DATA BYTE |        | FUNCTION                                                                     |  |
|-----------|--------|------------------------------------------------------------------------------|--|
| PHRES1    | PHRES0 | FUNCTION                                                                     |  |
| 0         | 0      | no reset or reset via RTCI from SAA7111 if bit RTCE = 1; default after reset |  |
| 0         | 1      | reset every two lines                                                        |  |
| 1         | 0      | reset every eight fields                                                     |  |
| 1         | 1      | reset every four fields                                                      |  |

#### Table 24 Logic levels and function of FLC

| DATA | A BYTE | EUNCTION                                                                               |  |
|------|--------|----------------------------------------------------------------------------------------|--|
| FLC1 | FLC0   | - FUNCTION                                                                             |  |
| 0    | 0      | interlaced 312.5 lines/field at 50 Hz, 262.5 lines/field at 60 Hz; default after reset |  |
| 0    | 1      | non-interlaced 312 lines/field at 50 Hz, 262 lines/field at 60 Hz                      |  |
| 1    | 0      | non-interlaced 313 lines/field at 50 Hz, 263 lines/field at 60 Hz                      |  |
| 1    | 1      | non-interlaced 313 lines/field at 50 Hz, 263 lines/field at 60 Hz                      |  |

### SAA7124; SAA7125

#### Table 25 Subaddress 6F

| DATA BYTE | DESCRIPTION                                                                |  |  |
|-----------|----------------------------------------------------------------------------|--|--|
| CCEN      | enables individual Line 21 encoding; see Table 26                          |  |  |
| SCCLN     | selects the actual line, where closed caption or extended data are encoded |  |  |
|           | line = (SCCLN + 4) for M-systems                                           |  |  |
|           | line = (SCCLN + 1) for other systems                                       |  |  |

#### Table 26 Logic levels and function of CCEN

| DATA BYTE |       | FUNCTION                           |  |
|-----------|-------|------------------------------------|--|
| CCEN1     | CCEN0 | FUNCTION                           |  |
| 0         | 0     | line 21 encoding off               |  |
| 0         | 1     | enables encoding in field 1 (odd)  |  |
| 1         | 0     | enables encoding in field 2 (even) |  |
| 1         | 1     | enables encoding in both fields    |  |

#### Table 27 Subaddress 70 to 72

| DATA BYTE | DESCRIPTION                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------------|
| RCV2S     | start of output signal on RCV2 pin                                                                           |
|           | values above 1715 (FISE = 1) or 1727 (FISE = 0) are not allowed                                              |
|           | first active pixel at analog outputs (corresponding input pixel coinciding with RCV2) at RCV2S = tbfH (tbfH) |
| RCV2E     | end of output signal on RCV2 pin                                                                             |
|           | values above 1715 (FISE = 1) or 1727 (FISE = 0) are not allowed                                              |
|           | last active pixel at analog outputs (corresponding input pixel coinciding with RCV2) at RCV2E = tbfH (tbfH)  |

#### Table 28 Subaddress 7A to 7C

| DATA BYTE | DESCRIPTION                                                                               |  |  |  |
|-----------|-------------------------------------------------------------------------------------------|--|--|--|
| FAL       | first active line = FAL + 4 for M-systems, = FAL + 1 for other systems, measured in lines |  |  |  |
|           | FAL = 0 coincides with the first field synchronization pulse                              |  |  |  |
| LAL       | last active line = LAL + 3 for M-systems, = LAL for other system, measured in lines       |  |  |  |
|           | LAL = 0 coincides with the first field synchronization pulse                              |  |  |  |

#### SUBADDRESSES

In subaddresses 5B, 5C, 5D, 5E and 62 all IRE values are rounded up.

### SAA7124; SAA7125

#### Slave Transmitter

Table 29 Slave transmitter (slave address 89H or 8DH)

| REGISTER    | SUBADDRESS |      | DATA BYTE |      |       |       |    |       |     |
|-------------|------------|------|-----------|------|-------|-------|----|-------|-----|
| FUNCTION    | 30BADDRE33 | D7   | D6        | D5   | D4    | D3    | D2 | D1 D0 | D0  |
| Status byte | _          | VER2 | VER1      | VER0 | CCRDO | CCRDE | 0  | FSEQ  | O_E |

#### Table 30 No subaddress

| DATA BYTE | LOGIC LEVEL | DESCRIPTION                                                                                                                                                 |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VER       | _           | Version identification of the device. It will be changed with all versions of the IC that have different programming models. Current Version is 100 binary. |
| CCRDO     | 1           | Closed caption bytes of the odd field have been encoded.                                                                                                    |
|           | 0           | The bit is reset after information has been written to the subaddresses 67 and 68.<br>It is set immediately after the data has been encoded.                |
| CCRDE 1   |             | Closed caption bytes of the even field have been encoded.                                                                                                   |
|           | 0           | The bit is reset after information has been written to the subaddresses 69 and 6A. It is set immediately after the data has been encoded.                   |
| FSEQ      | 1           | During first field of a sequence (repetition rate: NTSC = 4 fields, PAL = 8 fields.                                                                         |
|           | 0           | Not first field of a sequence.                                                                                                                              |
| O_E       | 1           | During even field.                                                                                                                                          |
|           | 0           | During odd field.                                                                                                                                           |













### SAA7124; SAA7125

#### CHARACTERISTICS

 $V_{DDD}$  = 4.75 to 5.25 V;  $T_{amb}$  = 0 to +70 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                                                                  | CONDITIONS                   | MIN. | MAX.                   | UNIT |
|---------------------|----------------------------------------------------------------------------|------------------------------|------|------------------------|------|
| Supplies            |                                                                            |                              | -    |                        | -1   |
| V <sub>DDA</sub>    | analog supply voltage                                                      |                              | 4.75 | 5.25                   | V    |
| V <sub>DDD</sub>    | digital supply voltage                                                     |                              | 4.75 | 5.25                   | V    |
| I <sub>DDA</sub>    | analog supply current                                                      | note 1                       | _    | 60                     | mA   |
| I <sub>DDD</sub>    | digital supply current                                                     | note 1                       | _    | 100                    | mA   |
| Inputs              |                                                                            |                              |      |                        | -    |
| V <sub>IL</sub>     | LOW level input voltage<br>(except SDA, SCL, AP, SP and XTALI)             |                              | -0.5 | +0.8                   | V    |
| V <sub>IH</sub>     | HIGH level input voltage<br>(except LLC, SDA, SCL, AP, SP and XTALI)       |                              | 2.0  | V <sub>DDD</sub> + 0.5 | V    |
|                     | HIGH level input voltage (LLC)                                             |                              | 2.4  | V <sub>DDD</sub> + 0.5 | V    |
| ILI                 | input leakage current                                                      |                              | _    | 1                      | μA   |
| Ci                  | input capacitance                                                          | clocks                       | _    | 10                     | pF   |
|                     |                                                                            | data                         | -    | 8                      | pF   |
|                     |                                                                            | I/Os at high<br>impedance    | -    | 8                      | pF   |
| Outputs             |                                                                            |                              | •    |                        |      |
| V <sub>OL</sub>     | LOW level output voltage<br>(except SDA and XTALO)                         | note 2                       | 0    | 0.6                    | V    |
| V <sub>OH</sub>     | HIGH level output voltage<br>(except LLC, SDA, and XTALO)                  | note 2                       | 2.4  | V <sub>DDD</sub> + 0.5 | V    |
|                     | HIGH level output voltage (LLC)                                            | note 2                       | 2.6  | V <sub>DDD</sub> + 0.5 | V    |
| l²C-bus; S          | DA and SCL                                                                 |                              |      |                        |      |
| V <sub>IL</sub>     | LOW level input voltage                                                    |                              | -0.5 | +1.5                   | V    |
| VIH                 | HIGH level input voltage                                                   |                              | 3.0  | V <sub>DDD</sub> + 0.5 | V    |
| l <sub>i</sub>      | input current                                                              | V <sub>i</sub> = LOW or HIGH | -10  | +10                    | μA   |
| V <sub>OL</sub>     | LOW level output voltage (SDA)                                             | I <sub>OL</sub> = 3 mA       | _    | 0.4                    | V    |
| lo                  | output current                                                             | during acknowledge           | 3    | _                      | mA   |
| Clock timi          | ng (LLC)                                                                   |                              | -    |                        |      |
| T <sub>LLC</sub>    | cycle time                                                                 | note 3                       | 34   | 41                     | ns   |
| δ                   | duty factor t <sub>HIGH</sub> /T <sub>LLC</sub>                            | note 4                       | 40   | 60                     | %    |
| t <sub>r</sub>      | rise time                                                                  | note 3                       | _    | 5                      | ns   |
| t <sub>f</sub>      | fall time                                                                  | note 3                       | -    | 6                      | ns   |
| Input timin         | ng                                                                         |                              |      |                        |      |
| t <sub>SU;DAT</sub> | input data set-up time (any other except CDIR, SCL, SDA, RESET, AP and SP) |                              | 6    | -                      | ns   |
| t <sub>HD;DAT</sub> | input data hold time (any other except CDIR, SCL, SDA, RESET, AP and SP)   |                              | 3    | -                      | ns   |

### SAA7124; SAA7125

| SYMBOL                | PARAMETER                                  | CONDITIONS   | MIN.      | MAX.      | UNIT |
|-----------------------|--------------------------------------------|--------------|-----------|-----------|------|
| Crystal os            | cillator                                   | 1            |           | •         | -!   |
| f <sub>n</sub>        | nominal frequency (usually 27 MHz)         | 3rd harmonic | -         | 30        | MHz  |
| $\Delta f/f_n$        | permissible deviation of nominal frequency | note 5       | -50       | +50       | 10-6 |
| CRYSTAL SP            |                                            |              |           |           |      |
| T <sub>amb</sub>      | operating ambient temperature              |              | 0         | 70        | °C   |
| CL                    | load capacitance                           |              | 8         | _         | pF   |
| R <sub>S</sub>        | series resistance                          |              | -         | 80        | Ω    |
| C <sub>1</sub>        | motional capacitance (typical)             |              | 1.5 – 20% | 1.5 + 20% | fF   |
| <b>C</b> <sub>0</sub> | parallel capacitance (typical)             |              | 3.5 – 20% | 3.5 + 20% | pF   |
| Data and r            | eference signal output timing              |              |           |           |      |
| CL                    | output load capacitance                    |              | 7.5       | 40        | pF   |
| t <sub>h</sub>        | output hold time                           |              | 4         | _         | ns   |
| t <sub>d</sub>        | output delay time                          |              | -         | 25        | ns   |
| CHROMA,               | Y, CVBS and RGB outputs                    |              |           |           |      |
| V <sub>o(p-p)</sub>   | output signal voltage (peak-to-peak value) | note 6       | 1.9       | 2.1       | V    |
| R <sub>int</sub>      | internal serial resistance                 |              | 18        | 35        | Ω    |
| R <sub>L</sub>        | output load resistance                     |              | 80        | _         | Ω    |
| В                     | output signal bandwidth of DACs            | –3 dB        | 10        | _         | MHz  |
| ILE                   | LF integral linearity error of DACs        |              | -         | ±4        | LSB  |
| DLE                   | LF differential linearity error of DACs    |              | _         | ±1        | LSB  |

#### Notes

- 1. At maximum supply voltage with highly active input signals.
- 2. The levels have to be measured with load circuits of 1.2 k $\Omega$  to 3.0 V (standard TTL load) and C<sub>L</sub> = 25 pF.
- 3. The data is for both input and output direction.
- 4. With LLC in input mode. In output mode, with a crystal connected to XTALO/XTALI duty factor is typically 50%.
- 5. If an internal oscillator is used, crystal deviation of nominal frequency is directly proportional to the deviation of subcarrier frequency and line/field frequency.
- 6. For full digital range, without load, V<sub>DDA</sub> = 5.0 V. The typical voltage swing is 2.0 V, the typical minimum output voltage (digital zero at DAC) is 0.2 V.







### SAA7124; SAA7125

#### APPLICATION INFORMATION





### SAA7124; SAA7125



1996 Nov 07

SOT189-2

### Digital Video Encoder (ECO-DENC)

### SAA7124; SAA7125

#### PACKAGE OUTLINES

### PLCC84: plastic leaded chip carrier; 84 leads



1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  | TLINE REFERENCES |       |      |  | EUROPEAN   |                                  |  |
|----------|------------------|-------|------|--|------------|----------------------------------|--|
| VERSION  | IEC              | JEDEC | EIAJ |  | PROJECTION | ISSUE DATE                       |  |
| SOT189-2 |                  |       |      |  |            | <del>-92-11-17</del><br>95-03-11 |  |





### SAA7124; SAA7125

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all PLCC and QFP packages.

The choice of heating method may be influenced by larger PLCC or QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

PLCC

Wave soldering techniques can be used for all PLCC packages if the following conditions are observed:

• A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.

- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream corners.

#### QFP

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

Even with these conditions, do not consider wave soldering the following packages: QFP52 (SOT379-1), QFP100 (SOT317-1), QFP100 (SOT317-2), QFP100 (SOT382-1) or QFP160 (SOT322-1).

#### METHOD (PLCC AND QFP)

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### SAA7124; SAA7125

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                                                                                                       |                                                                                       |  |  |  |  |

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

#### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### SAA7124; SAA7125

NOTES

### SAA7124; SAA7125

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580/xxx France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381 Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000. Fax. +47 22 74 8341 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 247 9145, Fax. +7 095 247 9144 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italv South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849 Spain: Balmes 22, 08007 BARCELONA Tel. +34 3 301 6312, Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66 Chung Hsiao West Road, Sec. 1, P.O. Box 22978, TAIPEI 100, Tel. +886 2 382 4443, Fax. +886 2 382 4444 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Argues Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1996

SCA52

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

657021/1200/01/pp44

Date of release: 1996 Nov 07

Document order number: 9397 750 01467

Let's make things better.



