INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC02 February 1995

**Philips Semiconductors** 





**SAA5290** 

## One page Economy Teletext/TV microcontroller

### FEATURES

#### General

- Complete one page teletext decoder and TV microcontroller in a single 52-pin package
- Eastern European, Western European and Turkish language variants covered in one device
- Double size, double width and double height character capability for On-Screen Display (OSD)
- Enhanced display features including meshing and shadowing
- Separate display and acquisition timing for increased flexibility
- Minimum peripheral component count
- 525 line and 625 line display synchronization
- Standby mode through power-down of teletext and analog hardware.

### Microcontroller

- 16 kbytes masked ROM (16 kbytes EEPROM variant for product development)
- 256 bytes of on-chip RAM
- Six 6-bit Pulse Width Modulators (PWM) and one 14-bit precision PWM
- 4-bit Digital-to-Analog Converter (DAC) and comparator with a 3-input multiplexer allowing implementation of 3 Analog-to-Digital Converters (ADC) in software
- 2 high current (10 mA) open-drain outputs
- Interrupt logic 0 triggered on rising and falling edges, providing pulse-width measurement for remote control decoding
- Master and slave bit-level I<sup>2</sup>C-bus hardware.

### **ORDERING INFORMATION**

| TYPE NUMBER                  | MEMORY |                  | PACKAGE                                                            |          |  |  |
|------------------------------|--------|------------------|--------------------------------------------------------------------|----------|--|--|
| ITPE NUMBER                  |        | NAME DESCRIPTION |                                                                    | VERSION  |  |  |
| SAA5290ZP/nnn <sup>(1)</sup> | ROM    | SDIP52           | plastic shrink dual in-line package; 52 leads (600 mil)            | SOT247-1 |  |  |
| SAA5290ZP/NVI <sup>(2)</sup> | EEPROM | SDIP52           | SDIP52 plastic shrink dual in-line package; 52 leads (600 mil) SOT |          |  |  |

#### Notes

- 1. nnn is a three-digit number referencing the microcontroller program ROM mask.
- 2. I is a digit number referring to the language variant of the SAA5290ZP/NV.



### DESCRIPTION

The SAA5290 is a single-chip one page teletext decoder and television control microcontroller. The device will decode 625-line based World System Teletext transmissions and provides television control functions and On-Screen Display (OSD) functions.

The teletext decoder hardware is a derivative of the SAA5254 (IVT1.1X), and the TV control functionality provided by an on-chip industrial standard 80C51 microcontroller. A single-page static RAM is included on-board providing a complete one page teletext decoder and OSD memory.

The SAA5290 is available as a mask-programmed ROM version. An EEPROM version is also available for product development. Both versions are available in an SDIP52 package.

### SAA5290

### QUICK REFERENCE DATA

| SYMBOL            | PARAMETER                      | MIN. | TYP. | MAX. | UNIT |
|-------------------|--------------------------------|------|------|------|------|
| V <sub>DD</sub>   | supply voltage                 | 4.5  | 5.0  | 5.5  | V    |
| I <sub>DDM</sub>  | microcontroller supply current | -    | 25   | 40   | mA   |
| I <sub>DDA</sub>  | analog supply current          | -    | 35   | 50   | mA   |
| I <sub>DDT</sub>  | teletext supply current        | -    | 20   | 30   | mA   |
| f <sub>xtal</sub> | crystal frequency              | -    | 12   | -    | MHz  |
| T <sub>amb</sub>  | operating ambient temperature  | -20  | -    | +70  | °C   |

### **BLOCK DIAGRAM**



### SAA5290

### PINNING

| SYMBOL            | PIN | DESCRIPTION                                                                                                                                                       |  |  |  |
|-------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| P2.0/TPWM         | 1   | PORT 2: 8-bit open-drain bidirectional port with alternative functions. P2.0/TPWM is the                                                                          |  |  |  |
| P2.1/PWM0         | 2   | output for the 14-bit high precision PWM. P2.1/PWM0 to P2.6/PWM5 are the outputs for                                                                              |  |  |  |
| P2.2/PWM1         | 3   | the 6-bit PWMs 0 to 5.                                                                                                                                            |  |  |  |
| P2.3/PWM2         | 4   |                                                                                                                                                                   |  |  |  |
| P2.4/PWM3         | 5   |                                                                                                                                                                   |  |  |  |
| P2.5/PWM4         | 6   |                                                                                                                                                                   |  |  |  |
| P2.6/PWM5         | 7   |                                                                                                                                                                   |  |  |  |
| P2.7              | 8   |                                                                                                                                                                   |  |  |  |
| P3.0/ADC0         | 9   | PORT 3: 5-bit open-drain bidirectional port with alternative functions. P3.0/ADC0 to                                                                              |  |  |  |
| P3.1/ADC1         | 10  | P3.2/ADC2 are the inputs for the software ADC facility.                                                                                                           |  |  |  |
| P3.2/ADC2         | 11  |                                                                                                                                                                   |  |  |  |
| P3.3              | 12  |                                                                                                                                                                   |  |  |  |
| P3.4              | 30  |                                                                                                                                                                   |  |  |  |
| V <sub>SSD1</sub> | 13  | digital ground 1 for teletext and microcontroller circuits.                                                                                                       |  |  |  |
| P0.0              | 14  | PORT 0: 8-bit open-drain bidirectional port. P0.5 and P0.6 have 10 mA current sinking                                                                             |  |  |  |
| P0.1              | 15  | capability at 0.5 V for direct drive of LEDs.                                                                                                                     |  |  |  |
| P0.2              | 16  |                                                                                                                                                                   |  |  |  |
| P0.3              | 17  |                                                                                                                                                                   |  |  |  |
| P0.4              | 18  |                                                                                                                                                                   |  |  |  |
| P0.5              | 19  |                                                                                                                                                                   |  |  |  |
| P0.6              | 20  |                                                                                                                                                                   |  |  |  |
| P0.7              | 21  |                                                                                                                                                                   |  |  |  |
| V <sub>SSA</sub>  | 22  | analog ground.                                                                                                                                                    |  |  |  |
| CVBS0             | 23  | Composite video input. A positive-going 1 V (peak-to-peak) input is required, connected                                                                           |  |  |  |
| CVBS1             | 24  | via a 100 nF capacitor.                                                                                                                                           |  |  |  |
| BLACK             | 25  | Video black level storage input. This pin should be connected to $V_{\mbox{SSA}}$ via a 100 nF capacitor.                                                         |  |  |  |
| IREF              | 26  | Reference current input for analog circuits, connected to $V_{SSA}$ via a 27 k $\Omega$ resistor.                                                                 |  |  |  |
| FRAME             | 27  | De-interlace output synchronized with the VSYNC pulse to produce a non-interlaced display by adjustment of the vertical deflection currents.                      |  |  |  |
| V <sub>SSD2</sub> | 28  | Digital ground 2.                                                                                                                                                 |  |  |  |
| COR               | 29  | Open-drain, active LOW output which allows selective contrast reduction of the TV picture to enhance a mixed mode display.                                        |  |  |  |
| RGBREF            | 31  | DC input voltage to define the output HIGH level on the RGB pins.                                                                                                 |  |  |  |
| В                 | 32  | Dot rate character output of the BLUE colour information.                                                                                                         |  |  |  |
| G                 | 33  | Dot rate character output of the GREEN colour information.                                                                                                        |  |  |  |
| R                 | 34  | Dot rate character output of the RED colour information.                                                                                                          |  |  |  |
| VDS               | 35  | Video/data switch push-pull output for dot rate fast blanking.                                                                                                    |  |  |  |
| HSYNC             | 36  | Horizontal sync dedicated input for a TTL-level version of the horizontal sync pulse. The polarity of this pulse is programmable by register bit TXT1.H POLARITY. |  |  |  |

| SYMBOL           | PIN | DESCRIPTION                                                                                                                                                                                           |
|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSYNC            | 37  | Vertical sync dedicated input for a TTL-level version of the vertical sync pulse. The polarity of this pulse is programmable by register bit TXT1.V POLARITY.                                         |
| V <sub>DDA</sub> | 38  | +5 V analog power supply.                                                                                                                                                                             |
| V <sub>DDT</sub> | 39  | +5 V teletext power supply.                                                                                                                                                                           |
| OSCGND           | 40  | Crystal oscillator ground.                                                                                                                                                                            |
| OSCIN            | 41  | 12 MHz crystal oscillator input.                                                                                                                                                                      |
| OSCOUT           | 42  | 12 MHz crystal oscillator output.                                                                                                                                                                     |
| RESET            | 43  | If the reset input is HIGH for 2 machine cycles (24 oscillator periods) while the oscillator is running, the SAA5290 is reset. This pin should be connected to $V_{DDM}$ via a 2.2 $\mu$ F capacitor. |
| V <sub>DDM</sub> | 44  | +5 V microcontroller power supply.                                                                                                                                                                    |
| P1.0/INT1        | 45  | <b>PORT 1</b> : 8-bit open-drain bidirectional port with alternative functions. P1.0/INT1 is                                                                                                          |
| P1.1/T0          | 46  | external interrupt 1 which can be triggered on the rising and falling edge of the pulse.                                                                                                              |
| P1.2/INT0        | 47  | P1.1/T0 is the counter/timer 0. P1.2/INT0 is external interrupt 0. P1.3/T1 is the counter/timer 1. P1.6/SCL is the serial clock input for I <sup>2</sup> C-bus. P1.7/SDA is the serial                |
| P1.3/T1          | 48  | data port for the l <sup>2</sup> C-bus.                                                                                                                                                               |
| P1.6/SCL         | 49  |                                                                                                                                                                                                       |
| P1.7/SDA         | 50  |                                                                                                                                                                                                       |
| P1.4             | 51  |                                                                                                                                                                                                       |
| P1.5             | 52  |                                                                                                                                                                                                       |

| P2.0/TPWM 1              | 5           | P1.5               |  |  |  |
|--------------------------|-------------|--------------------|--|--|--|
| P2.1/PWM0 2              | 1 E         |                    |  |  |  |
| P2.2/PWM1 3              | 50          | P1.7/SDA           |  |  |  |
| P2.3/PWM2 4              | 4           | -<br>P1.6/SCL      |  |  |  |
| P2.4/PWM3 5              | 4           | P1.3/T1            |  |  |  |
| P2.5/PWM4 6              | 4           | P1.2/INT0          |  |  |  |
| P2.6/PWM5 7              | 4           | P1.1/T0            |  |  |  |
| P2.7 8                   | 4           | P1.0/INT1          |  |  |  |
| P3.0/ADC0 9              | 4           | - VDDM             |  |  |  |
| P3.1/ADC1 10             | 2 43        | RESET              |  |  |  |
| P3.2/ADC2 11             | 4           | OSCOUT             |  |  |  |
| P3.3 12                  | 2 4         | OSCIN              |  |  |  |
| VSSD1 13                 | 3 6445200 4 | ) OSCGND           |  |  |  |
| P0.0 12                  | SAA5290 3   | • <sup>V</sup> DDT |  |  |  |
| P0.1 15                  | 5 3         | <sup>3</sup> VDDA  |  |  |  |
| P0.2 16                  | 3           | VSYNC              |  |  |  |
| P0.3 17                  | 7 3         | B HSYNC            |  |  |  |
| P0.4 18                  | 3           | VDS                |  |  |  |
| P0.5 15                  | 3           | I R                |  |  |  |
| P0.6 20                  | 3           | 3] G               |  |  |  |
| P0.7 21                  | 3           | В                  |  |  |  |
| VSSA 22                  | 2 3         | RGBREF             |  |  |  |
| CVBS0 23                 | 3 3         | )] P3.4            |  |  |  |
| CVBS1 24                 | 4 2         | OR                 |  |  |  |
| BLACK 25                 | 5 2         | <sup>3</sup> VSSD2 |  |  |  |
| IREF 26                  | 3 2         | FRAME              |  |  |  |
|                          | MLC103      |                    |  |  |  |
|                          |             |                    |  |  |  |
| Fig.2 Pin configuration. |             |                    |  |  |  |
|                          |             |                    |  |  |  |

SAA5290

### QUALITY AND RELIABILITY

This device will meet Philips Semiconductors General Quality Specification for Business group *"Consumer Integrated Circuits SNW-FQ-611-Part E"* (see *"Quality Reference Handbook"*, order number 9398 510 63011). The principal requirements are shown in Tables 1 to 4.

### Group A

 Table 1
 Acceptance tests per lot

| TEST       | REQUIREMENTS <sup>(1)</sup> |
|------------|-----------------------------|
| Mechanical | cumulative target: <80 ppm  |
| Electrical | cumulative target: <80 ppm  |

### Group B

| TEST                   | REQUIREMENTS <sup>(1)</sup> |
|------------------------|-----------------------------|
| Solderability          | <7% LTPD                    |
| Mechanical             | <15% LTPD                   |
| Solder heat resistance | <15% LTPD                   |

### Group C

#### Table 3 Reliability tests (by process family)

| TEST                            | CONDITIONS                                                                       | REQUIREMENTS <sup>(1)</sup>                                     |
|---------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Operational life                | 168 hours at T <sub>j</sub> = 150 °C                                             | <1500 FPM; equivalent to<br><100 FITS at T <sub>j</sub> = 70 °C |
| Humidity life                   | temperature, humidity, bias<br>1000 hours, 85 °C, 85% RH<br>(or equivalent test) | <2000 FPM                                                       |
| Temperature cycling performance | T <sub>stg(min)</sub> to T <sub>stg(max)</sub>                                   | <2000 FPM                                                       |

### Table 4 Reliability tests (by device type)

| TEST             | CONDITIONS                                              | REQUIREMENTS <sup>(1)</sup> |
|------------------|---------------------------------------------------------|-----------------------------|
| ESD and latch-up | ESD Human body model<br>2000 V, 100 pF, 1.5 kΩ          | <15% LTPD                   |
|                  | ESD Machine model<br>200 V, 200 pF, 0 Ω                 | <15% LTPD                   |
|                  | latch-up 100 mA, $1.5 \times V_{DD}$ (absolute maximum) | <15% LTPD                   |

### Notes to Tables 1 to 4

1. ppm = fraction of defective devices, in parts per million.

LTPD = Lot Tolerance Percent Defective.

FPM = fraction of devices failing at test condition, in Failures Per Million.

FITS = Failures In Time Standard.

### SAA5290

### LIMITING VALUES

In accordance with Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                                              | CONDITIONS | MIN. | MAX.                  | UNIT |
|------------------|------------------------------------------------------------------------|------------|------|-----------------------|------|
| V <sub>DD</sub>  | supply voltage (all supplies)                                          |            | -0.3 | +6.5                  | V    |
| VI               | input voltage (any input)                                              | note 1     | -0.3 | V <sub>DD</sub> + 0.5 | V    |
| Vo               | output voltage (any output)                                            | note 1     | -0.3 | V <sub>DD</sub> + 0.5 | V    |
| lo               | output current (each output)                                           |            | -    | ±10                   | mA   |
| I <sub>IOK</sub> | DC input or output diode current                                       |            | -    | ±20                   | mA   |
| $\Delta V_{SS}$  | difference between $V_{\mbox{SSD}},V_{\mbox{SSA}}$ and $\mbox{OSCGND}$ |            | -    | ±0.1                  | V    |
| $\Delta V_{DD}$  | difference between $V_{DDM}$ , $V_{DDT}$ and $V_{DDA}$                 | note 2     | -    | ±0.1                  | V    |
| T <sub>amb</sub> | operating ambient temperature                                          |            | -20  | +70                   | °C   |
| T <sub>stg</sub> | storage temperature                                                    |            | -55  | +125                  | °C   |

### Notes

- 1. This maximum value has an absolute maximum of 6.5 V independent of  $V_{DD}$ .
- 2. Except in standby mode.

### CHARACTERISTICS

 $V_{DD}$  = 5 V  $\pm$  10%;  $V_{SS}$  = 0 V;  $T_{amb}$  = –20 to +70 °C; unless otherwise specified.

| SYMBOL           | PARAMETER                                            | CONDITIONS              | MIN.               | TYP.                | MAX.                  | UNIT |
|------------------|------------------------------------------------------|-------------------------|--------------------|---------------------|-----------------------|------|
| Supplies         |                                                      |                         |                    |                     |                       |      |
| V <sub>DD</sub>  | supply voltage (V <sub>DD</sub> to V <sub>SS</sub> ) |                         | 4.5                | 5.0                 | 5.5                   | V    |
| I <sub>DDM</sub> | microcontroller supply current                       |                         | _                  | 25                  | 40                    | mA   |
| I <sub>DDA</sub> | analog supply current                                |                         | _                  | 35                  | 50                    | mA   |
| I <sub>DDT</sub> | teletext supply current                              |                         | _                  | 20                  | 30                    | mA   |
| Digital inp      | outs                                                 |                         |                    |                     |                       |      |
| RESET            |                                                      |                         |                    |                     |                       |      |
| V <sub>IL</sub>  | LOW level input voltage                              |                         | -0.3               | -                   | $0.2V_{DD} - 0.1$     | V    |
| V <sub>IH</sub>  | HIGH level input voltage                             |                         | 0.7V <sub>DD</sub> | -                   | V <sub>DD</sub> + 0.3 | V    |
| ILI              | input leakage current                                | $V_{I} = 0$ to $V_{DD}$ | -10                | -                   | +10                   | μA   |
| CI               | input capacitance                                    |                         | _                  | -                   | 4                     | pF   |
| HSYNC AN         | ID VSYNC                                             |                         |                    |                     |                       | •    |
| V <sub>thf</sub> | switching threshold falling                          |                         | 0.2V <sub>DD</sub> | -                   | -                     | V    |
| V <sub>thr</sub> | switching threshold rising                           |                         | _                  | -                   | 0.8V <sub>DD</sub>    | V    |
| V <sub>HYS</sub> | hysteresis voltage                                   |                         | _                  | 0.33V <sub>DD</sub> | -                     | V    |
| Cl               | input capacitance                                    |                         | _                  | -                   | 4                     | pF   |

| SYMBOL            | PARAMETER                          | CONDITIONS                                 | MIN.                         | TYP.                | MAX.                         | UNIT |
|-------------------|------------------------------------|--------------------------------------------|------------------------------|---------------------|------------------------------|------|
| Digital out       | tputs                              | 1                                          | Į                            |                     | 1                            |      |
| R, G AND E        | 3 (note 1)                         |                                            |                              |                     |                              |      |
| V <sub>OL</sub>   | LOW level output voltage           | I <sub>OL</sub> = 2 mA                     | 0                            | _                   | 0.2                          | V    |
| V <sub>OH</sub>   | HIGH level output voltage          | $I_{OH} = -2 \text{ mA}$                   | V <sub>RGBREF</sub><br>– 0.3 | V <sub>RGBREF</sub> | V <sub>RGBREF</sub><br>+ 0.4 | V    |
| Z <sub>O</sub>    | output impedance                   |                                            | _                            | _                   | 150                          | Ω    |
| CL                | load capacitance                   |                                            | _                            | -                   | 50                           | pF   |
| lo                | DC output current                  |                                            | _                            | -                   | -4                           | mA   |
| t <sub>r</sub>    | output rise time                   | between 10% and 90%; $C_L = 50 \text{ pF}$ | -                            | -                   | 20                           | ns   |
| t <sub>f</sub>    | output fall time                   | between 90% and 10%; $C_L = 50 \text{ pF}$ | -                            | -                   | 20                           | ns   |
| COR (OPE          | N-DRAIN OUTPUT)                    | •                                          | •                            |                     | 1                            |      |
| V <sub>OH</sub>   | HIGH level pull-up output voltage  |                                            | -                            | -                   | V <sub>DD</sub>              | V    |
| V <sub>OL</sub>   | LOW level output voltage           | I <sub>OL</sub> = 2 mA                     | 0                            | _                   | 0.5                          | V    |
| I <sub>OL</sub>   | LOW level output current           |                                            | _                            | _                   | 2                            | mA   |
| CL                | load capacitance                   |                                            | _                            | -                   | 25                           | pF   |
| VDS               |                                    | •                                          |                              |                     |                              | •    |
| V <sub>OL</sub>   | LOW level output voltage           | I <sub>OL</sub> = 1.6 mA                   | 0                            | -                   | 0.2                          | V    |
| V <sub>OH</sub>   | HIGH level output voltage          | I <sub>OH</sub> = -1.6 mA                  | V <sub>DD</sub> – 0.3        | _                   | V <sub>DD</sub> + 0.4        | V    |
| CL                | load capacitance                   |                                            | _                            | _                   | 50                           | pF   |
| t <sub>r</sub>    | output rise time                   | between 10% and 90%; $C_L = 50 \text{ pF}$ | _                            | -                   | 20                           | ns   |
| t <sub>f</sub>    | output fall time                   | between 90% and 10%; $C_L = 50 \text{ pF}$ | -                            | -                   | 20                           | ns   |
| R, G, B AN        | D VDS                              |                                            |                              | ŀ                   | -                            |      |
| t <sub>skew</sub> | skew delay between any two<br>pins |                                            | _                            | -                   | 20                           | ns   |
| FRAME             |                                    |                                            | 1                            |                     |                              |      |
| V <sub>OH</sub>   | HIGH level output voltage          | I <sub>OL</sub> = 8 mA                     | 0                            | -                   | 0.5                          | V    |
| V <sub>OL</sub>   | LOW level output voltage           | $I_{OL} = -8 \text{ mA}$                   | V <sub>DD</sub> – 0.5        | _                   | V <sub>DD</sub>              | V    |
| I <sub>OL</sub>   | LOW level output current           |                                            | -8                           | _                   | +8                           | mA   |
| CL                | load capacitance                   |                                            | _                            | _                   | 100                          | pF   |

| SYMBOL                | PARAMETER                                             | CONDITIONS               | MIN.                     | TYP. | MAX.                     | UNIT |
|-----------------------|-------------------------------------------------------|--------------------------|--------------------------|------|--------------------------|------|
| Digital inp           | out/outputs                                           | 1                        |                          | !    |                          | 4    |
| Р0.0 то Р0            | ).4, Р0.7, Р1.0 то Р1.5, Р2.0 то                      | P2.7 AND P3.0 TO P3.5    |                          |      |                          |      |
| VIL                   | LOW level input voltage                               |                          | -0.3                     | _    | 0.2V <sub>DD</sub> - 0.1 | V    |
| V <sub>IH</sub>       | HIGH level input voltage                              |                          | 0.2V <sub>DD</sub> + 0.9 | _    | V <sub>DD</sub> + 0.3    | V    |
| CI                    | input capacitance                                     |                          | _                        | _    | 4                        | pF   |
| V <sub>OL</sub>       | LOW level output voltage                              | I <sub>OL</sub> = 3.2 mA | 0                        | _    | 0.45                     | V    |
| CL                    | load capacitance                                      |                          | _                        | _    | 50                       | pF   |
| P0.5 AND F            | 20.6                                                  | 1                        |                          | !    |                          |      |
| V <sub>IL</sub>       | LOW level input voltage                               |                          | -0.3                     | _    | 0.2V <sub>DD</sub> - 0.1 | V    |
| V <sub>IH</sub>       | HIGH level input voltage                              |                          | 0.2V <sub>DD</sub> + 0.9 | _    | V <sub>DD</sub> + 0.3    | V    |
| CI                    | input capacitance                                     |                          | _                        | _    | 4                        | pF   |
| V <sub>OL</sub>       | LOW level output voltage                              | I <sub>OL</sub> = 10 mA  | 0                        | -    | 0.45                     | V    |
| CL                    | load capacitance                                      |                          | _                        | _    | 50                       | pF   |
| P1.6 AND F            | 91.7                                                  |                          |                          |      |                          |      |
| V <sub>IL</sub>       | LOW level input voltage                               |                          | -0.3                     | _    | +1.5                     | V    |
| V <sub>IH</sub>       | HIGH level input voltage                              |                          | 3.0                      | _    | V <sub>DD</sub> + 0.3    | V    |
| CI                    | input capacitance                                     |                          | _                        | _    | 5                        | pF   |
| V <sub>OL</sub>       | LOW level output voltage                              | I <sub>OL</sub> = 3 mA   | 0                        | _    | 0.5                      | V    |
| CL                    | load capacitance                                      |                          | -                        | _    | 400                      | pF   |
| t <sub>f</sub>        | output fall time                                      | between 3 and 1 V        | _                        | -    | 200                      | ns   |
| Analog in             | puts                                                  | •                        |                          |      |                          |      |
| CVBS0 ANI             | D CVBS1                                               |                          |                          |      |                          |      |
| V <sub>sync</sub>     | sync voltage amplitude                                |                          | 0.1                      | 0.3  | 0.6                      | V    |
| V <sub>vid(p-p)</sub> | video input voltage amplitude<br>(peak-to-peak value) |                          | 0.7                      | 1.0  | 1.4                      | V    |
| Z <sub>source</sub>   | source impedance                                      |                          | _                        | _    | 250                      | Ω    |
| VIH                   | HIGH level input voltage                              |                          | 3.0                      | _    | V <sub>DD</sub> + 0.3    | V    |
| Z <sub>I</sub>        | input impedance                                       |                          | 2.5                      | 5.0  | -                        | kΩ   |
| CI                    | input capacitance                                     |                          | _                        | -    | 10                       | pF   |
| IREF                  | •                                                     | •                        |                          |      |                          |      |
| R <sub>gnd</sub>      | resistor to ground                                    |                          | -                        | 27   | -                        | kΩ   |
| RGBREF (              | note 1)                                               |                          |                          | 1    |                          |      |
| VI                    | input voltage                                         |                          | -0.3                     | _    | V <sub>DD</sub>          | V    |
| l <sub>l</sub>        | DC input current                                      |                          | -                        | _    | 12                       | mA   |

### SAA5290

| SYMBOL             | PARAMETER                                      | CONDITIONS               | MIN.               | TYP. | MAX.                     | UNIT |
|--------------------|------------------------------------------------|--------------------------|--------------------|------|--------------------------|------|
| ADC0, AD           | C1 AND ADC2                                    | ļ                        | I                  | I    |                          |      |
| V <sub>IL</sub>    | LOW level input voltage                        |                          | -0.3               | -    | V <sub>DD</sub>          | V    |
| Analog in          | put/output                                     |                          |                    |      | •                        |      |
| BLACK              |                                                |                          |                    |      |                          |      |
| C <sub>black</sub> | storage capacitor to ground                    |                          | -                  | 100  | -                        | nF   |
| V <sub>black</sub> | black level voltage for nominal sync amplitude |                          | 1.8                | 2.15 | 2.5                      | V    |
| ILI                | input leakage current                          |                          | -10                | -    | +10                      | μA   |
| Crystal os         | cillator                                       |                          | ·                  |      |                          |      |
| OSCIN              |                                                |                          |                    |      |                          |      |
| V <sub>IL</sub>    | LOW level input voltage                        |                          | -0.3               | -    | 0.2V <sub>DD</sub> - 0.1 | V    |
| V <sub>IH</sub>    | HIGH level input voltage                       |                          | 0.7V <sub>DD</sub> | -    | V <sub>DD</sub> + 0.3    | V    |
| CI                 | input capacitance                              |                          | -                  | -    | 10                       | pF   |
| OSCOUT             |                                                |                          |                    |      |                          |      |
| f <sub>osc</sub>   | crystal oscillator frequency                   |                          | -                  | 12   | -                        | MHz  |
| Co                 | output capacitance                             |                          | -                  | -    | 10                       | pF   |
| CRYSTAL S          | PECIFICATION (note 2)                          |                          |                    | •    | •                        |      |
| f <sub>xtal</sub>  | nominal frequency                              |                          | -                  | 12   | -                        | MHz  |
| CL                 | load capacitance                               |                          | -                  | 32   | -                        | pF   |
| C1                 | series capacitance                             | T <sub>amb</sub> = 25 °C | -                  | 18.5 | -                        | fF   |
| C0                 | parallel capacitance                           | T <sub>amb</sub> = 25 °C | -                  | 4.9  | -                        | pF   |
| R <sub>r</sub>     | resonance resistance                           | T <sub>amb</sub> = 25 °C | -                  | 35   | -                        | Ω    |
| T <sub>xtal</sub>  | temperature range                              |                          | -20                | +25  | +70                      | °C   |
| Xj                 | adjustment tolerance                           | T <sub>amb</sub> = 25 °C | -                  | _    | $\pm 50 	imes 10^{-6}$   |      |
| X <sub>d</sub>     | drift                                          |                          | _                  | -    | $\pm 30 	imes 10^{-6}$   |      |

### Notes

1. All RGB current is sourced from the RGBREF pin. The maximum effective series resistance between RGBREF and the R, G and B pins is 150  $\Omega$ .

2. Crystal order number 4322 143 05561.

### SAA5290

| SYMBOL               | PARAMETER                  | INPUT   | OUTPUT          | I <sup>2</sup> C-BUS SPECIFICATION |
|----------------------|----------------------------|---------|-----------------|------------------------------------|
| SCL timin            | g                          |         |                 |                                    |
| t <sub>HD;STA</sub>  | START condition hold time  | ≥4.0 μs | note 1          | ≥4.0 μs                            |
| t <sub>LOW</sub>     | SCL LOW time               | ≥4.7 μs | note 1          | ≥4.7 μs                            |
| t <sub>HIGH</sub>    | SCL HIGH time              | ≥4.0 μs | ≥4.0 μs; note 2 | ≥4.0 μs                            |
| t <sub>rC</sub>      | SCL rise time              | ≤1.0 μs | note 3          | ≤1.0 μs                            |
| t <sub>fC</sub>      | SCL fall time              | ≤0.3 μs | ≤0.3 μs; note 4 | ≤0.3 μs                            |
| SDA timin            | g                          |         |                 |                                    |
| t <sub>SU;DAT1</sub> | data set-up time           | ≥250 ns | note 1          | ≥250 ns                            |
| t <sub>HD;DAT</sub>  | data hold time             | ≥0 ns   | note 1          | ≥0 ns                              |
| t <sub>SU;STA</sub>  | repeated START set-up time | ≥4.7 μs | note 1          | ≥4.7 μs                            |
| t <sub>SU;STO</sub>  | STOP condition set-up time | ≥4.0 μs | note 1          | ≥4.0 μs                            |
| t <sub>BUF</sub>     | bus free time              | ≥4.7 μs | note 1          | ≥4.7 μs                            |
| t <sub>rD</sub>      | SDA rise time              | ≤1.0 μs | note 3          | ≤1.0 μs                            |
| t <sub>fD</sub>      | SDA fall time              | ≤0.3 μs | ≤0.3 μs; note 4 | ≤0.3 μs                            |

### Table 5 Characteristics for the I<sup>2</sup>C-bus interface

### Notes

1. This parameter is determined by the user software. It must comply with the I<sup>2</sup>C-bus specification.

2. This value gives the auto-clock pulse length which meets the I<sup>2</sup>C-bus specification for the special crystal frequency. Alternatively, the SCL pulse must be timed by software.

- 3. The rise time is determined by the external bus line capacitance and pull-up resistor. It must be less than 1  $\mu$ s.
- 4. The maximum capacitance on bus lines SDA and SCL is 400 pF.



### SAA5290

### FUNCTIONAL DESCRIPTION

#### Introduction

The SAA5290 is an integrated teletext decoder and microcontroller. The teletext decoder is derived from the SAA5254 single page teletext decoder IC, with a number of enhancements to increase its suitability for on-screen display applications. The microcontroller is a derivative of the industry standard 80C51 microcontroller. A block diagram of the SAA5290 is given in Fig.1.

#### Microcontroller

The functionality of the microcontroller used on the SAA5290 is described here with reference to the industry standard 80C51 microcontroller. A full description of its functionality can be found in the handbook *80C51-based 8-bit microcontrollers IC20*. Using the 80C51 as a reference, the changes made for the SAA5290 fall into two categories, features not supported by the SAA5290 and features found on the SAA5290 but not supported by the 80C51.

#### 80C51 features not supported by the SAA5290

#### INTERRUPT PRIORITY

The IP SFR is not implemented and all interrupts are treated with the same priority level. The SAA5290 retains the normal prioritization of interrupts within a level.

| EVENT                | PROGRAM MEMORY ADDRESS |
|----------------------|------------------------|
| Reset                | 000H                   |
| External INT0        | 003H                   |
| Timer 0              | 00BH                   |
| External INT1        | 013H                   |
| Timer 1              | 01BH                   |
| I <sup>2</sup> C-bus | 053H                   |

#### OFF-CHIP MEMORY

The SAA5290 does not support the use of off-chip program memory or off-chip data memory. This means that the SAA5290 does not have any of  $\overrightarrow{EA}$ ,  $\overrightarrow{RD}$ ,  $\overrightarrow{WR}$ , ALE or  $\overrightarrow{PSEN}$  pins. The 4 MOVX instructions which move data to and from external RAM should not be used.

#### **IDLE AND POWER-DOWN MODES**

Idle and power-down modes are not supported by the SAA5290. As a consequence, the respective bits in PCON are not available.

#### **UART FUNCTION**

The 80C51 UART is not available in the SAA5290. As a consequence the SCON and SBUF SFRs are removed and the ES bit in the IE SFR is unavailable.

#### Additional features for the SAA5290

The following features are provided by the SAA5290 in addition to the standard 80C51 features.

#### INTERRUPTS

The external INT1 interrupt is modified to generate an interrupt on both the rising and falling edges of the INT1 pin, when EX1 bit is set. This facility allows for software pulse width measurement for handling of a remote control.

#### BIT LEVEL I<sup>2</sup>C-BUS INTERFACE

The bit-level serial I/O supports the  $I^2C$ -bus. P1.6/SCL and P1.7/SDA are the serial I/O pins. These two pins meet the  $I^2C$ -bus specification concerning the input levels and output drive capability. Consequently, these pins have an open-drain output configuration. All the four following modes of the  $I^2C$ -bus are supported.

- Master transmitter
- Master receiver
- Slave transmitter

SAA5290

## One page Economy Teletext/TV microcontroller

• Slave receiver.

The advantages of the bit-level I<sup>2</sup>C-bus hardware, compared with a full software I<sup>2</sup>C-bus implementation are:

- The hardware can generate the SCL pulse
- Testing a single bit (RBF or WBF respectively) is sufficient as a check for error-free transmission.

The bit-level I<sup>2</sup>C-bus hardware operates on serial bit level and performs the following functions:

- · Filtering the incoming serial data and clock signals
- · Recognizing the START condition
- Generating a serial interrupt request SI after reception of a START condition and the first falling edge of the serial clock
- Recognizing the STOP condition
- Recognizing a serial clock pulse on the SCL line
- Latching a serial bit on the SDA line (SDI)
- Stretching the SCL LOW period of the serial clock to suspend the transfer of the next serial data bit
- Setting Read Bit Finished (RBF) when the SCL clock pulse has finished and Write Bit Finished (WBF) if there is no arbitration loss detected (i.e. SDA = logic 0 while SDO = logic 1)
- Setting a serial clock LOW-to-HIGH detected (CLH) flag
- Setting a Bus Busy (BB) flag on a START condition and clearing this flag on a STOP condition
- Releasing the SCL line and clearing the CLH, RBF and WBF flags to resume transfer to the next serial data bit
- Generating an automatic clock if the single bit data register S1BIT is used in master mode.

The following functions must be done in software:

- Handling the I<sup>2</sup>C-bus START interrupts
- Converting serial data to parallel data when receiving
- · Converting parallel data to serial data when transmitting
- Comparing the received slave address with its own
   address
- · Interpreting the acknowledge information
- Guarding the  $I^2$ C-bus status if RBF or WBF = logic 0.

Additionally, if acting as master:

- Generating START and STOP conditions
- Handling bus arbitration
- Generating serial clock pulses if S1BIT is not used.

Three SFRs support the function of the bit-level I<sup>2</sup>C-bus hardware, they are S1INT, S1BIT and S1SCS.

### LED SUPPORT

Port pins P0.5 and P0.6 have a 10 mA current sinking capability to enable LEDs to be driven directly.

#### **PWM DACs**

The SAA5290 has six 6-bit PWM DACs and one14-bit PWM DAC. These allow direct control of other parts of the television.

The low resolution 6 bit DACs are controlled by their corresponding SFR (PWM0 to PWM5) and are connected as alternative outputs of Port P2. The port bit corresponding to the PWM should be set to logic 1 for correct operation of the PWM.

| Table 7 | <b>Special Function</b> | Registers | PWM0 to PWM5 |
|---------|-------------------------|-----------|--------------|
|---------|-------------------------|-----------|--------------|

| D7  | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|----|-----|-----|-----|-----|-----|-----|
| PWE | -  | PV5 | PV4 | PV3 | PV2 | PV1 | PV0 |

If the PWE bit for a particular port is set to logic 1, the PWM is active and controls its assigned port pin. If the PWE bit is set to logic 0 the corresponding port pin is controlled by the bit in the corresponding port register for that port.

The output of the PWM is a pulse of period 21.33  $\mu$ s with a duty cycle determined by the binary value, PV5 to PV0, multiplied by 0.33  $\mu$ s. The 14 bit PWM is controlled with SFR registers TDACL and TDACH.

#### Table 8 Special Function Register TDACL

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| TD7 | TD6 | TD5 | TD4 | TD3 | TD2 | TD1 | TD0 |

#### Table 9 Special Function Register TDACH

| D7  | D6 | D5   | D4   | D3   | D2   | D1  | D0  |
|-----|----|------|------|------|------|-----|-----|
| PWE | —  | TD13 | TD12 | TD11 | TD10 | TD9 | TD8 |

If the PWE bit is set to logic 1, the TPWM is active and controls Port P2.0. If the PWE bit is set to logic 0 the port pin is controlled by the bit in the corresponding port register for P2.0.

The output of the TPWM is a pulse of period 42.66  $\mu$ s with a duty cycle determined by the binary value, TD13 to TD7, multiplied by 0.33  $\mu$ s.

The 7 least significant bits, TD6 to TD0, extend the HIGH time of a proportion of the pulses by  $0.33 \ \mu$ s. If the LSB is set then 1 in 128 cycles is extended, if bit 1 is set then 1 in 64 cycles is extended, and so on.

### SOFTWARE ADC

Up to 3 successive approximation ADCs can be implemented in software by making use of the on-board 4-bit DAC and multiplexed voltage comparator. The software ADC uses 3 analog inputs which are multiplexed with P3.0 to P3.2.

The control of the ADC is achieved using the SAD SFR. SAD.5 and SAD.6 select one of the three inputs to pass to the comparator. The other input comes from the DAC whose input is set by SAD bits 0 to 3. The output of the comparator is SAD bit 7 and is valid by the next instruction after starting the comparison by setting SAD.ST to logic 1.

### **Microcontroller interfacing**

The 80C51 CPU communicates with the peripheral functions using Special Function Registers (SFRs) which are addressed as RAM locations. The registers in the teletext decoder appear as normal SFRs in the microcontroller memory map, but are written to using a serial bus. This bus is controlled by dedicated hardware which uses a simple handshake system for software synchronization. The SFR memory map is given in Table 10.

|                      |                                 | DIRECT         |             | BIT A | BIT ADDRESS, SYMBOL OR ALTERNATIVE PORT FUNCTION | MBOL OR | <b>ALTERNA</b> | TIVE PORT F | UNCTION |     | RESET          |
|----------------------|---------------------------------|----------------|-------------|-------|--------------------------------------------------|---------|----------------|-------------|---------|-----|----------------|
| SYMBOL               | DESCR.                          | ADDR.<br>(HEX) | MSB         |       |                                                  |         |                |             |         | LSB | VALUE<br>(HEX) |
| ACC <sup>(2)</sup>   | Accumulator                     | EOH            | E7          | E6    | E5                                               | E4      | E3             | E2          | E1      | E0  | H00            |
| B(2)                 | B register                      | FOH            | F7          | F6    | F5                                               | F4      | F3             | F2          | F1      | FO  | H00            |
| DPTR:                | Data Pointer<br>(2 bytes):      |                |             |       |                                                  |         |                |             |         |     |                |
| НdО                  | High byte                       | 83H            | I           | I     | I                                                | I       | I              | I           | I       | I   | HOO            |
| DPL                  | Low byte                        | 82H            | I           | I     | Ι                                                | Ι       | I              | I           | Ι       | Ι   | H00            |
| IE <sup>(2)(3)</sup> | Interrupt                       | A8H            | AF          | AE    | AD                                               | AC      | AB             | AA          | A9      | A8  | НОХ            |
|                      | Enable                          |                | EA          | ES1   | *                                                | *       | ET1            | EX1         | ET0     | EX0 |                |
| P0 <sup>(2)</sup>    | Port 0                          | 80H            | 87          | 86    | 85                                               | 84      | 83             | 82          | 81      | 80  | FFH            |
| P1 <sup>(2)</sup>    | Port 1                          | H06            | 97          | 96    | 95                                               | 94      | 93             | 92          | 91      | 06  | FFH            |
| P2 <sup>(2)</sup>    | Port 2                          | A0H            | A7          | AG    | A5                                               | A4      | A3             | A2          | A1      | A0  | FFH            |
| P3(2)(3)             | Port 3                          | BOH            | Ι           | Ι     | Ι                                                | B4      | B3             | B2          | B1      | B0  | XXX11111B      |
| PCON <sup>(3)</sup>  | Power<br>Control                | 87H            | *           | *     | *                                                | *       | GF1            | GF0         | *       | *   | XXXX00XXB      |
| PSW <sup>(2)</sup>   | Program                         | DOH            | D7          | D6    | D5                                               | D4      | D3             | D2          | D1      | DO  | 000000X0B      |
|                      | Status Word                     |                | СҮ          | AC    | FO                                               | RS1     | RSO            | 0V          | *       | Ъ   |                |
| PWM0 <sup>(3)</sup>  | Pulse Width<br>Modulator 0      | D5H            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | I              |
| PWM1 <sup>(3)</sup>  | Pulse Width<br>Modulator 1      | D6H            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | I              |
| PWM2 <sup>(3)</sup>  | Pulse Width<br>Modulator 2      | D7H            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | I              |
| PWM3 <sup>(3)</sup>  | Pulse Width<br>Modulator 3      | рсн            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | 1              |
| PWM4 <sup>(3)</sup>  | Pulse Width<br>Modulator 4      | HQQ            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | I              |
| PWM5 <sup>(3)</sup>  | Pulse Width<br>Modulator 5      | DEH            | PWE         | *     | PV5                                              | PV4     | PV3            | PV2         | PV1     | PV0 | I              |
| S1BIT <sup>(3)</sup> | Serial I <sup>2</sup> C<br>data | H6D            | SDI/<br>SDO | *     | *                                                | *       | *              | *           | *       | *   | 00H            |

**Philips Semiconductors** 

|                         |                                      | DIRECT         |             | BIT AI      | DDRESS, SY    | MBOL OR                | ALTERNAT                         | BIT ADDRESS, SYMBOL OR ALTERNATIVE PORT FUNCTION | UNCTION       |               | RESET          |
|-------------------------|--------------------------------------|----------------|-------------|-------------|---------------|------------------------|----------------------------------|--------------------------------------------------|---------------|---------------|----------------|
| SYMBOL                  | DESCR.                               | ADDR.<br>(HEX) | MSB         |             |               |                        |                                  |                                                  |               | LSB           | VALUE<br>(HEX) |
| S1INT <sup>(3)</sup>    | Serial I <sup>2</sup> C<br>interrupt | DAH            | SI          | *           | *             | *                      | *                                | *                                                | *             | *             | I              |
| S1SCS <sup>(2)(3)</sup> | Serial I <sup>2</sup> C              | D8H            | DF          | DE          | DD            | DC                     | DB                               | DA                                               | D9            | D8            |                |
|                         | control                              |                | SDI/<br>SDO | SCI/<br>SDO | CLH           | BB                     | RBF                              | WBF                                              | STR           | ENS           |                |
| SAD <sup>(2) (3)</sup>  | Software                             | E8H            | ЦШ          | Ш           | ED            | EC                     | EB                               | EA                                               | E9            | E8            | HOO            |
|                         | A to D                               |                | VHI         | CH1         | СНО           | ST                     | SAD3                             | SAD2                                             | SAD1          | SAD0          |                |
| SP                      | Stack Pointer                        | 81H            | 8F          | 8E          | 8D            | 8C                     | 8B                               | 8A                                               | 89            | 88            | 07H            |
| TCON <sup>(2)</sup>     | Timer/counter<br>control             | 88H            | TF1         | TR1         | TF0           | TR0                    | IE1                              | IT1                                              | IEO           | IT0           | H00            |
| TDACH                   | TPWM<br>High byte                    | D3H            | PWE         | *           | TD13          | TD12                   | TD11                             | TD10                                             | TD9           | TD8           | H00            |
| TDACL                   | TPWM<br>Low byte                     | D2H            | TD7         | TD6         | TD5           | TD4                    | TD3                              | TD2                                              | TD1           | TD0           | H00            |
| ТНО                     | Timer 0<br>High byte                 | 8CH            | I           | I           | I             | I                      | I                                | I                                                | I             | I             | H00            |
| TH1                     | Timer 1<br>High byte                 | 8DH            | I           | I           | I             | I                      | I                                | I                                                | I             | I             | HOO            |
| TLO                     | Timer 0<br>Low byte                  | 8AH            | I           | I           | I             | I                      | 1                                | 1                                                | 1             | 1             | H00            |
| TL1                     | Timer 1<br>Low byte                  | 8BH            | I           | I           | I             | I                      | I                                | I                                                | I             | I             | HOO            |
| TMOD                    | Timer/counter<br>mode                | H68            | GATE        | C/T         | M1            | MO                     | GATE                             | с/T                                              | M1            | MO            | H00            |
| ТХТ0 <sup>(3)</sup>     | Teletext<br>register 0               | СОН            | X24<br>POS  | *           | AUTO<br>FRAME | DISABLE<br>HDR<br>ROLL | DISPLAY<br>STATUS<br>ROW<br>ONLY | DISABLE<br>FRAME                                 | *             | *             | H00            |
| TXT1 <sup>(3)</sup>     | Teletext<br>register 1               | C1H            | *           | 8-BIT       | ACQ OFF       | X26                    | FULL                             | FIELD<br>POLARITY                                | H<br>POLARITY | V<br>POLARITY | H00            |
| TXT2 <sup>(3)</sup>     | Teletext<br>register 2               | C2H            | *           | *           | *             | *                      | *                                | SC2                                              | SC1           | SC0           | H00            |
| TXT3 <sup>(3)</sup>     | Teletext<br>register 3               | C3H            | *           | *           | *             | PRD4                   | PRD3                             | PRD2                                             | PRD1          | PRD0          | H00            |

Philips Semiconductors

|                         |                         | DIRECT         |                      | BIT AI        | DDRESS, SY         | MBOL OR       | ALTERNAT          | BIT ADDRESS, SYMBOL OR ALTERNATIVE PORT FUNCTION | UNCTION           |                             | RESET          |
|-------------------------|-------------------------|----------------|----------------------|---------------|--------------------|---------------|-------------------|--------------------------------------------------|-------------------|-----------------------------|----------------|
| SYMBOL                  | DESCR.                  | ADDR.<br>(HEX) | MSB                  |               |                    |               |                   |                                                  |                   | LSB                         | VALUE<br>(HEX) |
| TXT4 <sup>(3)</sup>     | Teletext<br>register 4  | C4H            | *                    | *             | EAST/<br>WEST      | *             | B MESH<br>ENABLE  | C MESH<br>ENABLE                                 | TRANS<br>ENABLE   | SHADOW<br>ENABLE            | HOO            |
| TXT5 <sup>(3)</sup>     | Teletext<br>register 5  | C5H            | BKGND<br>OUT         | BKGND<br>IN   | <u>COR</u> OUT     | <u>COR</u> IN | TEXT<br>OUT       | TEXT IN                                          | PICTURE<br>ON OUT | PICTURE<br>ON IN            | 00000011B      |
| TXT6 <sup>(3)</sup>     | Teletext<br>register 6  | С6Н            | BKGND<br>OUT         | BKGND<br>IN   | <u>COR</u> OUT     | <u>COR</u> IN | TEXT<br>OUT       | TEXT IN                                          | PICTURE<br>ON OUT | PICTURE<br>ON IN            | 00000011B      |
| TXT7 <sup>(3)</sup>     | Teletext<br>register 7  | C7H            | STATUS<br>ROW<br>TOP | CURSOR<br>ON  | CONCEAL<br>/REVEAL | TOP/<br>BTM   | SNG/DBL<br>HEIGHT | BOX ON<br>24                                     | BOX ON<br>1-23    | BOX ON 0                    | HOO            |
| TXT8 <sup>(3)</sup>     | Teletext<br>register 8  | C8H            | *                    | *             | *                  | *             | *                 | *                                                | *                 | <u>CVBS0/</u><br>CVBS1      | HOO            |
| TXT9 <sup>(3)</sup>     | Teletext<br>register 9  | С9Н            | *                    | CLEAR<br>MEM. | AO                 | R4            | R3                | R2                                               | R1                | RO                          | H00            |
| TXT10 <sup>(3)</sup>    | Teletext<br>register 10 | САН            | *                    | *             | C5                 | C4            | C3                | C3                                               | C1                | S                           | HOO            |
| TXT11 <sup>(3)</sup>    | Teletext<br>register 11 | СВН            | D7                   | D6            | D5                 | D4            | D3                | D2                                               | D1                | DO                          | HOO            |
| TXT12 <sup>(3)</sup>    | Teletext<br>register 12 | ссн            | 625/525<br>SYNC      | ROM<br>VER R4 | ROM<br>VER R3      | ROM<br>VER R2 | ROM<br>VER R1     | ROM<br>VER RO                                    | TXT ON            | VIDEO<br>QUALITY            |                |
| TXT13 <sup>(2)(3)</sup> | Teletext<br>register 13 | B8H            | * BF                 | * BE          | * *                | BC<br>*       | * *               | BA<br>*                                          | * Bg              | B8<br>TXT<br>I/FACE<br>BUSY | H00            |
| Notes                   |                         |                |                      |               |                    |               |                   |                                                  |                   |                             |                |

**Philips Semiconductors** 

February 1995

SAA5290

The star (\*) indicates these bits are inactive and must be written to logic 0 for future compatibility. <del>.</del> -

SFRs are bit addressable.
 SFRs are modified or adde

3. SFRs are modified or added to the 80C51 SFRs.

### SAA5290

### Table 11 SFR description

| REGISTER                                                                              | FUNCTION                                                                                   |  |  |  |  |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|
| IE - Interrupt Enable                                                                 |                                                                                            |  |  |  |  |
| EA                                                                                    | Disable all interrupts (logic 0) or use individual enable bits (logic 1).                  |  |  |  |  |
| ES1                                                                                   | I <sup>2</sup> C-bus interrupt enable (logic 1).                                           |  |  |  |  |
| ET1                                                                                   | Enable Timer 1 overflow interrupt (logic 1).                                               |  |  |  |  |
| EX1                                                                                   | Enable external interrupt 1 (logic 1).                                                     |  |  |  |  |
| ET0                                                                                   | Enable Timer 0 overflow interrupt (logic 1).                                               |  |  |  |  |
| EX0                                                                                   | Enable external interrupt 0 (logic 1).                                                     |  |  |  |  |
| PCON - Power Contr                                                                    | ol                                                                                         |  |  |  |  |
| GF0                                                                                   | General purpose flag bit 0.                                                                |  |  |  |  |
| GF1                                                                                   | General purpose flag bit 1.                                                                |  |  |  |  |
| PWM0 to PWM5 - 6-k                                                                    | bit Pulse Width Modulator control registers                                                |  |  |  |  |
| PWE                                                                                   | Activate this 6-bit PWM and take over port pin (logic 1).                                  |  |  |  |  |
| PV0 to PV5                                                                            | Value to output by this 6-bit PWM.                                                         |  |  |  |  |
| SAD - Software ADC                                                                    | control                                                                                    |  |  |  |  |
| VHI                                                                                   | Analog input voltage greater than DAC output voltage (logic 1).                            |  |  |  |  |
| CH0 and CH1                                                                           | See Table 12.                                                                              |  |  |  |  |
| ST                                                                                    | Initiate voltage comparison (logic 1). This is automatically reset.                        |  |  |  |  |
| SAD0 to SAD3                                                                          | 4-bit DAC input value. The DAC output of this value is compared with analog input voltage. |  |  |  |  |
| S1BIT - Serial I <sup>2</sup> C-bu                                                    | BIT - Serial I <sup>2</sup> C-bus data (READ)                                              |  |  |  |  |
| SDI I <sup>2</sup> C-bus data bit latched-in from SDA on the last rising edge of SCL. |                                                                                            |  |  |  |  |
| S1BIT - Serial I <sup>2</sup> C-bu                                                    | s data (WRITE)                                                                             |  |  |  |  |
| SDO                                                                                   | I <sup>2</sup> C-bus data bit output.                                                      |  |  |  |  |
| S1INT - Serial I <sup>2</sup> C-bu                                                    | s interrupt                                                                                |  |  |  |  |
| SI                                                                                    | I <sup>2</sup> C-bus interrupt flag.                                                       |  |  |  |  |
| S1SCS - Serial I <sup>2</sup> C-b                                                     | us control (READ)                                                                          |  |  |  |  |
| SDI                                                                                   | Serial data input at SDA.                                                                  |  |  |  |  |
| SCI                                                                                   | Serial clock input at SCL.                                                                 |  |  |  |  |
| CLH                                                                                   | Clock LOW-to-HIGH transition flag.                                                         |  |  |  |  |
| BB                                                                                    | Bus busy flag.                                                                             |  |  |  |  |
| RBF                                                                                   | Read bit finished flag.                                                                    |  |  |  |  |
| WBF                                                                                   | Write bit finished flag.                                                                   |  |  |  |  |
| STR                                                                                   | Clock stretching enable (logic 1).                                                         |  |  |  |  |
| ENS                                                                                   | Enable serial I/O (logic 1).                                                               |  |  |  |  |

| REGISTER                           | FUNCTION                                                                                               |
|------------------------------------|--------------------------------------------------------------------------------------------------------|
| S1SCS - Serial I <sup>2</sup> C-bu | is control (WRITE)                                                                                     |
| SDO                                | Serial data output at SDA.                                                                             |
| SCO                                | Serial clock output at SCL.                                                                            |
| CLH                                | Clock LOW-to-HIGH transition.                                                                          |
| STR                                | Clock stretching enable (logic 1).                                                                     |
| ENS                                | Enable serial I/O (logic 1).                                                                           |
| TDACH - 14-bit PWM                 | MSB register                                                                                           |
| PWE                                | Activate this 14-bit PWM and take over port pin (logic 1).                                             |
| TD8 to TD13                        | 6 LSBs of this value to be output by the 14-bit PWM.                                                   |
| TDACL - 14-bit PWM                 | LSB register                                                                                           |
| TD0 to TD7                         | 8 LSBs of this value to be output by the 14-bit PWM.                                                   |
| TXT0 - Teletext regist             | ter 0 (WRITE only)                                                                                     |
| X24 POSITION                       | Store packet 24 in extension packet memory (logic 0) or page memory (logic 1).                         |
| AUTO FRAME                         | Frame output switched off automatically if any video displayed (logic 1).                              |
| DISABLE HDR ROLL                   | Do not write rolling headers and time into memory (logic 1).                                           |
| STATUS ROW ONLY                    | Display only memory row (logic 1).                                                                     |
| DISABLE FRAME                      | Frame output always LOW (logic 1).                                                                     |
| TXT1 - Teletext regist             | ter 1 (WRITE only)                                                                                     |
| 8-BIT                              | Data in packets 0 to 24 written into memory without error checking (logic 1).                          |
| ACQ OFF                            | Prevent teletext acquisition section writing to memory (logic 1).                                      |
| X26                                | Disable automatic processing of packet 26 data (logic 1).                                              |
| FULL FIELD                         | Accept teletext on TV lines 2 to 22 only (logic 0) or on any line (logic 1).                           |
| FIELD POLARITY                     | VSYNC in first half of the line (logic 0) or second half of the line (logic 1) at start of even field. |
| H POLARITY                         | HSYNC input positive-going (logic 0) or negative-going (logic 1).                                      |
| V POLARITY                         | VSYNC input positive-going (logic 0) or negative-going (logic 1).                                      |
| TXT2 - Teletext regist             | ter 2 (WRITE only)                                                                                     |
| SC0 to SC2                         | Start column at which page request data written into TXT3 SFR is placed.                               |
| TXT3 - Teletext regist             | er 3 (WRITE only)                                                                                      |
| PRD0 to PRD4                       | Page request data.                                                                                     |
| TXT4 - Teletext regist             | ter 4 (WRITE only)                                                                                     |
| B MESH ENABLE                      | Enable meshing of area with black background (logic 1).                                                |
| C MESH ENABLE                      | Enable meshing of area with other background colours (logic 1).                                        |
| TRANS ENABLE                       | Black background colour is transparent i.e. video is displayed (logic 1).                              |
| SHADOW ENABLE                      | Enable south-east shadowing (logic 1).                                                                 |
| EAST/WEST                          | Western European languages displayed (logic 0) or Eastern European languages displayed (logic 1).      |

| REGISTER              | FUNCTION                                                                                                                                                    |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TXT5 - Teletext regis | ter 5 (WRITE only)                                                                                                                                          |  |  |  |  |
| BKGND OUT             | Background colour displayed outside teletext boxes (logic 1).                                                                                               |  |  |  |  |
| BKGND IN              | Background colour displayed inside teletext boxes (logic 1).                                                                                                |  |  |  |  |
| COR OUT               | COR output active outside teletext boxes (logic 1).                                                                                                         |  |  |  |  |
| COR IN                | COR output active inside teletext boxes (logic 1).                                                                                                          |  |  |  |  |
| TEXT OUT              | Text displayed outside teletext boxes (logic 1).                                                                                                            |  |  |  |  |
| TEXT IN               | Text displayed inside teletext boxes (logic 1).                                                                                                             |  |  |  |  |
| PICTURE ON OUT        | Video picture displayed outside teletext boxes (logic 1).                                                                                                   |  |  |  |  |
| PICTURE ON IN         | Video picture displayed inside teletext boxes (logic 1).                                                                                                    |  |  |  |  |
| TXT6 - Teletext regis | ter 6 (WRITE only)                                                                                                                                          |  |  |  |  |
| _                     | This register has the same meaning as TXT5 but is only invoked if either newsflash (C5) or the subtitle (C6) bit in Row 25 of the basic page memory is set. |  |  |  |  |
| TXT7 - Teletext regis | ter 7 (WRITE only)                                                                                                                                          |  |  |  |  |
| STATUS ROW TOP        | Display Row 24 below (logic 0) or above (logic 1) teletext page.                                                                                            |  |  |  |  |
| CURSOR ON             | Display cursor at location pointed to by TXT9 and TXT10 (logic 1).                                                                                          |  |  |  |  |
| CONCEAL/REVEAL        | Display characters in areas with the conceal attribute set (logic 1).                                                                                       |  |  |  |  |
| TOP/BOTTOM            | Display Rows 0 to 11 (logic 0) or 12 to 23 (logic 1) when the double height bit is set.                                                                     |  |  |  |  |
| SNG/DBL HEIGHT        | BL HEIGHT Display each character at twice normal height (logic 1).                                                                                          |  |  |  |  |
| BOX ON 24             | Enable teletext boxes in memory Row 24 (logic 1).                                                                                                           |  |  |  |  |
| BOX ON 1-23           | -23 Enable teletext boxes in memory Rows 1 to 23 (logic 1).                                                                                                 |  |  |  |  |
| BOX ON 0              | Enable teletext boxes in memory Row 0 (logic 1).                                                                                                            |  |  |  |  |
| TXT8 - Teletext regis | ter 8 (WRITE only)                                                                                                                                          |  |  |  |  |
| CVBS0/CVBS1           | CVBS0 input (logic 0) or CVBS1 (logic 1) inputs used for teletext.                                                                                          |  |  |  |  |
| TXT9 - Teletext regis | ter 9 (WRITE only)                                                                                                                                          |  |  |  |  |
| CLEAR MEMORY          | Write 20H into every location in teletext memory (logic 1).                                                                                                 |  |  |  |  |
| A0                    | Access basic page memory (logic 0) or extension packet memory (logic 1) with TXT11 SFR.                                                                     |  |  |  |  |
| R0 to R4              | Memory row to be accessed with TXT11 SFR.                                                                                                                   |  |  |  |  |
| TXT10 - Teletext regi | ster 10 (WRITE only)                                                                                                                                        |  |  |  |  |
| C0 to C5              | Memory column to be accessed with TXT11 SFR.                                                                                                                |  |  |  |  |
| TXT11 - Teletext regi | ster 11                                                                                                                                                     |  |  |  |  |
| D0 to D7              | data byte written to, or read from, teletext memory.                                                                                                        |  |  |  |  |

### Preliminary specification

# One page Economy Teletext/TV microcontroller

### SAA5290

| REGISTER              | FUNCTION                                                                                                                                                                                          |  |  |  |  |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TXT12 - Teletext regi | ster 12 (READ only)                                                                                                                                                                               |  |  |  |  |
| 625/525 SYNC          | A 625 line CVBS signal (logic 0), or a 525 line CVBS signal (logic 1) is being input.                                                                                                             |  |  |  |  |
| ROM VER R0 to R4      | Mask programmable to identify character set version.                                                                                                                                              |  |  |  |  |
| TXT ON                | Teletext power has been applied to the device (logic 1).                                                                                                                                          |  |  |  |  |
| VIDEO QUALITY         | DEO QUALITY CVBS input can be locked on by the teletext decoder (logic 1).                                                                                                                        |  |  |  |  |
| TXT13 - Teletext regi | ster 13 (READ only)                                                                                                                                                                               |  |  |  |  |
| TXT I/FACE BUSY       | Text interface busy and no access for either READ or WRITE is allowed to SFRs<br>TXT0 to TXT11 (logic 1). This register bit performs the software handshake to the teletext<br>control registers. |  |  |  |  |

### Table 12 CH1 and CH0 selection

| CH1 | CH0 | INPUT PIN |
|-----|-----|-----------|
| 0   | 0   | none      |
| 0   | 1   | ADC0      |
| 1   | 0   | ADC1      |
| 1   | 1   | ADC2      |

### TELETEXT DECODER FUNCTIONAL DESCRIPTION

### Data slicer

The data slicer extracts the digital teletext data from the incoming analog waveform. This is performed by sampling the CVBS waveform and processing the samples to extract the teletext data and clock.

### Acquisition timing

The acquisition timing is generated from a logic level positive-going composite sync signal 'VCS'. This signal is generated by the sync separator circuit which adaptively slices the sync pulses at 50% of their height. It is able to do this over a wide range of sync amplitudes by using the same basic principle used on VIP1 (SAA5230) and VIP2 (SAA5231).

Figure 4 is a block diagram showing the principles of operation. It relies upon the fact that the ratio of the sync width to the line time is approximately 13 : 1. In order to slice the sync pulse at the correct 50% level two currents are generated.

One is constant and is proportional to the difference between the black level of the video and the slicing level. The other is produced only when the video is below the slicing level, and is also proportional to the difference between the slicing level and the input, but has a magnitude13 times greater.

The black level is determined by a sync-gated peak detector. The video is negatively peak detected into an external capacitor (BLACK, pin 25), but not during the sync pulse VCS. The two currents are integrated on the CVBS input coupling capacitor and the net effect is to alter the mean input voltage until the (fixed) slicing level is correct.

The acquisition clocking and timing are locked to the VCS signal using a digital phased-locked-loop. The phase error in the acquisition phase-locked-loop is detected by a signal quality circuit which disables acquisition if poor signal quality is detected.



### Preliminary specification

## One page Economy Teletext/TV microcontroller

### **Teletext acquisition**

The SAA5290 is able to acquire 625-line World System Teletext. Teletext is acquired under control of the on-board 80C51 microcontroller. Pages are requested by writing a series of bytes into the TXT3 SFR which corresponds to the number of the page required. The bytes written into TXT3 are put into a small RAM with an auto-incrementing address. The start address for the RAM is set using the SFR TXT2 register. Table 13 shows the contents of the page request RAM.

Table 13 Register map for page requests (TXT3); note 1

If the 'DO CARE' bit for part of the page number is set to logic 0 then that part of the page number is ignored when the acquisition section is deciding whether a page being received off air should be stored or not. For example if the 'DO CARE' bits for the 4 subcode digits are all set to logic 0 then every subcode version of the page will be captured.

When the 'HOLD' bit is set to logic 0 the acquisition section will not recognize any page as having the correct page number and no pages will be captured.

| START<br>COLUMN | PRD4          | PRD3 | PRD2 | PRD1 | PRD0 |
|-----------------|---------------|------|------|------|------|
| 0               | DO CARE       |      |      |      |      |
|                 | Magazine      | HOLD | MAG2 | MAG1 | MAG0 |
| 1               | DO CARE       |      |      |      |      |
|                 | Page tens     | PT3  | PT2  | PT1  | PT0  |
| 2               | DO CARE       |      |      |      |      |
|                 | Page units    | PU3  | PU2  | PU1  | PU0  |
| 3               | DO CARE       |      |      |      |      |
|                 | Hours tens    | X    | X    | HT1  | НТО  |
| 4               | DO CARE       |      |      |      |      |
|                 | Hours units   | HU3  | HU2  | HU1  | HU0  |
| 5               | DO CARE       |      |      |      |      |
|                 | Minutes tens  | x    | MT2  | MT1  | MT0  |
| 6               | DO CARE       |      |      |      |      |
|                 | Minutes units | MU3  | MU2  | MU1  | MU0  |

### Note

1. X = don't care.

### Page memory organization

The acquired teletext packets each contain 40 bytes of data and one packet is stored in each row of the text memory. The page memory organization is given in Fig.5. Rows 0 to 23 form the teletext page; Row 24 is available for status messages and FLOF/FASTEXT prompt information.

### SAA5290



### Row 0 (see Fig.5)

Row 0 is for the page header. The first seven characters (0 to 6) are free for status messages. Character 8 is an alphanumeric white or green control character, written automatically by SAA5290 to give a green rolling header when a page is being looked for. The last eight characters are for rolling time.

### Row 25 (see Fig.5)

The first 10 bytes of row 25 contain control data relating to the received page as shown in Table 14. The remaining 14 bytes are free for use by the microcontroller.

### Extension packet memory organization

If TXT0.X24 POS bit is set to logic 0, then Packet 24 is written into Row 0 of the extension memory.

Packet X27/0 is written to Row 1 of the extension memory, with bytes 0 to 37 being Hamming checked automatically.

Packet 8/30 is written to Row 2 of the extension memory, with bytes 0 to 6 being 8/4 Hamming checked, bytes 7 to 19 unchecked and bytes 20 to 39 odd parity checked.

### Packet 26 processing

The SAA5290 contains on-board hardware processing of Packet 26 data. If a character corresponding to that being transmitted is available in the character set then the correct character code is written into the display memory.



#### **ROW 25** D0 PU0 PT0 MU0 MT0 HU0 HT0 C7 C11 MAG0 0 PU1 PT1 MU1 MT1 HU1 HT1 C8 C12 MAG1 D1 0 D2 PU2 PT2 MU2 MT2 HU2 C5 C9 C13 MAG2 0 D3 PU3 PT3 MU3 C4 HU3 C10 C14 0 C6 0 D4 HAM.ER HAM.ER HAM.ER FOUND 0 HAM.ER HAM.ER HAM.ER HAM.ER HAM.ER PBLF D5 0 0 0 0 0 0 0 0 0 D6 0 0 0 0 0 0 0 0 0 0 D7 0 0 0 0 0 0 0 0 0 0 0 2 3 4 5 6 7 8 9 1 Column

### Table 14 Row 25 received control data format

 Table 15 Page number and sub-code for Table 14

| BIT NAME      | DESCRIPTION                         |
|---------------|-------------------------------------|
| Page number   |                                     |
| MAG           | magazine                            |
| PU            | page units                          |
| PT            | page tens                           |
| PBLF          | page being looked for               |
| HAM.ER        | Hamming error in corresponding byte |
| Page sub-code | 9                                   |
| MU            | minutes units                       |
| MT            | minutes tens                        |
| HU            | hours units                         |
| HT            | hours tens                          |
| C4 to C14     | transmitted control bits            |

### February 1995

### Display

The capabilities of the display are based on the requirements of level 1 teletext, with some enhancements for use with locally generated On-Screen Displays (OSD).

The display consists of 25 rows each of 40 characters, with the characters displayed being those from Rows 0 to 24 of the basic page memory. The page memory stores 8-bit character codes which correspond to 260 displayable characters and 44 control codes, normally displayed as spaces. Each character is defined by a matrix 12 pixels high and 10 pixels deep. When displayed each pixel is 0.5 µs wide and 1 TV line, in each field, high.

The SAA5290 signals the TV display circuits to display the RGB outputs of the SAA5290 rather than video picture by setting VDS HIGH. The way in which this signal is switched is controlled by the TXT5 and TXT6 SFRs. There are three control functions: background on, text on and picture on. There are separate bits for each function for inside and outside teletext boxes and if the newsflash or subtitle bits are set. This allows the software to configure the type of display required. The effect of the combination of these bits is given in Table 16. The COR bits in Register 5 and Register 6 control when the output is pulled LOW. This output is intended to act on the TV display circuits to reduce the contrast of the video display.

The display character set is given in Fig.9. The character set provided contains all the characters required to display Eastern and Western European languages. Register bit TXT4.EAST/WEST sets whether Eastern or Western languages are set with the C12 to C14 bits. In order to make on-screen displays easy to use, the SAA5290 contains additional display attributes in Column 11.

Control codes are categorized as 'set at' or 'set after'. 'Set at' means the code has effect at the current character position and 'set after' means they have effect from the following character. Codes 11/0 to 11/7 are always 'set at'. Codes 11/11 to 11/15 are 'set after' when defining the start of an OSD box and 'set at' when ending an OSD box. Codes 11/12 to 11/15 force a box condition allowing on-screen display messages to be displayed without having to erase the whole contents of the teletext page.

On-screen displays are only available in TV mode and not in text mode. In mixed text and TV mode the displayed screen is not defined if an OSD box is encountered in the page memory.

| PICTURE ON | TEXT ON | BACKGROUND ON | RESULT                                  |
|------------|---------|---------------|-----------------------------------------|
| 0          | 0       | Х             | text mode, black screen                 |
| 0          | 1       | 0             | text mode, background always black      |
| 0          | 1       | 1             | text mode                               |
| 1          | 0       | Х             | TV mode                                 |
| 1          | 1       | 0             | mixed mode and TV mode                  |
| 1          | 1       | 1             | text mode, TV picture outside text area |

### Table 16 Display mode

### **Display timing**

The display circuitry is driven from the H/VSYNC inputs, and is independent of the input video signal. Consequently HSYNC and VSYNC are always required to slave synchronize the display.

The FRAME output of the SAA5290 is provided to facilitate de-interlacing the teletext display. The behaviour of FRAME is controlled via the register bits TXT0.DISABLE FRAME, TXT0.AUTO FRAME and TXT1.FIELD POLARITY. If the active edge of VSYNC occurs in the first half of a TV line then the field is even, and if the active edge of VSYNC is in the second half of a line then the field is odd. The active edge is controlled with TXT1.V POLARITY. With TXT0.AUTO FRAME LOW FRAME is HIGH for an odd field and LOW for an even field. With TXT0.AUTO FRAME HIGH FRAME is only active when text is being displayed, when video is displayed it is forced LOW. When TXT0.DISABLE FRAME is HIGH FRAME is always LOW. If

TXT1.FIELD POLARITY is logic 1 then VSYNC is delayed by 32  $\mu$ s before being applied to the display timing circuits.

### **Clock generator**

The oscillator circuit of the SAA5290 is a single-stage inverting amplifier in a Pierce oscillator configuration. The circuitry between OSCIN and OSCOUT is basically an inverter biased to the transfer point. A crystal must be used as the feedback element to complete the oscillator

OSCGND C1<sup>(1)</sup> OSCIN ┨┠ C2<sup>(1)</sup> -11 OSCOUT MLC110 (1) The values of C1 and C2 depend on the crystal specification:  $C1 = C2 = 2C_L.$ Fig.7 Oscillator circuit.

circuitry. It is operated in parallel resonance. OSCIN is the high gain amplifier input and OSCOUT is the output. To drive the SAA5290 externally OSCIN is driven from an external source and OSCOUT is left open-circuit.

OSCGND not connected OSCIN external clock OSCOUT not connected MLC111 Fig.8 Oscillator circuit driven from external source.



### Preliminary specification

SAA5290

### CHARACTER SETS



### SAA5290

|                |     | F   | нсв |     |     |     |     | CH  | ARACT | ER POS | SITION | (COLU | MN / RO | OW) |     |     |     |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|--------|--------|-------|---------|-----|-----|-----|-----|
| LANGUAGE       | E/W | C12 | C13 | C14 | 2/3 | 2/4 | 4/0 | 5/B | 5/C   | 5 / D  | 5/E    | 5/F   | 6/0     | 7/B | 7/C | 7/D | 7/E |
| ENGLISH        | 0   | 0   | 0   | 0   | £   | \$  | 0   | +   | 12    | ->     |        | #     |         | 14  |     | 34  | ÷   |
| GERMAN         | 0   | 0   | 0   | 1   | #   | \$  | S   | Ä   | Ö     | Ü      | ^      |       | ¢       | ä   | ö   | ü   | ß   |
| SWEDISH        | 0   | 0   | 1   | 0   | #   | ¥   | É   | Ä   | Ö     | Å      | Ü      |       | é       | ä   | ö   | å   | ü   |
| ITALIAN        | 0   | 0   | 1   | 1   | £   | \$  | é   | o   | ç     |        |        | #     | ù       | à   | ò   | è   | ì   |
| FRENCH         | 0   | 1   | 0   | 0   | é   | ï   | à   | ë   | ê     | ù      | î      | #     | è       | â   | Ô   | ů   | ç   |
| SPANISH        | 0   | 1   | 0   | 1   | Ç   | \$  | I   | á   | é     | í      | ó      | ú     | ċ       | ü   | ñ   | è   | à   |
| TURKISH        | 0   | 1   | 1   | 0   | TL  | ğ   | İ   | Ş   | Ö     | Ç      | Ü      | Ğ     | 1       | Ş   | ö   | Ç   | ü   |
| ENGLISH        | 0   | 1   | 1   | 1   | £   | \$  | Q   | -   | 12    |        | 1      | #     |         | 14  |     | 32, | -   |
| POLISH         | 1   | 0   | 0   | 0   | #   | ń   | ą   | Z   | 5     | Ł      | ć      | ó     | ę       | Ż   | Ś   | Z   | ź   |
| GERMAN         | 1   | 0   | 0   | 1   | #   | \$  | S   | Ä   | Ö     | Ü      | ^      |       | •       | ä   | ö   | ü   | ß   |
| ESTONIAN       | 1   | 0   | 1   | 0   | #   | õ   | Š   | Ä   | Ö     | Ž      | Ü      | ð     | Š       | ä   | ö   | ž   | ü   |
| GERMAN         | 1   | 0   | 1   | 1   | #   | \$  | S   | Ä   | Ö     | Ü      | ^      |       | •       | ä   | ö   | ü   | ß   |
| GERMAN         | 1   | 1   | 0   | 0   | #   | \$  | S   | Ä   | Ö     | Ü      | ^      |       | •       | ä   | ö   | ü   | ß   |
| SERBO-CROAT    | 1   | 1   | 0   | 1   | #   | Ë   | Č   | Ć   | Ž     | Đ      | Š      | ë     | Č       | ć   | ž   | đ   | Š   |
| CZECHOSLOVAKIA | 1   | 1   | 1   | 0   | #   | ů   | č   | ť   | ž     | ý      | í      | ř     | é       | á   | ě   | ú   | Š   |

Fig.10 SAA5290 European national option characters.

### **APPLICATION INFORMATION**



### PACKAGE OUTLINE



### SAA5290

### SOLDERING

#### Plastic dual in-line packages

BY DIP OR WAVE

The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

REPAIRING SOLDERED JOINTS

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below  $300 \,^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400  $^{\circ}$ C, for not more than 5 s.

### DEFINITIONS

| Data sheet status                                                            |                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Objective specification                                                      | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Preliminary specification                                                    | This data sheet contains preliminary data; supplementary data may be published later.                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Product specification This data sheet contains final product specifications. |                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Limiting values                                                              |                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| more of the limiting values r<br>of the device at these or at a              | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>nay cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>imiting values for extended periods may affect device reliability. |  |  |  |  |  |

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.