INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 1998 Mar 10



#### FEATURES

#### Hardware features

- Two 40 MIPS 20-bit DSP cores
- All input and output buffer RAM is on-chip
- · Program ROM on-chip for all decoding modes
- Two I<sup>2</sup>S-bus inputs with normal, double and quad speed mode (slave only)
- · Second serial input usable for ADC (Karaoke input)
- Three normal and double speed I<sup>2</sup>S-bus outputs (slave and master from 256 and 384f<sub>s</sub>)
- One normal, double, quad speed  ${\rm I}^2 S\text{-bus}$  output (slave and master from 256 and  $384 f_s)$
- Japanese EIAJ serial input and output formats
- Sony Philips Digital Interface (SPDIF) output
- I<sup>2</sup>C-bus control (up to 400 kHz)
- 3.3 V supply with 5 V TTL compatible inputs/outputs
- Boundary scan for printed-circuit board testing.

#### Software features

- AC-3 up to 5.1 channels
- MPEG 2 L2 up to 7.1 channels
- MPEG 1 L2 (Video-CD) 2 channels at 44.1 kHz
- Dolby pro-logic decoding at 32, 44.1 and 48 kHz
- Output configuration for 7, 5, 4, 3, 2 and 1 channels with or without Low Frequency Enhancement (LFE)
- Bass redirection for small satellite loudspeakers plus subwoofer
- Karaoke voice mix
- Dynamic range compression (AC-3 and MPEG)
- Adjustable delay up to 15 ms for surround channels (1.5 kbyte words)
- Adjustable delay up to 5 ms for centre channel (250 words)
- Rounding to DAC word length
- Mute by pin and I<sup>2</sup>C-bus command
- AC-3 and MPEG bitstream information available via the  $\ensuremath{\mathsf{I}}^2\ensuremath{\mathsf{C}}\xspace$ -bus
- Concealment of CRC errors
- SPDIF coded output
- Fully programmable SPDIF channel status information.



#### **APPLICATIONS**

The SAA2505H is intended for all markets where a multi-channel audio decoder for Dolby AC-3 and MPEG 2 is required.

Primary markets are for DVD video players, TV sets and audio/video amplifiers.

#### GENERAL

The SAA2505H decodes multi-channel audio up to MPEG 7.1, AC-3 5.1 and pro-logic on a dual DSP core.

The device contains all of the RAM and ROM necessary for operation. This minimises the need for external components and no microcode download is required.

The device is primarily intended for audio/video surround sound amplifiers where the amplifier is connected to the data source by means of SPDIF (IEC 60958). The input interface is, therefore, made for SPDIF (IEC 60958) and formatted for the  $l^2$ S-bus.

The primary device output is PCM, sent via four I<sup>2</sup>S-bus ports. There is also a SPDIF (IEC 60958) formatted output.

User control is achieved via an I<sup>2</sup>C-bus. However, the SAA2505H is capable of stand-alone operation.



# SAA2505H

#### QUICK REFERENCE DATA

| SYMBOL            | PARAMETER                           | CONDITIONS | MIN.  | TYP. | MAX.  | UNIT |
|-------------------|-------------------------------------|------------|-------|------|-------|------|
| V <sub>DDD</sub>  | digital supply voltage              |            | 3.0   | 3.3  | 3.6   | V    |
| I <sub>DDD</sub>  | digital supply current              |            | -     | 160  | -     | mA   |
| V <sub>DDA</sub>  | analog supply voltage               |            | 3.0   | 3.3  | 3.6   | V    |
| I <sub>DDA</sub>  | analog supply current               |            | -     | tbf  | -     | mA   |
| f <sub>xtal</sub> | crystal frequency                   |            | -     | 35   | -     | MHz  |
| T <sub>amb</sub>  | operating ambient temperature       |            | 0     | -    | 70    | °C   |
| V <sub>ESD</sub>  | electrostatic discharge sensitivity | note 1     | -2000 | -    | +2000 | V    |
|                   | for all pins                        | note 2     | -300  | _    | +300  | V    |

#### Notes

- 1. Human body model: equivalent to discharging a 100 pF capacitor through a 1500  $\Omega$  resistor.
- 2. Machine model: equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  resistor.

# **ORDERING INFORMATION**

| TYPE     | PACKAGE |                                                                                                                   |  |  |  |  |  |  |
|----------|---------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NUMBER   | NAME    | NAME DESCRIPTION VERSION                                                                                          |  |  |  |  |  |  |
| SAA2505H | QFP64   | QFP64         plastic quad flat package; 64 leads (lead length 1.6 mm);<br>body 14 × 14 × 2.7 mm         SOT393-7 |  |  |  |  |  |  |

# SAA2505H





1998 Mar 10

\_

4

# SAA2505H

# PINNING

| SYMBOL            | PIN | DRIVE/<br>LOAD <sup>(1)</sup> | TYPE | DESCRIPTION                                                                                                          |  |
|-------------------|-----|-------------------------------|------|----------------------------------------------------------------------------------------------------------------------|--|
| STANDALONE        | 1   | А                             | Ι    | select stand-alone mode input                                                                                        |  |
| EFO1              | 2   | F                             | 0    | output flag FO1; from DSP2                                                                                           |  |
| EFO2              | 3   | F                             | 0    | output flag FO2; from DSP2                                                                                           |  |
| EFO3              | 4   | F                             | 0    | output flag FO3; from DSP2                                                                                           |  |
| EFO4              | 5   | F                             | 0    | output flag FO4; from DSP1                                                                                           |  |
| EFO5              | 6   | F                             | 0    | output flag FO5; from DSP1                                                                                           |  |
| EFO6              | 7   | F                             | 0    | output flag FO6; from DSP1                                                                                           |  |
| V <sub>SSDI</sub> | 8   | -                             | S    | digital ground for internal logic and memories; note 2                                                               |  |
| V <sub>DDDI</sub> | 9   | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                                              |  |
| EFI1              | 10  | A                             | I    | input flag FI1; to DSP2                                                                                              |  |
| EFI2              | 11  | А                             | Ι    | input flag FI2; to DSP1                                                                                              |  |
| EFI3              | 12  | Α                             | I    | input flag FI3; to DSP1                                                                                              |  |
| V <sub>DDDE</sub> | 13  | _                             | S    | digital supply voltage for I/O cells (+3.3 V); note 4                                                                |  |
| WSO               | 14  | G                             | I/O  | word select input/output for ports 0 to 2; also used for output port 3 when not in quad mode (I <sup>2</sup> S-bus)  |  |
| SCK               | 15  | G                             | I/O  | serial clock input/output for ports 0 to 2; also used for output port 3 when not in quad mode (I <sup>2</sup> S-bus) |  |
| V <sub>SSDE</sub> | 16  | _                             | S    | digital ground for I/O cells; note 5                                                                                 |  |
| SDO0              | 17  | F                             | 0    | serial data output for port 0 (I <sup>2</sup> S-bus)                                                                 |  |
| SDO1              | 18  | F                             | 0    | serial data output for port 1 (I <sup>2</sup> S-bus)                                                                 |  |
| V <sub>DDDE</sub> | 19  | _                             | S    | digital supply voltage for I/O cells (+3.3 V); note 4                                                                |  |
| V <sub>SSDI</sub> | 20  | _                             | S    | digital ground for internal logic and memories; note 2                                                               |  |
| V <sub>DDDI</sub> | 21  | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                                              |  |
| V <sub>SSDI</sub> | 22  | _                             | S    | digital ground for internal logic and memories; note 2                                                               |  |
| V <sub>DDDI</sub> | 23  | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                                              |  |
| V <sub>DDDI</sub> | 24  | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                                              |  |
| V <sub>SSDI</sub> | 25  | _                             | S    | digital ground for internal logic and memories; note 2                                                               |  |
| V <sub>DDDE</sub> | 26  | _                             | S    | digital supply voltage for I/O cells (+3.3 V); note 4                                                                |  |
| SDO2              | 27  | F                             | 0    | serial data output for port 2 (I <sup>2</sup> S-bus)                                                                 |  |
| SDO3              | 28  | F                             | 0    | serial data output for port 3 (I <sup>2</sup> S-bus)                                                                 |  |
| V <sub>SSDE</sub> | 29  | _                             | S    | digital ground for I/O cells; note 5                                                                                 |  |
| WSO3              | 30  | F                             | 0    | word select output for port 3; used in quad mode (I <sup>2</sup> S-bus)                                              |  |
| SCKO3             | 31  | F                             | 0    | serial clock output for port 3; used in quad mode (I <sup>2</sup> S-bus)                                             |  |
| V <sub>DDDE</sub> | 32  | _                             | S    | digital supply voltage for I/O cells (+3.3 V); note 4                                                                |  |
| SDB               | 33  | F                             | 0    | serial data begin output for port 3; used in quad mode (I <sup>2</sup> S-bus)                                        |  |
| SPDIF             | 34  | F                             | 0    | SPDIF output                                                                                                         |  |
| V <sub>SSDE</sub> | 35  | _                             | S    | digital ground for I/O cells; note 5                                                                                 |  |
| V <sub>SSDI</sub> | 36  | -                             | S    | digital ground for internal logic and memories; note 2                                                               |  |
| V <sub>DDDI</sub> | 37  | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                                              |  |

SAA2505H

| SYMBOL            | PIN | DRIVE/<br>LOAD <sup>(1)</sup> | TYPE | DESCRIPTION                                                                                |  |
|-------------------|-----|-------------------------------|------|--------------------------------------------------------------------------------------------|--|
| V <sub>SSDE</sub> | 38  | _                             | S    | digital ground for I/O cells; note 5                                                       |  |
| SYSCLK            | 39  | E                             | 0    | programmable system clock output                                                           |  |
| V <sub>DDDE</sub> | 40  | _                             | S    | digital supply voltage for I/O cells (+3.3 V); note 4                                      |  |
| V <sub>DDA</sub>  | 41  | _                             | S    | analog supply voltage for crystal oscillator (+3.3 V)                                      |  |
| CLKI              | 42  | Н                             | I    | oscillator input                                                                           |  |
| CLKO              | 43  | Н                             | 0    | oscillator output                                                                          |  |
| V <sub>SSDA</sub> | 44  | -                             | S    | digital ground for crystal oscillator                                                      |  |
| ACLK              | 45  | А                             | I    | audio clock input for master mode                                                          |  |
| V <sub>SSDE</sub> | 46  | -                             | S    | digital ground for I/O cells; note 5                                                       |  |
| TDI               | 47  | В                             | Ι    | boundary scan test data input (this pin should be pulled HIGH for normal operation)        |  |
| TMS               | 48  | В                             | Ι    | boundary scan test mode select input (this pin should be pulled HIGH for normal operation) |  |
| ТСК               | 49  | В                             | I    | boundary scan test clock input                                                             |  |
| TRST              | 50  | В                             | Ι    | boundary scan test reset input (this pin should be pulled LOW for normal operation)        |  |
| TDO               | 51  | В                             | 0    | boundary scan test data output                                                             |  |
| V <sub>DDDI</sub> | 52  | _                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                    |  |
| V <sub>SSDI</sub> | 53  | _                             | S    | digital ground for internal logic and memories; note 2                                     |  |
| WSI               | 54  | А                             | Ι    | word select input for ports 0 and 1 (I <sup>2</sup> S-bus)                                 |  |
| SDBI              | 55  | А                             | I    | serial data begin input for port 0 (I <sup>2</sup> S-bus)                                  |  |
| SDI0              | 56  | A                             | I    | serial data input for port 0 (I <sup>2</sup> S-bus)                                        |  |
| SDI1              | 57  | Α                             | I    | serial data input for port 1 (I <sup>2</sup> S-bus)                                        |  |
| SCKI              | 58  | A                             | I    | serial clock input for ports 0 and 1 (I <sup>2</sup> S-bus)                                |  |
| V <sub>SSDI</sub> | 59  | -                             | S    | digital ground for internal logic and memories; note 2                                     |  |
| V <sub>DDDI</sub> | 60  | -                             | S    | digital supply voltage for internal logic and memories (+3.3 V); note 3                    |  |
| RESET             | 61  | С                             | I    | hardware reset                                                                             |  |
| ADDR              | 62  | А                             | I    | select address input (I <sup>2</sup> C-bus)                                                |  |
| SCL               | 63  | С                             | Ι    | serial clock input; external pull-up to +5 V (I <sup>2</sup> C-bus)                        |  |
| SDA               | 64  | D                             | I/O  | serial data input/output; external pull-up to +5 V (I <sup>2</sup> C-bus)                  |  |

#### Notes

- 1. See Table 1.
- 2. All  $V_{\mbox{\scriptsize SSDI}}$  pins are internally connected.
- 3. All  $V_{\text{DDDI}}$  pins are internally connected.
- 4. All  $V_{\text{DDDE}}$  pins are internally connected.
- 5. All  $V_{SSDE}$  pins are internally connected.

Table 1 Pin drive and load descriptions

| DRIVE/LOAD | DESCRIPTION                                                                                                                                    |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| A          | +5 V tolerant input; TTL characterized with internal pull-down resistor                                                                        |  |  |  |  |
| В          | +5 V tolerant input; TTL characterized with internal pull-up resistor                                                                          |  |  |  |  |
| С          | +5 V tolerant input; TTL Schmitt-trigger characterized                                                                                         |  |  |  |  |
| D          | +5 V tolerant 400 kHz (I <sup>2</sup> C-bus)                                                                                                   |  |  |  |  |
| E          | TTL characterised +5 V tolerant 3-state output with 3 mA drive capability                                                                      |  |  |  |  |
| F          | TTL characterised +5 V tolerant 3-state slew rate limited output with 3 mA drive capability                                                    |  |  |  |  |
| G          | +5 V tolerant bidirectional 3-state pin; with 3 mA output drive and slew rate limiting; TTL level input; without pull-up or pull-down resistor |  |  |  |  |
| Н          | crystal pins                                                                                                                                   |  |  |  |  |



# SAA2505H

### **CLOCK BUILD-UP**

Up to four clocks provide the timing information for the SAA2505H. These are as follows:

- 1. Data source clock
- 2. Data processing clock
- 3. I<sup>2</sup>C-bus data/control clock
- 4. Data sink clock.

#### Data source clock

Clocking of the input data is derived from the serial clock input at pin 58 and is compliant with the I<sup>2</sup>S-bus and EIAJ transfer formats. The ports are capable of operating at normal, double and quad speed.

#### Data processing clock

This clock is used for data processing and internal data transfer. The clock can either be provided by an external clock generator having a duty cycle between 40 and 60% or by using the internal crystal clock generator and an external crystal. The external clock should be connected between pins 42 (CLKI) and 43 (CLKO) (see Fig.11).

To use the internal clock a 35 MHz crystal operating on the 3rd harmonic must be connected between pins 42 and 43 (CLKI and CLKO).

A buffered version of this clock is available at pin 39 (SYSCLK). This can be optionally disabled or, a divided version (4, 2 and 1) of the clock input at pin 42 (CLKI) can be made available.

#### I<sup>2</sup>C-bus data/control clock

The I<sup>2</sup>C-bus control logic supports I<sup>2</sup>C-bus clock speeds up to 400 kHz. This is supplied to pin 63 (SCL). If the SAA2505H is in the stand-alone mode (pin 1 HIGH) no I<sup>2</sup>C-bus clock needs to be supplied.

#### Data sink clock

The data sink clock source is dependant on the mode of operation of the I<sup>2</sup>S-bus output ports.

In the master mode the I<sup>2</sup>S-bus clock is derived form an external 256 or  $384f_s$  source connected to pin 45 (ACLK). This is internally divided and used to drive the serial clock at pins 15 and 31 (SCK and SCKO3). To ensure that the digital outputs poses good timing qualities (jitter and wander) pin 45 should be a connected to a high quality timing source.

In the  $l^2$ S-bus slave mode the output data is clocked to pin 15. This can either be the serial clock input at pin 58 (SCKI) or a suitable external clock. When in slave mode the signal at pin 15 is replicated at pin 31.

#### **FUNCTIONAL DESCRIPTION**

#### Data sinks

Coded audio data or PCM audio data can be input to both DSPs from two slave-only serial interfaces capable of receiving data in either I<sup>2</sup>S-bus or EIAJ formats. Both serial interfaces use the same serial clock (pin 58) and word select input (pin 54). The serial clock must be at least 32f<sub>s</sub>.

Serial data is applied to pins 56 and 57 (SDI0 and SDI1). These pins are mode shared between the  $I^2S$ -bus and EIAJ formatted serial data. Port mode selection is achieved via the  $I^2C$ -bus interface, see Table 3.

#### I<sup>2</sup>S-BUS FORMATTED SPDIF INFORMATION

In the I<sup>2</sup>S-bus mode 'big-endian' data is received, MSB justified to 1 clock period after a falling edge of the word select output. The data stream should be formatted according to "*IEC 60958 - SPDIF*" including the extensions for non-PCM encoded audio data ("*IEC 61937"*).

AC-3 and MPEG coded data is formatted in 16-bit words. These words are expected at a sample rate ( $f_s$ ) of 48 kHz and thus a minimum serial clock of 1.536 MHz; two 16-bit words per word select period. If the transmission word length is in excess of 16 bits all additional bits are discarded.

PCM sample lengths of up to 20-bit words are supported with sample rates of 44.1 and 48 kHz. This mode is used to transfer PCM and PCM with Dolby pro-logic encoded data. Word select LOW corresponds to transmission of data for the left channel, word select HIGH corresponds to transmission of data for the right channel.

Pin 55 (SDBI) is reserved for a multi-channel extension to the I<sup>2</sup>S-bus and is currently not supported.

# SAA2505H



#### **EIAJ** FORMATTED INPUTS

In EIAJ mode 'big-endian' data is received LSB justified to the rising edge of word select output. Formatting of the data is identical to that used in the I<sup>2</sup>S-bus mode.



# SAA2505H

#### Data sources

I<sup>2</sup>S-BUS AND EIAJ FORMATTED OUTPUTS

The device has four I<sup>2</sup>S-bus/EIAJ mode select outputs. These outputs are capable of outputting data in EIAJ 20, 18 or 16-bit and I<sup>2</sup>S-bus modes. The EIAJ outputs are capable of operating in single or double speed, the I<sup>2</sup>S-bus output is capable of operating in single, double and quad speed.

The output ports can either be in the slave or master mode. In the slave mode they can either be slaved to the  $l^2$ S-bus serial clock input (pin 15) or to an external clock. In the master mode an audio clock is applied to pin 45 that is 256 or  $384f_s$ . The master clocking scheme allows the support of a 96 kHz sample rate DAC by use of the double speed output option. The quad speed output option is intended to allow multiple SAA2505H devices to be connected together.

In order to obtain a high quality digital output in the master mode the audio clock should be of high quality, having low jitter and an even mark space ration. SPDIF FORMATTED OUTPUT

The SPDIF output can transmit either coded data, as received from the serial data input at pin 56 (SDI0), or down-mixed 20-bit PCM stereo. The down-mixed stereo may be Pro-logic encoded.

Together with the PCM samples additional control bits are transmitted. These are the channel status, user data and validity bits.

The first five bytes of the channel status bits are user programmable, all following bytes are zeroed automatically. Transmission is LSB first.

The user data can carry message lengths of 129 bytes. These are transmitted over the SPDIF port at a rate of 2 bits per stereo sample. The message buffer of 129 bytes is loaded via the  $l^2$ C-bus, if no message is written the SAA2505H outputs all zeros for the user data.

| MODE   | AUDIO CLOCK<br>SAMPLING<br>FREQUENCY | WORD SELECT<br>SAMPLING<br>FREQUENCY | SERIAL CLOCK<br>SAMPLING<br>FREQUENCY | SERIAL DATA BEGIN<br>SAMPLING<br>FREQUENCY |
|--------|--------------------------------------|--------------------------------------|---------------------------------------|--------------------------------------------|
| Single | 256 or 384f <sub>s</sub>             | 1f <sub>s</sub>                      | 64f <sub>s</sub>                      | _                                          |
| Double | 256 or 384f <sub>s</sub>             | 2fs                                  | 128f <sub>s</sub>                     | _                                          |
| Quad   | 256f <sub>s</sub>                    | 4f <sub>s</sub>                      | 256f <sub>s</sub>                     | 1f <sub>s</sub>                            |
| Quad   | 384f <sub>s</sub>                    | 4f <sub>s</sub>                      | 192f <sub>s</sub>                     | 1f <sub>s</sub>                            |

# **Table 2**Output port timing information

# **Control Inputs**

The SAA2505H can be operated in two stand-alone modes or can be managed by the I<sup>2</sup>C-bus.

#### STAND-ALONE MODES

Two stand-alone modes exist to allow the device to be used in systems without a microcontroller. These two modes are STANDALONE (pin 1) held HIGH and STANDALONE connected to RESET (pin 61). When pin 1 is LOW a reset defaults the outputs to quiet, however when pin 1 is HIGH a reset defaults the  $l^2$ S-bus output to active and the SPDIF output to mute. When pin 1 is HIGH some of the  $l^2$ C-bus registers cannot be accessed see Table 3.

I<sup>2</sup>C-BUS REGISTER CONTROL

The l<sup>2</sup>C-bus port supports 5 V, 400 kHz operation. The details of the registers are given in Table 3.

# Table 3 I<sup>2</sup>C-bus control register

| SECTION                 | REGISTER NAME    | MEMORY            | DEF                     | AULT VA                 | LUE                     | DESCRIPTION                                                               |
|-------------------------|------------------|-------------------|-------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------|
| SECTION                 | REGISTER NAME    | ADDRESS           | <b>1</b> <sup>(1)</sup> | <b>2</b> <sup>(2)</sup> | <b>3</b> <sup>(3)</sup> | DESCRIPTION                                                               |
| General                 | SOFT_RESET       | \$8 000-b0        | 0                       | 0                       | 0                       | 0: operation                                                              |
|                         |                  |                   |                         |                         |                         | 1: reset                                                                  |
| General                 | SYSCLCKEN        | \$8 000-b1        | 0                       | note 4                  | 1                       | 0: enable SYSCLK output                                                   |
|                         |                  |                   |                         |                         |                         | 1: disable SYSCLK output                                                  |
| General                 | SYSCLKDIV        | \$8 000-b3 and b2 | 00                      | note 4                  | 10                      | 00: SYSCLK = <sup>1</sup> / <sub>4</sub> CLK                              |
|                         |                  |                   |                         |                         |                         | 01: SYSCLK = 1/2CLK                                                       |
|                         |                  |                   |                         |                         |                         | 10: SYSCLK = CLK                                                          |
|                         |                  |                   |                         |                         |                         | 11: reserved                                                              |
| General                 | EN_INP_INT_DSP1  | \$8 000-b4        | 0                       | note 4                  | 1                       | 0: disable input interrupts on DSP1                                       |
|                         |                  |                   |                         |                         |                         | 1: enable input interrupts on DSP1                                        |
| General                 | EN_OUTP_INT_DSP1 | \$8 000-b5        | 0                       | note 4                  | 0                       | 0: disable output interrupts on DSP1                                      |
|                         |                  |                   |                         |                         |                         | 1: enable output interrupts on DSP1                                       |
| General                 | EN_INP_INT_DSP1  | \$8 000-b6        | 0                       | note 4                  | 1                       | 0: disable input interrupts on DSP2                                       |
|                         |                  |                   |                         |                         |                         | 1: enable input interrupts on DSP2                                        |
| General                 | EN_OUTP_INT_DSP1 | \$8 000-b7        | 0                       | note 4                  | 0                       | 0: disable output interrupts on DSP2                                      |
|                         |                  |                   |                         |                         |                         | 1: enable output interrupts on DSP2                                       |
| General                 | ACLKSEL          | \$8 000-b8        | 0                       | note 4                  | 0                       | 0: ACLK = 256f <sub>s</sub>                                               |
|                         |                  |                   |                         |                         |                         | 1: ACLK = 384f <sub>s</sub>                                               |
| General                 | MEMCONFIG        | \$8 000-b9        | 0                       | note 4                  | 0                       | 0: program memory on DSP1 = 12 kbytes                                     |
|                         |                  |                   |                         |                         |                         | 0: program memory on DSP2 = 8 kbytes                                      |
|                         |                  |                   |                         |                         |                         | 1: program memory on DSP1 = 8 kbytes                                      |
|                         |                  |                   |                         |                         |                         | 1: program memory on DSP2 = 12 kbytes                                     |
| I <sup>2</sup> SCONTROL | IISMODE          | \$8 001-b1 and b0 | 00                      | note 4                  | 00                      | 00: I <sup>2</sup> S-bus/EIAJ input format                                |
|                         |                  |                   |                         |                         |                         | 01: reserved                                                              |
|                         |                  |                   |                         |                         |                         | 10: reserved                                                              |
|                         |                  |                   |                         |                         |                         | 11: reserved                                                              |
| I <sup>2</sup> SCONTROL | IISINP           | \$8 001-b2        | 0                       | note 4                  | 0                       | 0: I <sup>2</sup> S-bus input format                                      |
|                         |                  |                   |                         |                         |                         | 1: EIAJ 16-bit input format                                               |
| I <sup>2</sup> SCONTROL | IISI_SDB_EN      | \$8 001-b3        | 0                       | note 4                  | 0                       | 0: SDBI is DSP1 Input flag                                                |
|                         |                  |                   |                         |                         |                         | 1: SDBI is aligned to WS to allow multi-channel I <sup>2</sup> S-bus inpu |

Digital multi-channel audio IC (DUET)

1

Preliminary specification

SAA2505H

\_

1998 Mar 10

1998 Mar 10

\_

| OFOTION                 |               | MEMORY             | DE                      | FAULT VA                | LUE          | DECODIDITION                                                        |
|-------------------------|---------------|--------------------|-------------------------|-------------------------|--------------|---------------------------------------------------------------------|
| SECTION                 | REGISTER NAME | ADDRESS            | <b>1</b> <sup>(1)</sup> | <b>2</b> <sup>(2)</sup> | <b>3</b> (3) | DESCRIPTION                                                         |
| I <sup>2</sup> SCONTROL | reserved      | \$8 001-b4         | 0                       | note 4                  | 0            | reserved                                                            |
| I <sup>2</sup> SCONTROL | IISOUTMOD     | \$8 001-b6 and b5  | 00                      | note 4                  | 00           | 00: I <sup>2</sup> S-bus format data output                         |
|                         |               |                    |                         |                         |              | 01: EIAJ 16-bit format data output                                  |
|                         |               |                    |                         |                         |              | 10: EIAJ 18-bit format data output                                  |
|                         |               |                    |                         |                         |              | 11: EIAJ 20-bit format data output                                  |
| I <sup>2</sup> SCONTROL | IISOUTMST     | \$8 001-b7         | 0                       | note 4                  | 0            | 0: I <sup>2</sup> S-bus outputs are slaves                          |
|                         |               |                    |                         |                         |              | 1: I <sup>2</sup> S-bus outputs are masters                         |
| I <sup>2</sup> SCONTROL | IISOUTSPD     | \$8 001-b8         | 0                       | note 4                  | 0            | 0: I <sup>2</sup> S-bus outputs 0 to 2 operate at normal speed      |
|                         |               |                    |                         |                         |              | 1: I <sup>2</sup> S-bus outputs 0 to 2 operate at double speed      |
| I <sup>2</sup> SCONTROL | IIS3OUTSPD    | \$8 001-b10 and b9 | 00                      | note 4                  | 00           | 00: I <sup>2</sup> S-bus output 3 operates at normal speed          |
|                         |               |                    |                         |                         |              | 01: I <sup>2</sup> S-bus output 3 operates at double speed          |
|                         |               |                    |                         |                         |              | 10: I <sup>2</sup> S-bus output 3 operates at quad speed            |
|                         |               |                    |                         |                         |              | 11: I <sup>2</sup> S-bus output 3 operates at normal speed          |
| I <sup>2</sup> SCONTROL | IISO0EN       | \$8 001-b11        | 0                       | note 4                  | 1            | 0: SDO0 output 3-stated                                             |
|                         |               |                    |                         |                         |              | 1: SDO0 output enabled                                              |
| I <sup>2</sup> SCONTROL | IISO1EN       | \$8 001-b12        | 0                       | note 4                  | 1            | 0: SDO1 output 3-stated                                             |
|                         |               |                    |                         |                         |              | 1: SDO1 output enabled                                              |
| I <sup>2</sup> SCONTROL | IISO2EN       | \$8 001-b13        | 0                       | note 4                  | 1            | 0: SDO2 output 3-stated                                             |
|                         |               |                    |                         |                         |              | 1: SDO2 output enabled                                              |
| I <sup>2</sup> SCONTROL | IISO3EN       | \$8 001-b14        | 0                       | note 4                  | 1            | 0: SDO3 output 3-stated                                             |
|                         |               |                    |                         |                         |              | 1: SDO3 output enabled                                              |
| I <sup>2</sup> SCONTROL | IIS3CLKEN     | \$8 001-b15        | 0                       | note 4                  | 0            | 0: SCKO3, WSO3 and SDB outputs 3-stated                             |
|                         |               |                    |                         |                         |              | 1: SCKO3, WSO3 and SDB outputs enabled                              |
| SPDIF1                  | SPDIFVAL      | \$8 002-b0         | 0                       | 0                       | 0            | 0: SPDIF validity bit = 0                                           |
|                         |               |                    |                         |                         |              | 1: SPDIF transmitting valid PCM                                     |
| SPDIF1                  | SPDIFBYP      | \$8 002-b1         | 0                       | 0                       | 0            | 0: output PCM data from DSP1                                        |
|                         |               |                    |                         |                         |              | 1: output I <sup>2</sup> S-bus data from I <sup>2</sup> S-bus input |
| SPDIF1                  | IISUBIT       | \$8 002-b2         | 0                       | 0                       | 0            | reserved                                                            |
| SPDIF1                  | SPDIFEN       | \$8 002-b3         | 0                       | 0                       | 0            | 0: 3-state SPDIF output and reset SPDIF block                       |
|                         |               |                    |                         |                         |              | 1: enable SPDIF output                                              |

# Digital multi-channel audio IC (DUET)

SAA2505H

Preliminary specification

12

| 1998 |  |
|------|--|
| Mar  |  |
| 5    |  |

\_

|                       |         | MEMORY                  | DEF                     | AULT VA                 | LUE         | DECODIDITION               |
|-----------------------|---------|-------------------------|-------------------------|-------------------------|-------------|----------------------------|
| SECTION REGISTER NAME | ADDRESS | <b>1</b> <sup>(1)</sup> | <b>2</b> <sup>(2)</sup> | <b>3</b> <sup>(3)</sup> | DESCRIPTION |                            |
| Normal usage          | 9       |                         |                         |                         | •           |                            |
| SPDIF1                | CSBYTE0 | \$8 002-b15 to b8       | 0000                    | 0000                    |             | b8: consumer mode          |
|                       |         |                         |                         |                         |             | b9: LPCM                   |
|                       |         |                         |                         | b10: copy protection    |             |                            |
|                       |         |                         |                         | k                       |             | b11 to b13: pre-emphasis   |
|                       |         |                         |                         |                         |             | b14 to b15: mode           |
| SPDIF2                | CSBYTE1 | \$8 003-b7 to b0        | 0000                    | 0000                    |             | b0 to b7: category code    |
| SPDIF2                | CSBYTE2 | \$8 003-b15 to b8       | 0000                    | 0000                    |             | b8 to b11: source          |
|                       |         |                         |                         | Ī                       |             | b12 to b15: channel number |
| SPDIF3                | CSBYTE3 | \$8 003-b7 to b0        | 0000                    | 0000 0000               |             | b0 to b3: source           |
|                       |         |                         |                         |                         |             | b4 to b6: clock accuracy   |
| SPDIF3                | CSBYTE4 | \$8 003-b15 to b8       | 0000                    | 0000                    |             | b0 to b3: word length      |

# Notes

1. STANDALONE held LOW.

2. STANDALONE held HIGH.

3. STANDALONE connected to RESET.

4. Controlled by DSP; no I<sup>2</sup>C-bus access.

All unused bits return a value of 0.

Digital multi-channel audio IC (DUET)

Preliminary specification

# SAA2505H

# I<sup>2</sup>C-bus control and commands (pins 63 and 64)

### INTRODUCTION

A general description of *"The I<sup>2</sup>C-bus and how to use it"* can be obtained from Philips sales offices using ordering number 9398 393 40011.

For the external control of the SAA2505H a fast I<sup>2</sup>C-bus is implemented. This is a 400 kHz bus which is downward compatible with the standard 100 kHz bus. There are two different types of control instructions:

- Instructions to control the DSP program; programming the coefficient RAM and reading the values of parameters
- Instructions controlling source selection and programmable parts; through the control registers as detailed in Table 3.

The detailed description of the  $I^2C$ -bus and commands is given in the following sections.

#### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are the serial data line (SDA) and the serial clock line (SCL). Both lines must be connected to the supply rail via a pull-up resistor when connected to the output stages of a microcontroller. For a 400 kHz I<sup>2</sup>C-bus, the recommendation from Philips Semiconductors must be followed (e.g. up to loads of 200 pF on the bus a pull-up resistor can be used, between 200 and 400 pF a current source or switched resistor must be used). Data transfer can only be initiated when the bus is not busy.

#### BIT TRANSFER

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals. The maximum clock frequency is 400 kHz. To be able to run at this high frequency all of the Inputs and outputs connected to the bus must be designed for this high speed I<sup>2</sup>C-bus according the Philips specification (see Fig.5).

#### START AND STOP CONDITIONS

Both data and clock line will remain HIGH when the bus in not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as a STOP condition (P) (see Fig.6).

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as a START condition (S) (see Fig.6).

#### DATA TRANSFER

A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Fig.7).

#### ACKNOWLEDGE

The number of data bits transferred between the START and STOP conditions from the transmitter to the receiver is not limited. Each byte of 8 bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level left on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull-down the SDA line, left HIGH by the transmitter, during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Set-up and hold times must be taken into account. A master receiver must signal an end-of-data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition (see Fig.8).

# STATE OF THE $I^2C\mbox{-}\textsc{bus}$ interface during and after power-on reset

During power-on reset the internal SDA line is kept HIGH and the SDA pin is therefore high impedance. The SDA line remains HIGH until a master pulls it down to initiate communication.









# I<sup>2</sup>C-bus format

# ADDRESSING

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

#### SLAVE ADDRESS SELECTION (PIN 62)

The SAA2505H acts as slave receiver or a slave transmitter. Therefore the clock signal (SCL) is only an input signal. The data signal (SDA) is a bidirectional line. The SAA2505H slave addresses are shown in Table 4.

### Table 4I<sup>2</sup>C-bus address

| I <sup>2</sup> C-BUS LEVEL | I <sup>2</sup> C-BUS ADDRESS |
|----------------------------|------------------------------|
| 1                          | 59H                          |
| 0                          | 58H                          |

The subaddress bit A0 corresponds to the hardware address at pin 52 which allows the device to have 2 different addresses. This allows control of two DUET ICs via the same I<sup>2</sup>C-bus.

#### WRITE AND READ CYCLES

The l<sup>2</sup>C-bus configuration for a write cycle is shown in Table 5. The write cycle is used to write the bytes to memory and control registers.

The I<sup>2</sup>C-bus configuration for a read cycle is shown in Table 6. The read cycle is used to read bytes from memory and control registers.

#### Table 5 I<sup>2</sup>C-bus write sequence

| I <sup>2</sup> C-BUS MASTER              | SAA2505H    |
|------------------------------------------|-------------|
| START                                    | -           |
| I <sup>2</sup> C-bus address of SAA2505H | -           |
| Write                                    | -           |
| _                                        | acknowledge |
| Address high part                        | _           |
| -                                        | acknowledge |
| Address low part                         | -           |
| _                                        | acknowledge |
| Data high part                           | -           |
| _                                        | acknowledge |
| Data medium part                         | -           |
| _                                        | acknowledge |
| Data low part                            | -           |
| _                                        | acknowledge |
| Data high part                           | -           |
| _                                        | acknowledge |
| Data medium part                         | -           |
| _                                        | acknowledge |
| Data low part                            | -           |
| -                                        | acknowledge |
| Continued exchang                        | es          |
| STOP Condition                           | -           |

# SAA2505H

| I <sup>2</sup> C-BUS MASTER              | SAA2505H         |
|------------------------------------------|------------------|
| START                                    | _                |
| I <sup>2</sup> C-bus address of SAA2505H | -                |
| Write                                    | -                |
| _                                        | acknowledge      |
| Address high part                        | -                |
| _                                        | acknowledge      |
| Address low part                         | -                |
| _                                        | acknowledge      |
| START                                    | -                |
| I <sup>2</sup> C-bus address of SAA2505H | -                |
| Read                                     | -                |
| _                                        | acknowledge      |
| _                                        | data high part   |
| -                                        | acknowledge      |
| _                                        | data medium part |
| _                                        | acknowledge      |
| _                                        | data low part    |
| _                                        | acknowledge      |
| _                                        | data high part   |
| _                                        | acknowledge      |
| _                                        | data medium part |
| _                                        | acknowledge      |
| _                                        | data low part    |
| _                                        | acknowledge      |
| Continued Exchang                        | es               |
| STOP Condition                           | _                |

Table 6I<sup>2</sup>C-bus read sequence

All RAM and peripheral registers are mapped into a common 16-bit address range. The data words are all MSB padded to 24-bit, however, the on-chip RAM is 20-bit and therefore the 4 MSBs are padded with zeros.

| START  | STOP   | MEMORY BLOCK      |
|--------|--------|-------------------|
| \$0    | \$1FFF | DSP1 X memory     |
| \$2000 | \$3FFF | DSP1 Y memory     |
| \$4000 | \$5FFF | DSP2 X memory     |
| \$6000 | \$7FFF | DSP2 Y memory     |
| \$8000 | \$9FFF | control registers |

Power supply connections and EMC

The digital part of the chip has in total 13 positive supply line connections and 13 ground connections. To minimise radiation the device should be put on a double layer PCB with, on one side, a large ground plane. The ground supply lines should have a short connection to this ground plane. The supply line connections should have minimum inter-pin PCB track impedances. A low reactance (Q) ferrite bead/capacitor network in the positive supply line can be used as a high frequency filter. Special attention should be paid to the analog supply lines (V<sub>DDA</sub> and V<sub>SSA</sub>).

# Boundary scan test interface

The SAA2505H has a 5 pin boundary scan test interface which implements the three required commands of the IEEE1149; BYPASS, SAMPLE and EXTEST.

The boundary scan test interface uses the following pins TDI (pin 47), TMS (pin 48), TCK (pin 49), TRST (pin 50) and TDO (pin 51). Naming and use of the pins is as per IEEE recommendations.

Though  $\overline{\text{TRST}}$ , TMS and TDI have internal pull-up resistors there should also be system level pull-up resistors.

# SAA2505H

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                            | PARAMETER                                                 | CONDITIONS                                                              | MIN.  | MAX.  | UNIT |
|-----------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-------|-------|------|
| V <sub>DDD</sub>                  | digital supply voltage                                    |                                                                         | -0.3  | +3.3  | V    |
| $\Delta V_{DDD}$                  | voltage difference between two<br>supply voltage pins     |                                                                         | -     | 330   | mV   |
| I <sub>IK</sub>                   | DC input clamp diode current                              | $V_{\rm I} < -0.3$ V or $V_{\rm I} > V_{\rm DDD}$ + 0.3 V               | -     | ±10   | mA   |
| I <sub>OK</sub>                   | DC output clamp diode current                             | output type 4 mA; $V_O < -0.3$ V or $V_O > V_{DDD} + 0.3$ V             | -     | ±10   | mA   |
| I <sub>O</sub>                    | DC output source or sink current                          | output type 4 mA;<br>-0.3 V < V <sub>O</sub> < V <sub>DDD</sub> + 0.3 V | -     | ±10   | mA   |
| I <sub>DDD</sub> I <sub>SSD</sub> | DC current per supply pin $(V_{DDD} \text{ or } V_{SSD})$ |                                                                         | -     | ±500  | mA   |
| T <sub>amb</sub>                  | operating ambient temperature                             |                                                                         | 0     | 70    | °C   |
| T <sub>stg</sub>                  | storage temperature range                                 |                                                                         | -55   | +125  | °C   |
| LTCH                              | latch-up protection                                       | CIC specification/test method                                           | 100   | -     | mA   |
| V <sub>ESD</sub>                  | electrostatic discharge sensitivity                       | note 1                                                                  | -2000 | +2000 | V    |
|                                   | for all pins                                              | note 2                                                                  | -300  | +300  | V    |

#### Notes

- 1. Human body model: equivalent to discharging a 100 pF capacitor through a 1500  $\Omega$  resistor.
- 2. Machine model: equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  resistor.

# THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                               | VALUE | UNIT |
|----------------------|---------------------------------------------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient in free air | 45    | K/W  |

### CHARACTERISTICS

Digital I/O at  $T_{amb} = 0$  to 70 °C;  $V_{DDD} = 3.0$  to 3.6 V; unless otherwise specified.

| SYMBOL                | PARAMETER                                           | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT |
|-----------------------|-----------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| V <sub>DDD</sub>      | digital supply voltage                              |                                                                   | 3    | 3.3  | 3.6  | V    |
| V <sub>DDA</sub>      | analog supply voltage for the<br>crystal oscillator |                                                                   | 3    | 3.3  | 3.6  | V    |
| I <sub>DDD</sub>      | digital supply current                              | $f_{xtal} = 41 \text{ MHz}$ ; maximum activity of the DSP         | -    | tbf  | tbf  | mA   |
| I <sub>DD(xtal)</sub> | supply current for the crystal oscillator           | $f_{xtal} = 41 \text{ MHz}$ ; functional mode                     | -    | tbf  | tbf  | mA   |
| P <sub>tot</sub>      | total power dissipation                             | $f_{xtal} = 41 \text{ MHz}$ ; maximum activity of the DSP         | -    | tbf  | tbf  | W    |
| V <sub>hys</sub>      | schmitt trigger hysteresis                          | pin type SCHMITCD                                                 | 0.4  | -    | 0.7  | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                            | $I_o = -3$ mA; pin types A, B and C                               | 2.0  | _    | -    | V    |
| V <sub>IL</sub>       | LOW-level input voltage                             | $V_{DDD}$ = 3.0 V; I <sub>o</sub> = 3 mA;<br>pin types A, B and C | _    | -    | 0.8  | V    |

| SYMBOL                 | PARAMETER                                                             | CONDITIONS                                                                                                                    | MIN. | TYP. | MAX. | UNIT   |
|------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| V <sub>OH</sub>        | HIGH-level digital output voltage                                     | $I_o = -3$ mA; pin types A, B and C                                                                                           | 2.4  | _    | -    | V      |
| V <sub>OL</sub>        | LOW-level digital output voltage                                      | V <sub>DDD</sub> = 3.0 V; I <sub>o</sub> = 3 mA;<br>pin types A, B and C                                                      | -    | -    | 0.4  | V      |
| V <sub>OL(I2C)</sub>   | LOW-level digital output voltage and I <sup>2</sup> C-bus data output | I <sub>o</sub> = 8 mA; pin type D                                                                                             | -    | -    | 0.4  | V      |
| I <sub>LO(Z)</sub>     | output leakage current, 3-state outputs                               | V <sub>o</sub> = 0 or V <sub>DDD</sub> ;<br>pin types A, B and C                                                              | -    | -    | ±5   | μA     |
| R <sub>pu(int)</sub>   | internal pull-up resistor to V <sub>DDDX</sub>                        | pin type B                                                                                                                    | _    | 76   | -    | kΩ     |
| R <sub>pd(int)</sub>   | internal pull-down resistor to<br>V <sub>SSDX</sub>                   | pin type A                                                                                                                    | -    | 76   | -    | kΩ     |
| t <sub>i(r)</sub>      | input rise time                                                       | V <sub>DDD</sub> = 3.6 V                                                                                                      | -    | tbf  | 3.6  | ns     |
| t <sub>i(f)</sub>      | input fall time                                                       | V <sub>DDD</sub> = 3.6 V                                                                                                      | -    | tbf  | 3.6  | ns     |
| t <sub>o(r)</sub>      | output rise time                                                      | pin types E, F and G;<br>V <sub>DDD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C;<br>process = 0 $\sigma$ ; C <sub>L</sub> = 20 pF | _    | -    | 3.0  | ns     |
| t <sub>o(f)</sub>      | output fall time                                                      | pin types E, F and G;<br>$V_{DDD} = 3.3 V$ ; $T_{amb} = 25 °C$ ;<br>process = 0 $\sigma$ ; $C_L = 20 pF$                      | -    | -    | 3.5  | ns     |
| Oscillator             | input/output                                                          |                                                                                                                               |      |      |      |        |
| f <sub>xtal</sub>      | crystal frequency                                                     |                                                                                                                               | 40   | 40.5 | -    | MHz    |
| V <sub>xtal</sub>      | voltage across the crystal                                            |                                                                                                                               | 3.0  | 3.3  | 3.6  | V      |
| g <sub>m</sub>         | transconductance                                                      | at start-up                                                                                                                   | 10.5 | 19   | 32   | mS     |
|                        |                                                                       | in operating range                                                                                                            | 3.6  | _    | 38   | mS     |
| C <sub>L(CLK)</sub>    | capacitive load of clock output                                       |                                                                                                                               | -    | 500  | 1000 | fF     |
| T <sub>cy(STRTU)</sub> | number of cycles in start-up time                                     | depends on quality of the external crystal                                                                                    | -    | 1000 | -    | cycles |

# SAA2505H

### TIMING CHARACTERISTICS

| SYMBOL                   | PARAMETER                                                                                        | CONDITIONS                                                                    | MIN.                     | MAX. | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------|------|------|
| Serial digi              | tal inputs and outputs; (see Fig.9)                                                              | 1                                                                             |                          | •    | -1   |
| t <sub>r</sub>           | rise time                                                                                        | T <sub>cy</sub> = 50 ns                                                       | -                        | 7.5  | ns   |
| t <sub>f</sub>           | fall time                                                                                        | T <sub>cy</sub> = 50 ns                                                       | -                        | 7.5  | ns   |
| T <sub>cy</sub>          | bit clock cycle time                                                                             | -                                                                             | 70                       | -    | ns   |
| t <sub>BCK(H)</sub>      | bit clock time HIGH                                                                              | T <sub>cy</sub> = 50 ns                                                       | 17.5                     | -    | ns   |
| t <sub>BCK(L)</sub>      | bit clock time LOW                                                                               | T <sub>cy</sub> = 50 ns                                                       | 17.5                     | -    | ns   |
| t <sub>s;DAT</sub>       | data set-up time host                                                                            | T <sub>cy</sub> = 50 ns                                                       | 320                      | -    | ns   |
| t <sub>s;DAT</sub>       | data set-up time I <sup>2</sup> S-bus input                                                      |                                                                               | 10                       | -    | ns   |
| t <sub>h;DAT</sub>       | data hold time host                                                                              | T <sub>cy</sub> = 50 ns                                                       | 50                       | -    | ns   |
| t <sub>h;DAT</sub>       | data hold time I <sup>2</sup> S-bus input                                                        |                                                                               | 10                       | -    | ns   |
| t <sub>s;WS</sub>        | word select set-up time I <sup>2</sup> S-bus input                                               | T <sub>cy</sub> = 50 ns                                                       | 100                      | _    | ns   |
| t <sub>h;WS</sub>        | word select hold time I <sup>2</sup> S-bus input                                                 | T <sub>cy</sub> = 50 ns                                                       | 100                      | -    | ns   |
| t <sub>d;DAT</sub>       | data delay time host                                                                             |                                                                               | _                        | 20   | ns   |
| t <sub>d;WS</sub>        | word select delay time host                                                                      |                                                                               | _                        | 15   | ns   |
| I <sup>2</sup> C-bus tir | ning; (see Fig.10)                                                                               |                                                                               |                          |      |      |
| f <sub>SCL</sub>         | SCL clock frequency                                                                              |                                                                               | 0                        | 400  | kHz  |
| t <sub>BUF</sub>         | bus free between a STOP and START condition                                                      |                                                                               | 1.3                      | -    | μs   |
| t <sub>HD;STA</sub>      | hold time (repeated) start condition;<br>after this period the first clock pulse is<br>generated |                                                                               | 0.6                      | -    | μs   |
| t <sub>LOW</sub>         | LOW period of the SCL clock                                                                      |                                                                               | 1.3                      | -    | μs   |
| t <sub>HIGH</sub>        | HIGH period of the SCL clock                                                                     |                                                                               | 0.6                      | -    | μs   |
| t <sub>SU;STA</sub>      | set-up time for a repeated start condition                                                       |                                                                               | 0.6                      | -    | μs   |
| t <sub>HD;DAT</sub>      | data hold time                                                                                   |                                                                               | 0                        | 0.9  | μs   |
| t <sub>SU;DAT</sub>      | data set-up time                                                                                 | for standard mode I <sup>2</sup> C-bus<br>system t <sub>SU;DAT</sub> > 250 ns | 100                      | -    | ns   |
| t <sub>r</sub>           | rise time of both SDA and SCL                                                                    | f <sub>SCL</sub> = 400 kHz                                                    | $20 + 0.1C_{bus}^{(1)}$  | 300  | ns   |
|                          | signals                                                                                          | f <sub>SCL</sub> = 100 kHz                                                    | $20 + 0.1C_{bus}^{(1)}$  | 1000 | ns   |
| t <sub>f</sub>           | fall time of both SDA and SCL signals                                                            |                                                                               | $20 + 0.1 C_{bus}^{(1)}$ | 300  | ns   |
| t <sub>SU;STO</sub>      | set-up time for STOP condition                                                                   |                                                                               | 0.6                      | -    | μs   |
| C <sub>L(bus)</sub>      | capacitive load for each bus line                                                                |                                                                               | _                        | 400  | pF   |
| t <sub>SP</sub>          | pulse width of spikes which must be suppressed by the input filter                               | f <sub>SCL</sub> = 400 kHz                                                    | 0                        | 50   | ns   |

### Note

1.  $C_{bus}$  = bus line capacitance in pF.



SAA2505H



\_

1998 Mar 10

23

# SAA2505H



\_

24

# SAA2505H

#### PACKAGE OUTLINE



# SAA2505H

# SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 50 and 300 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C.

#### Wave soldering

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

#### CAUTION

Wave soldering is NOT applicable for all QFP packages with a pitch (e) equal or less than 0.5 mm.

If wave soldering cannot be avoided, for QFP packages with a pitch (e) larger than 0.5 mm, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

# SAA2505H

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                         |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Objective specification         This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                                                                                           |                                                                                                         |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | ary specification This data sheet contains preliminary data; supplementary data may be published later. |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                                  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                         |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                                         |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                         |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |  |  |

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Norway: Box 1, Manglerud 0612, OSLO, Fax. +43 160 101 1210 Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Belgium: see The Netherlands Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Brazil: see South America Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, Tel. +48 22 612 2831, Fax. +48 22 612 2327 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Portugal: see Spain Romania: see Italy Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +852 2319 7888, Fax. +852 2319 7700 Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

545102/1200/01/pp28

Date of release: 1998 Mar 10

Document order number: 9397 750 02979

Let's make things better.







SCA57

Internet: http://www.semiconductors.philips.com

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22 08007 BARCELONA Tel. +34 3 301 6312, Fax. +34 3 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Tel. +381 11 625 344, Fax.+381 11 635 777