## INTEGRATED CIRCUITS ## DATA SHEET # **SA1630**IF quadrature transceiver Product specification Supersedes data of 1998 Jul 21 IC17 Data Handbook 2000 Oct 23 ## IF quadrature transceiver **SA1630** #### **DESCRIPTION** The SA1630 is a 70–400 MHz I/Q transceiver for wireless LAN. The Receive Path contains a digitally gain controlled linear IF amplifier, a pair of quadrature down conversion mixers and a pair of baseband amplifiers. The transmit path contains a pair of quadrature up conversion mixers that transposes a quadrature baseband input signal up to IF frequency. An external VCO signal is divided internally and provides quadrature local oscillator signals for the mixers. Another divider chain, reference divider and phase detector are provided to avoid the need for an external synthesizer. To keep power consumption to a minimum the transmit, receive and local oscillator functions can be powered down under digital control. #### **FEATURES** - Low supply voltage operation of 2.7 V for main chip and 2.9 V for charge pump. - Low current consumption: 33.5 mA in RX, 26.5 mA in TX, typical at 3 V. - Flexible power up/down options. - Optional 2.5 V regulated reference voltage available during transmit. - Input IF frequency range of 70-400 MHz. - Internal IF PLL for synthesizing the local IF oscillator signal. - Bandwidth of baseband Tx inputs is 20 MHz and that of baseband Rx outputs is 8.5 MHz. - Designed for IEEE 802.11 wireless LAN using Direct Sequence Spread Spectrum modulation. - Control registers power up in a default state. - Only a standard reference input frequency required, choice of 8, 11, 22 or 44 MHz. - Digital gain control of 70 dB in steps of 2 dB. - Rx Baseband amplifiers are capable of driving 1 kΩ ||15 pF - Rx Baseband o/p's clamp symmetrically, above 1 Vp-p in order to prevent dc bias shift under overdrive conditions. - Package: LQFP48, PCMCIA compatible #### **APPLICATIONS** - IF circuitry for IEEE 802.11 DSSS wireless LAN. - Applications for high speed wireless data. Figure 1. Pin Configuration #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | DWG # | |----------------------------------------------|-------------------|------------|----------| | 48–Pin Plastic Low Profile Quad Flat package | -40 to +85 °C | SA1630BE | SOT313-2 | Figure 2. Block Diagram ## IF quadrature transceiver SA1630 ## **PIN DESCRIPTIONS** | Pin No. | Pin Name | Description | |------------------------|----------------------|--------------------------------------------------------------------------------| | 1, 3 | V <sub>CC</sub> Rx | Supply Pin for Rx section (IF circuits) | | 2, 27,<br>44,47,<br>48 | GNDRx | Ground pins for Rx section (IF circuits) | | 4 | PLL_ON | One of the three digital CMOS logic control inputs to the mode control section | | 5 | Rx_ON | One of the three digital CMOS logic control inputs to the mode control section | | 6 | GNDHDR | Substrate ground | | 7 | GCO | Control bit 0 for IF VGA gain control, CMOS input | | 8 | GC1 | Control bit 1 for IF VGA gain control, CMOS input | | 9 | GC2 | Control bit 2 for IF VGA gain control, CMOS input | | 10 | GC3 | Control bit 3 for IF VGA gain control, CMOS input | | 11 | GC4 | Control bit 4 for IF VGA gain control, CMOS input | | 12 | GC5 | Control bit 5 for IF VGA gain control, CMOS input | | 13, 14 | GND_BB | Ground pin for Rx baseband circuits | | 15 | V <sub>CC</sub> _BB | Supply Pin for Rx Baseband circuits | | 16 | Q_RXOUT | Quadrature–phase Rx baseband output, single–ended | | 17 | I_RxOUT | In–phase Rx baseband output, single–ended | | 18 | I_Tx IN | In-phase differential Tx baseband input, positive | | 19 | I_Tx INX | In-phase differential Tx baseband input, negative | | 20 | Q_Tx IN | Quadrature differential Tx baseband input, positive | | 21 | Q_Tx INX | Quadrature differential Tx baseband input, negative | | 22 | V <sub>CC</sub> _DIG | Supply for digital circuits | | 23 | Tx_ON | One of the Three digital CMOS logic control inputs to the mode control section | | 24 | GNDDIG | Digital ground | | 25 | CLK INX | Differential reference input for synthesizer, negative | | 26 | CLK IN | Differential reference input for synthesizer, positive | | 28 | LO_IN | Differential LO input,positive | | 29 | LO INX | Differential LO input, negative | | 30 | LOCK | Test control output and synthesizer lock indicator | | 31 | STROBE | Serial bus strobe input | | 32 | CLOCK | Serial bus clock input | | 33 | DATA | Serial bus data input | | 34 | V <sub>CC</sub> CP | Supply for charge pump circuits | | 35 | CP | Charge pump output | | 36 | GNDCP | Ground for charge pump circuits | | 37 | I <sub>REF</sub> | Charge pump reference current | | 38 | V <sub>REF</sub> 2.5 | Reference voltage of 2.5V available for external use | | 39 | $V_{CC}TxRx$ | Supply pin used by Tx circuits | | 40,41 | GNDTxRx | Ground pins used by Tx circuits | | 42 | TxIFOUTX | Differential transmitter IF output (open collector), positive | | 43 | TxIFOUT | Differential transmitter IF output (open collector), negative | | 45 | RxIF INX | Differential receiver IF input, negative | | 46 | RxIF IN | Differential receiver IF input, positive | ## IF quadrature transceiver SA1630 #### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNITS | |-------------------|------------------------------------------------------|--------------------------------|-------| | V <sub>CCXX</sub> | Supply voltages | -0.3 to +6.0 | V | | V <sub>IN</sub> | Voltage applied to any other pin | -0.3 to V <sub>CCXX</sub> +0.3 | V | | ΔVG | Any GND pin to any other GND pin | 0 | V | | P <sub>D</sub> | Power dissipation, T <sub>A</sub> = 25°C (still air) | 300 | mW | | $T_JMAX$ | Maximum operating junction temperature | 150 | °C | | P <sub>MAX</sub> | Maximum power input/output | +20 | dBm | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | RATING | UNITS | |---------------------|-------------------------------------|------------|-------| | V <sub>CCXXXX</sub> | Supply voltages: | 2.7 to 3.6 | V | | V <sub>CC</sub> CP | Charge pump supply voltage | 2.7 to 3.6 | V | | T <sub>amb</sub> | Operating ambient temperature range | -40 to +85 | °C | #### NOTES: #### **MODE CONTROL** | NO: | PLL_ON | RX_ON | TX_ON | STATE DESCRIPTION | MODE | 2.5 V REF | |-----|--------|-------|-------|----------------------------------|----------|-----------| | 1 | 0 | Х | Х | SLEEP mode | SLEEP | Off | | 2 | 1 | 0 | 1 | Synthesizer ON, Rx STDBY, Tx OFF | WAIT | Off | | 3 | 1 | 1 | 1 | Synthesizer ON, Rx STDBY, Tx ON | TRANSMIT | On | | 4 | 1 | 1 | 0 | Synthesizer ON, Rx ON, Tx OFF | RECEIVE | Off | | 5 | 1 | 0 | 0 | Synthesizer ON, Rx OFF, Tx ON | TRANSMIT | Off | <sup>&#</sup>x27;0' - Logic LOW #### 1. Sleep mode (PLL OFF, Rx OFF, Tx OFF) In this mode everything is switched off except the 3–wire digital bus. As long as the digital supply is still on, the programmed values are active and the 3–wire bus will continue to be programmable. #### 2. Wait Mode (Tx Off, Rx Standby) PLL is on. Receiver is in the reduced current standby mode and the transmitter is completely switched off. This mode maybe useful if the PLL is to be kept on and is waiting for a quick turn—on to either transmit or receive modes, especially when Rx outputs are AC coupled. #### 3. Transmit mode (Rx standby) The PLL and transmitter are on. The receive section is in a reduced current mode wherein most of the Rx circuitry is powered down except for the bias and baseband circuits needed to hold the baseband output voltages in the active state. This mode is useful if the Rx baseband outputs are AC coupled via a large capacitor and the application demands quick turn—on for the Rx, from Tx. #### 4. Receive Mode (Tx Off) The Transmitter is completely shut-off. The PLL and receiver sections are operating. #### 5. Transmit Mode (Rx OFF) PLL and Transmit sections are on. However, the Receiver is completely shut–down. This mode is useful if the Rx baseband outputs are DC coupled to the external world. <sup>1.</sup> There are no ESD protection diodes between pins 42, 43 and V<sub>CC</sub> to allow higher AC peak voltage. The ESD protection level has thus been reduced. Proper ESD handling precautions should be followed. <sup>&#</sup>x27;1' - Logic HIGH <sup>&#</sup>x27;X' – Don't Care ## IF quadrature transceiver SA1630 ## **RX VGA CONTROL TABLE** | GC5 | GC4 | GC3 | GC2 | GC1 | GC0 | DECIMAL NUMBER | REDUCTION<br>FROM Gmax | |-----|-----|-----|-----|-----|-----|----------------|------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | -2 | | 0 | 0 | 0 | 0 | 1 | 0 | 2 | -4 | | 0 | 0 | 0 | 0 | 1 | 1 | 3 | -6 | | 0 | 0 | 0 | 1 | 0 | 0 | 4 | -8 | | 0 | 0 | 0 | 1 | 0 | 1 | 5 | -10 | | 0 | 0 | 0 | 1 | 1 | 0 | 6 | -12 | | 0 | 0 | 0 | 1 | 1 | 1 | 7 | -14 | | 0 | 0 | 1 | 0 | 0 | 0 | 8 | -16 | | 0 | 0 | 1 | 0 | 0 | 1 | 9 | -18 | | 0 | 0 | 1 | 0 | 1 | 0 | 10 | -20 | | 0 | 0 | 1 | 0 | 1 | 1 | 11 | -22 | | 0 | 0 | 1 | 1 | 0 | 0 | 12 | -24 | | 0 | 0 | 1 | 1 | 0 | 1 | 13 | -26 | | 0 | 0 | 1 | 1 | 1 | 0 | 14 | -28 | | 0 | 0 | 1 | 1 | 1 | 1 | 15 | -30 | | 0 | 1 | 0 | 1 | 1 | 1 | 23 | -32 | | 0 | 1 | 1 | 0 | 0 | 0 | 24 | -34 | | 0 | 1 | 1 | 0 | 0 | 1 | 25 | -36 | | 0 | 1 | 1 | 0 | 1 | 0 | 26 | -38 | | 0 | 1 | 1 | 0 | 1 | 1 | 27 | -40 | | 0 | 1 | 1 | 1 | 0 | 0 | 28 | -42 | | 0 | 1 | 1 | 1 | 0 | 1 | 29 | -44 | | 0 | 1 | 1 | 1 | 1 | 0 | 30 | -46 | | 0 | 1 | 1 | 1 | 1 | 1 | 31 | -48 | | 1 | 1 | 0 | 1 | 0 | 0 | 52 | -50 | | 1 | 1 | 0 | 1 | 0 | 1 | 53 | -52 | | 1 | 1 | 0 | 1 | 1 | 0 | 54 | -54 | | 1 | 1 | 0 | 1 | 1 | 1 | 55 | -56 | | 1 | 1 | 1 | 0 | 0 | 0 | 56 | -58 | | 1 | 1 | 1 | 0 | 0 | 1 | 57 | -60 | | 1 | 1 | 1 | 0 | 1 | 0 | 58 | -62 | | 1 | 1 | 1 | 0 | 1 | 1 | 59 | -64 | | 1 | 1 | 1 | 1 | 0 | 0 | 60 | -66 | | 1 | 1 | 1 | 1 | 0 | 1 | 61 | -68 | | 1 | 1 | 1 | 1 | 1 | 0 | 62 | -70 | ## IF quadrature transceiver SA1630 #### DC ELECTRICAL CHARACTERISTICS $V_{CC}XXX\text{=+3 V};~V_{EE}XXX\text{=0V};~~T_{amb}\text{=25 }^{\circ}\text{C},~\text{unless otherwise stated}.$ | OVMDOL | DADAMETER | TEST SOMBITION | | LIMITS | | UNITS | |-----------------------|---------------------------------------|--------------------------------------------------|-----------------------|--------|---------------------|-------| | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIIS | | I <sub>CC-4</sub> | Supply Current, Receive (mode #4) | PLL_ON=Rx_ON=Hi<br>Tx_ON = Low | | 33.5 | 41.5 | mA | | I <sub>CC-2</sub> | Supply Current, Wait (mode #2) | Wait mode (2) PLL_ON = Hi Tx_ON = Hi Rx_ON = Low | | 17 | 23 | mA | | I <sub>CC-3</sub> | Supply Current, Transmit (mode #3) | PLL_ON = TX_ON = Hi<br>RX_ON = Hi | | 26.5 | 34.5 | mA | | I <sub>CC-1</sub> | Supply Current, Sleep mode (mode #1) | PLL_ON = Low<br>RX_ON = DC<br>TX_ON = DC | | 0.012 | 0.1 | mA | | I <sub>CC-5</sub> | Supply current transmit (mode 5) | $PLL\_ON = Hi$ $T_{X}\_ON = RX\_ON = Low$ | | 22 | 28.5 | mA | | V <sub>REF</sub> _2.5 | Reference voltage (mode 3, enabled) | Load = 1.5 mA | | 2.5 | | V | | $Z_{OUT}V_{REF}$ | Output impedance of reference voltage | $\Delta I = 1.4 \text{ to } 1.6 \text{ mA}$ | | 15 | | Ω | | CMOS LOGI | C INPUTS (DATA, CLOCK, STROBE) | | | | | | | $V_{IH}$ | Input logic 1 level | | 2.0 | | V <sub>CCD</sub> | V | | $V_{IL}$ | Input logic 0 level | | 0 | | 0.8 | V | | l <sub>l</sub> | Input logic current | | | | 1 | μΑ | | C <sub>I</sub> | Input logic capacitance | | | | 4 | pF | | CMOS Logic | output (LOCK) | | | | | | | V <sub>OH</sub> | Output logic 1 level | $I_O = -2 \text{ mA}$ | V <sub>CCD</sub> -0.4 | | | V | | V <sub>OL</sub> | Output logic 0 level | I <sub>O</sub> = 2 mA | | | 0.4 | V | | CMOS Logic | Inputs (PLL_ON, RX_ON, TX_ON) | | | | | | | V <sub>IH</sub> | Input logic 1 level | | 2.0 | | V <sub>CCTXRX</sub> | V | | $V_{IL}$ | Input logic 0 level | | 0 | | 0.8 | V | | II | Input logic current | | | | 1 | μΑ | ## IF quadrature transceiver SA1630 #### AC ELECTRICAL CHARACTERISTICS IF TRANSMIT MODULATOR (Mode #3, Tx ON Rx Standby) $V_{CC}XXX = +3 V$ ; GNDXXX = 0 V; LO\_in = 100 mV peak at 704 MHz, CLKin = 100 mV peak at 22 MHz, $T_{amb} = 25$ °C, unless otherwise stated. | SYMBOL | DADAMETED | TEST CONDITION | | UNITS | | | |--------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------|-----|----------------------|------|--------| | STMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIIS | | BW <sup>4,5</sup> | Input modulation bandwidth | 500 ohms source impedance | 22 | | | MHz | | V <sub>IN</sub> | Input signal amplitude, Differential <sup>1</sup> | Voltage common mode = 1 to 2 V | | 1 | | Vpp | | THD_3 | Third harmonic distortion <sup>5</sup> | Input signal amplitude = 1 V <sub>PP</sub> ,<br>8 MHz, V <sub>CM</sub> = 1.5 | | -55 | -45 | dBc | | R <sub>INTx</sub> | Input resistance | Between pins I $_T_XIN$ , I $_T_XINX$<br>Q $_T_XIN$ , Q $_T_XINX$ | | 98 | | kΩ | | C <sub>INTx</sub> <sup>4</sup> | Input Capacitance | Between pins $I\_T_XIN$ , $I\_T_XINX$<br>$Q\_T_XIN$ , $Q\_T_XINX$ | | | 2 | pF | | | Minimum Tx output DC voltage | $V_{IN} = IV_{PP}$<br>$V_{CM}I = V_{CM}Q = V_{CC}/2$ | | V <sub>CC</sub> -0.3 | | V | | IO DC | Mean output DC current | At T <sub>X</sub> IF <sub>OUT</sub> and T <sub>X</sub> IF <sub>OUTX</sub> | | 2 | 2.75 | mA | | | Output current DC offset <sup>4</sup> | Mismatch at T <sub>X</sub> IF <sub>OUT</sub> and T <sub>X</sub> IF <sub>OUTX</sub> | | | 40 | μΑ | | | Output current available <sup>2</sup> | At $T_XIF_{OUT}$ and $T_XIF_{OUTX}$ | | 0.475 | | mA rms | | | Output differential voltage <sup>1,2</sup> | 400 Ω tuned load <sup>2</sup> | | 190 | | mV rms | | CS | Carrier suppression <sup>1,3</sup> | Differential output | 28 | 36 | | dBc | | SBS | SB Suppression <sup>1,3</sup> | f <sub>OUT</sub> = 352 MHz | 35 | 47 | | dBc | | | Noise floor | offset = 10 MHz | | 156 | | dBc/Hz | | $\DeltaG^4$ | Gain stability <sup>6</sup> | | | 0.5 | 2.0 | dB | | t <sub>ON</sub> <sup>4</sup> | Turn-on time | T <sub>X</sub> ON, R <sub>X</sub> ON transition to transmit signal at 90% level | | 4 | | μs | | T <sub>OFF</sub> <sup>4</sup> | Turn-off time | T <sub>X</sub> _ON, R <sub>X</sub> _ON transition to transmit signal at 10% level | | 4 | | μs | #### NOTES: - 1. Tx inputs are differential sine wave, 0.5 V peak, with quadrature relationship between I and Q Tx input. The output spectrum will be SSB. The tone is at a frequency of 1 MHz. - The output current in each arm is the same but 180 degrees out of phase with each other. Also the tuned load of 400 ohms differential, is assumed. The power delivered to 400 ohms will be –10.4 dBm (typ.). The output current measurement is indirect based on output power measurement according to P = 10 log I<sup>2</sup>rms (400Ω)/IMV. See typical performance characteristic curve. - 3. This is measured with respect to the SSB output. - 4. Guaranteed by design and or characterization but not final tested. - 5. The input bandwidth may be verified by measuring the output THD and signal level using a DSB spectrum where I = Q. - 6. Measured over temperature and supply. ## IF quadrature transceiver SA1630 #### AC ELECTRICAL CHARACTERISTICS IF RECEIVER DEMODULATOR (Mode #4, Rx\_ON, Tx\_OFF) $V_{CC}XXX = +3 V = GNDXXX = 0V$ ; LO IN = 100 m $V_{peak}$ at 704 MHz, CLKIN = 100 m $V_{peak}$ , at 22 MHz, $V_{amb} = 25 \, ^{\circ}$ C, unless otherwise stated. | SYMBOL | DADAMETED | TEST CONDITION | | LIMITS | | UNITS | |------------------------------|----------------------------------------------|-----------------------------------------------------------------------------|-------|-------------|-----|-----------| | STWBUL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIIS | | RInRx | Differential input impedance | f <sub>IN</sub> = 352 MHz | | 6.6K 0.7 | | kΩ pF | | VG | Voltage gain | AGC at maximum gain | 81 | 88 | | dB | | NF | Input noise figure <sup>1</sup> | VGA at maximum gain | | 7.5 | | dB | | | AGC range | | 67 | 70 | | dB | | | AGC step size | | | 2 | | dB | | | AGC differential error | | | | 2 | dB | | | AGC settling time | any AGC step | | | 200 | nS | | | Channel matching gain phase | | | 0.1<br>0.25 | | dB<br>deg | | | Output DC offset between IRx Out and QRx Out | Maximum Gain, Output at 1 MHz | | 6 | | mV | | OVS | Outside a suite a | AGC G <sub>MIN</sub> , into load <sup>2</sup> | 0.9 | 1.15 | | Vp–р | | 005 | Output voltage swing | AGC Gain, except G <sub>MIN</sub> | 0.975 | 1.4 | | Vp–р | | | Output common mode voltage | | | 1.9 | | V | | | Output impedance | | | 7 | | Ω | | THD <sup>3</sup> | Total Harmonic Distortion | Max. Gain, rated output at 1 MHz | | 3 | | % | | BW <sup>5</sup> | Rx Bandwidth | | 7 | 8.5 | 10 | MHz | | t <sub>ON</sub> <sup>4</sup> | Turn-on time | R <sub>X</sub> _ON, T <sub>X</sub> _ON transition to baseband signal out | | | 2 | μs | | t <sub>OFF</sub> 4 | Turn-off time | R <sub>X</sub> _ON, T <sub>X</sub> _ON transition to no baseband signal out | | | 2 | μs | #### NOTES: - 1. The Receive input is to be differential (using a balun or a differential source such as a differential SAW filter) and matched to external generator's impedance (ex: 50 ohms). The balun may or may not provide any impedance transformation depending on availability. An external L–C matching circuit can provide the rest of the impedance transformation and absorb the input capacitance of the receiver input. Such a differential input scheme is mandatory to avoid pickup, and keep the noise figure low. A shunt resistor across the input (value TBD) will be used to set the input impedance as a compromise between the matching ease in production versus the noise figure of the receiver. The system board layout has to keep the isolation between the receive inputs and the LO signal as high as possible. Otherwise the LO leakage will overload the receiver. - 2. The load is 1000 ohms in parallel with 15 pF of capacitor. - 3. THD is total harmonic distortion. We measure harmonics 2, 3, 4. - 4. Guaranteed by design. - 5. 3 dB bandwidth relative to a passband measurement taken at 1 MHz. 2000 Oct 23 ## IF quadrature transceiver SA1630 #### AC ELECTRICAL CHARACTERISTICS IF SYNTHESIZER $V_{CC}XXX = RX\_ON = TX\_ON = PLL\_ON = +3 V$ , $V_{EE}XXX = 0 V$ ; $LO\_IN = 100 \text{ mV}_{peak}$ at 704 MHz, $CLKIN = 100 \text{ mV}_{peak}$ at 22 MHz, $T_{amb} = 25 \,^{\circ}C$ , unless otherwise stated. | 0)/140.01 | DADAMETED. | TEST COMPLETION | | LIMITS | | | | | |--------------------------------|---------------------------------------------------------------|------------------------------------------------------|-------------------------|-------------------------|-------------------------|----------------|--|--| | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX. | UNITS | | | | f <sub>LO</sub> | Local oscillator input frequency range <sup>3</sup> | | 140 | | 800 | MHz | | | | Z <sub>LOIN</sub> | Differential input impedance | Between LO_IN and LO_INX | | 276 0.6 | | Ω pF | | | | $V_{LOIN}$ | LO input sensitivity <sup>4</sup> | 50 | | 350 | mVpk | | | | | | Programmable divider:<br>division range<br>step size | | 64 | 1 | 511 | | | | | f <sub>CLK</sub> | Reference clock maximum frequency <sup>3</sup> | | 1 | 44 | | MHz | | | | Z <sub>CLKIN</sub> | Differential input impedance | Between Clk <sub>IN</sub> and Clk <sub>INX</sub> | | 10 <br>1.0 | | kΩ<br>pF | | | | | CLK input sensitivity <sup>4</sup> | Referred to 50Ω | 50 | 200 | 400 | mVpk | | | | f <sub>CMIN</sub> | Phase detector minimum comparison frequency | | | 1 | | MHz | | | | f <sub>CMAX</sub> | Phase detector maximum comparison freq | Ref Divider = 44 | | 2.5 | | MHz | | | | I <sub>REF</sub> | Charge pump reference current | $R_{EXT} = 50K\Omega$ | | 31.25 | | μΑ | | | | I <sub>CP</sub> | Charge pump output current: C0C2 = 000 C0C2 = 111 step size | $I_{REF}$ = 31.25 $\mu$ A<br>$V_{CP}$ = $V_{CC}CP/2$ | 0.160<br>0.320<br>0.023 | 0.200<br>0.400<br>0.029 | 0.240<br>0.480<br>0.035 | mA<br>mA<br>mA | | | | $\frac{\Delta I_{CP}}{I_{CP}}$ | Relative output current variation <sup>1</sup> | I <sub>REF</sub> = 31.25 μA | | 1.3 | ±8 | % | | | | ΔI <sub>CP_M</sub> | Output current matching <sup>2</sup> | $I_{REF} = 31.25 \mu A$ $V_{CP} = V_{CC}CP/2$ | | | ±12 | % | | | | | Output leakage current | | | 0.2 | ± 15 | nA | | | | | Output current tolerance with temperature with output voltage | | | ±1<br>±5 | | % | | | | Serial Interf | ace <sup>3</sup> | | | | | | | | | f <sub>CLOCK</sub> | Clock frequency | | | | 10 | MHz | | | | t <sub>SU</sub> | Set-up time; DATA to clock,<br>CLOCK to STROBE | | 30 | | | ns | | | | t <sub>H</sub> | Hold time: CLOCK to DATA | | 30 | | | ns | | | | t <sub>W</sub> | Pulse width: CLOCK | | 30 | | | ns | | | | τγγ | Pulse width: STROBE | | 30 | | | ns | | | #### NOTES: 1. The relative output current variation is defined thus: $\frac{\Delta I_{OUT}}{I_{OUT}} = 2 \cdot \frac{\left(I_2 - I_1\right)}{I\left(I_2 + I_1\right)}$ ; WITH $V_1 = 0.7V$ , $V_2 = V_{CC}CP - 0.8V$ (see Figure 3). 2. The output current matching is measured when both (positive current and negative current) sections of the output charge pumps are on 3. Guaranteed by design. 4. Maximum level guaranteed by design. ## IF quadrature transceiver SA1630 Figure 3. Relative Output Current Variation #### APPLICATION DESCRIPTION #### General The 1630 performs the IF modulator and demodulator functionality for high–speed wireless data transceivers. The design is optimized for IEEE 802.11 wireless LAN using 11 chips/symbol Direct Sequence Spread Spectrum. #### **Transmitter** The IF quadrature transmitter baseband modulator input is driven differentially by the D/A converters in the DSP chip. The baseband signals are DC coupled for fast turn–on and turn–off and for constant carrier testing. The typical common–mode input voltage is VCC/2. The open collector outputs of the mixers are biased by two inductors, which are part of an LC tank. The LC tank matches the output impedance of the mixers to the input impedance of the upconverter chip (or any filter in between) and suppresses IF harmonics. An optional 2.5V reference is available during mode (3) and (5), the transmit mode with Rx in standby. This reference can be enabled or disabled via the 3 wire bus (in this mode). This voltage is provided for use by an external current DAC if needed. #### Receiver The receiver part of the SA1630 consists of an IF Variable gain amplifier, a quadrature demodulator and a pair of baseband amplifiers. The IF amplifier has its gain controlled by the DSP chip. This ensures linear operation of the receiver chain over a wide dynamic range of input signals. Linear operation is essential for resolving echo's due to multipath reception. The digital controlled AGC is meant for fast level training for the receiver. The high gain receiver, which is distributed between the IF and baseband part facilitates interfacing with the RF front—end chip, which normally have moderate gains (up to 20 dB), and SAW IF filters, which mostly have considerable loss (up to 8 dB) without external amplifiers. The baseband amplifiers have a high drive capability (1 Vpp into $1k\Omega$ , 15 pF for $V_{CC}$ = 3 V) that facilitates direct interfacing to the A/D converter without active external elements. The baseband amplifiers can interface directly to the Track/Hold switch/capacitor combination with capacitance values up to 15 pF. When sampled at 22MHz the output can settle to within 1/4 LSB when swinging 1 Vp–p. The chip has a unique mode in which the Rx is on standby while the Tx is ON. In this mode the Rx Baseband circuits are idling at reduced currents and all Rx I/O outputs retain their DC bias unchanged from their values when the Rx was fully ON. This mode is very essential if ac coupling through a large capacitor, such as, 10 nF is used. From this mode the chip can quickly be switched to the Rx ON mode (Tx OFF) without worrying about charging/discharging the large AC coupling capacitor. The VGA can be programmed in 2 ways: 1) Directly programming external control pins. 2) programming over the serial 3-wire bus. The former method can switch gain in less than 200 ns. The Rx baseband section also incorporates simple low pass active filters of the Sallen key type. The Rx bandwidth is mainly set by these filters. The function of these filters is twofold: 1) attenuate high frequency signals from the Rx mixers. 2) act as anti–aliasing filters for any A to D converters following this chip. #### IF synthesizer The SA1630 has an integrated synthesizer that uses an external VCO operating on twice the IF frequency. It is internally divided by 2 for obtaining quadrature signals. The divided VCO signal is not externally available. This minimizes the LO feedthrough to the IF input port and hence minimizes output dc glitches when the IF gain is switched. The PLL reference clock is derived from the 22 MHz DSP clock. The available divider ratios facilitate both 1 and 2 MHz phase comparison frequency from a 22 MHz and an optional 44 MHz clock respectively. In essence the reference divider will have programmable dividers ratios of 8, 11, 22 and 44. The VCO shall be fed from a stabilized supply. Such a stabilized supply is necessary in order to prevent oscillator jitters due to Rx/Tx switching. The effect of oscillator jitters is further minimized when using a high PLL loop bandwidth, which on its turn requires a high phase comparison frequency (1 MHz, preferably 2 MHz). If the IF Synthesizer is not used, the $\ensuremath{\mathsf{CLK}}_{\ensuremath{\mathsf{IN}}}$ pins should be terminated to ac ground. #### **Serial Programming Input** The serial input is a 3–wire input (CLOCK, STROBE, DATA) to program the counter ratios, charge pump current, status— and DC–offset register, mode select and test register. The programming data is structured into two 21–bit words; each word includes 4 chip address bits and 1 subaddress bit. Figure 2 shows the timing diagram of the serial input. When the STROBE = L, the clock driver is enabled and on the positive edges of the CLOCK the signal on DATA input is clocked into a shift register. When the STROBE = H, the clock is disabled and the data in the shift register remains stable. Depending on the value of the subaddress bit the data is latched into different working registers. Table 3 shows the contents of each word. ## IF quadrature transceiver SA1630 #### **Default States** Upon power up ( $V_{CC}$ DIG is applied) a reset signal is generated, which sets all registers to a default state. The logic level at the STROBE pin should be low during power up to guarantee a proper reset. These default states are shown in Table 2. #### Reference Divider The reference divider can be programmed to four different division ratios (:8, :11, :22, :44), see registers r0, r1; default setting: divide by 22. #### Main Divider The external VCO signal, applied to the $\mathrm{LO_{IN}}$ and $\mathrm{LO_{IN}}$ X inputs, is divided by two and then fed to the main divider (:N). The main divider is a programmable 9 bit divider, the minimum division ratio is divide by 64. The division ratio is binary coded and set in the registers n0 to n8. The default setting is a divide by 352. At the completion of a main divider cycle, a main divider output is generated which will drive the phase detector. #### **Phase Detector** The phase detector is a D-type flip-flop phase and frequency detector shown in Figure 5. The flip-flops are set by the negative edges of the output signals of the dividers. The rising edge of the signal L will reset the flip-flops after both flip-flops have been set. Around zero phase error this has the effect of delaying the reset for 1 reference input cycle. This avoids non-linearity or deadband around zero phase error. The flip-flops drive on-chip charge pumps. A source current from the charge pump acts to increase the VCO frequency; a sink current acts to decrease the VCO frequency. #### **Current Setting** The charge pump current is defined by the current set between the pin $I_{REF}$ and $V_{EE}CP.$ The current value to be set there is $31.2\mu A.$ This current can be set by an external resistor to be connected between the pin $I_{REF}$ and $V_{EE}CP.$ The typical value $R_{EXT}$ (current setting resistor) can be calculated with the formula $$R_{EXT} \; = \; \frac{V_{CC}CP{-}1.6V}{31.2\mu A} \; \; (44.87K \; \text{for 3V}) \label{eq:REXT}$$ The current can be set to zero by connecting the pin I<sub>REF</sub> to V<sub>CC</sub>CP. #### **Charge Pumps** The charge pumps at pin CP are driven by the phase detector and the current value is determined by the binary value of the charge pumps register CN = c2, c1, c0, default .4mA. The active charge pump current is typically: $$|I_{CP}| = (c0 + 2c1 + 4c2) \cdot 29\mu A + 200\mu A$$ #### **Lock Detect** The output LOCK is H when the phase detector indicates a lock condition. This condition is defined as a phase difference of less than $\pm 1$ cycle on the reference input $CLK_{IN}$ , $CLK_{IN}X$ . #### **Test Modes (Synthesizer, Transmit Mixer)** The LOCK output is selectable as a test output. Bits x0, x1 control the selection, the default setting is normal lock output as described in the Lock detect section. The selection of a Bit x0, x1 combination has a twofold effect: First it routes a divider output signal to the LOCK pin, second it disables mixer stages in the transmit path. Setting x0,1 = 11 disables both transmit path mixers. This mode can be used to prevent the transmitter from producing an IF output signal even if the transmit part is powered on. This can be used to simplify the control timing while commanding the transmit and receive simultaneously without the transmit part causing interference. Table 1. Test Modes | x0 | x1 | Synthesizer Signal | Transm | it Mixer | |----|-----|---------------------------------------------------------|---------|----------| | ΧU | X 1 | at LOCK Pin | Q-mixer | I-mixer | | 0 | 0 | normal lock detect | on | on | | 1 | 0 | CLK <sub>IN</sub> divided by reference<br>divider ratio | off | on | | 0 | 1 | LO <sub>IN</sub> ÷ 2 * (main divider ratio) | on | off | | 1 | 1 | main divider output, that goes to the phase detector | off | off | ## IF quadrature transceiver SA1630 Table 2. Definition of SA1630 Serial Registers | First | data w | ord: (s | hown | with d | efault v | /alues) | ) | | | | | | | | | | | | | | |-------|----------------|----------|----------|----------------|----------|-----------------------------------------|------------------|-------------------|----------|----------|----------------------|----------|---------------------|------------------|---------------|---------|----------|----------|----------|---------------------| | Ad | ddress | SA16: | 30 | Sub<br>Adr | | | | N | -Divid | er | | | | | rence<br>ider | Cha | arge-P | ump | Te | est | | MSB | | | | | | | | | | | | | | | | | | | | LSB | | a0 | a1 | a2 | а3 | sa | n0 | n1 | n2 | n3 | n4 | n5 | n6 | n7 | n8 | r0 | r1 | c0 | с1 | c2 | х0 | x1 | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | | | | Add | dress: | 4 bits | a0a | 3, fixed | to 111 | 0 | | | | | | | | | | | | | | | S | Sub:Ado | dress: | 1 bit, | bit, sa, fixed to 0 for first data word | | | | | | | | | | | | | | | | | | | N-Di | vider: | | | 8, valuency is 7 | | | 0000) t | o 511 ( | 11111 1 | 1111) al | lowed | for IF c | hoice, | default | 352 (a | ssumin | ig LO | | R | eferend | ce Divid | der Re | gister: | 2 bits | r0r1 | , 00 = / | 8, 01 = | : 11, 10 | = /22, | 11 = /4 | 4. Def | fault: 10 | ) | | | | | | | | | Chai | rge-Pu | mp Re | gister: | | | | | | | harge p | | values<br>1) | 000 = | minim | ım curi | rent to | 111 = n | naximu | m | | | | T | est Re | gister: | 2 bits | x0x | 1, defa | ult 00, s | see fun | ctional | descri | otion fo | r detail | S | | | | | | | | Seco | nd data | a word | l: (sho | vn witl | า defaเ | ılt valu | ies) | | | | | | | | | | | | | | | Ad | Address SA1630 | | | 630 Sub<br>Adr | | LLL Mode<br>Control | | I Offset Register | | | Q Offset<br>Register | | | VGA Gain Control | | | | | Cor | isc<br>itrol<br>its | | MSB | | | | | | | | | | | | | | | | | | | LS | SB | | a0 | a1 | a2 | а3 | sa | s0 | s1 | i0 | i1 | i2 | q0 | q1 | q2 | b0 | b1 | b2 | b3 | b4 | b5 | bc | vc | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | | | | Add | dress: | 4 bits | a0a | 3, fixed | to 111 | 0 | | | | | | | | | | | | | | | S | Sub:Ado | dress: | 1 bit, | sa, fixe | d to 1 f | or sec | ond dat | ta word | l | | | | | | | | | | | | | LLL N | Node co | ontrol: | 2 bits | s0, s1 | Not us | sed, alv | vays se | et to 0, | 0 | | | | | | | | | | | | | I Off | set Re | gister: | 3 bits | i0i2 | .10 No | t used, | always | s set to | 0, 0, 0 | | | | | | | | | | | | | Q Off | set Re | gister: | 3 bits | q0q | 2. q0. ( | Current | ly not b | eing u | sed, alv | ways s | et to 0, | 0, 0 | | | | | | | | | | VGA | Gain C | ontrol | | | | | | | maximu<br>e in thi | | n and 1<br>ment. | 11 111 1 | to minii | mum g | ain in 2 | dB inc | rement | ts. | | | V | 'GA Co | ontrol E | nable | | | | | GA is o | | ed by e | externa | l pins. | When I | oc=1 th | en bits | b0b | 5 contro | ol the V | GA. | | | | Regu | lator D | isable | | | | | | | | | npletely<br>Vc = 1, | | | | | =1 the r | eferend | се | ## IF quadrature transceiver SA1630 Figure 4. Serial Input Timing Sequence Figure 5. Phase Detector Structure with Timing Figure 6. Typical SA1630 Test Circuit ## IF quadrature transceiver SA1630 Figure 7. ## IF quadrature transceiver SA1630 Figure 8. Figure 9. Product specification Philips Semiconductors ## IF quadrature transceiver SA1630 2000 Oct 23 19 ## IF quadrature transceiver SA1630 #### LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm SOT313-2 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | e | H <sub>D</sub> | HE | L | Lp | > | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------| | mm | 1.60 | 0.20<br>0.05 | 1.45<br>1.35 | 0.25 | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9 | 7.1<br>6.9 | 0.5 | 9.15<br>8.85 | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55 | 0.95<br>0.55 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|--------|--------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT313-2 | 136E05 | MS-026 | | | <del>99-12-27</del><br>00-01-19 | ## IF quadrature transceiver SA1630 **NOTES** ### IF quadrature transceiver SA1630 #### Data sheet status | Data sheet status | Product<br>status | Definition [1] | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A. Date of release: 10-00 Document order number: 9397 750-07662 Let's make things better. Philips Semiconductors