# **SIEMENS** #### **GSM Receiver Circuit** **PMB 2402** Preliminary Data Bipolar IC #### **Features** - Heterodyne receiver with demodulator - Down mixing from 900 MHz receiver band to the base band - Demodulation and generation of I/Q-baseband components - Low mixer noise 10 dB (SSB) - Input high intercept point + 2 dB - Integrated 0° and 90° phase shifter - 82 dB AGC-range - On-chip second LO-oscillator with external tuning circuit - Two differential operational amplifiers - Low power consumption due to highly flexible powerdown capability - Wide input frequency range up to 1 GHz - Wide IF-range from 35 MHz to 100 MHz - Wide output frequency range up to 13.5 MHz - P-DSO-28-4 shrink package - Temperature range 25 °C to 85 °C #### **Applications** - Digital mobile cellular systems as GSM, DAMPS, JDC - Various demodulation schemes, such as PM, PSK, FSK, QAM, QPSK, GMSK - Space and power saving optimizations of existing discrete demodulator circuits | Туре | Version | Ordering Code | Package | |-----------|---------|---------------|------------------------------------------| | PMB 2402S | V 2.1 | Q67000-A6072 | P-DSO-28-4<br>(Shrink, SMD)) | | PMB 2402S | V 2.1 | Q67006-A6072 | P-DSO-28-4 (Shrink,<br>SMD, Tape + Reel) | #### **Functional Description** The PMB 2402 is a single-chip single-conversion heterodyn PM-receiver with phase shifting circuitry for the I/Q-phase baseband demodulation on chip. It also includes the second local oscillator, a gain controlled second IF-amplifier, two differential operational amplifiers for baseband filtering purposes and power down circuitry. The PMB 2402 is designed for digital mobile telephones according to the GSM-standard and other digital systems. Pin Configuration (top view) ### **Pin Definitions and Functions** | Pin No. | Symbol | Function | |---------|---------|------------------------------------------------| | 1 | SOI | Non-inverting in-phase signal output | | 2 | SOQ | Non-inverting quadratur signal output | | 3 | ĪNQ | Inverting op. amp. signal output (Q) | | 4 | OUTQ | Non-inverting op. amp. signal output (Q) | | 5 | OUTQ | Inverting op. amp. signal output (Q) | | 6 | INQ | Non-inverting op. amp. signal intput (Q) | | 7 | SOQ | Inverting quadratur signal output | | 8 | LO2E | External capacitors for oscillator | | 9 | LO2B | VCO-tuning circuit | | 10 | GND | Ground | | 11 | ĪFĪ | Inverting IF input | | 12 | IFI | Non-inverting IF input | | 13 | GC | Gain control input | | 14 | LO2O | VCO-signal output | | 15 | MO | Inverted output of first mixer | | 16 | МО | Non-inverted output of first mixer | | 17 | $V_{S}$ | Supply voltage | | 18 | SI | Non-inverted signal input of first mixer | | 19 | SI | Inverted signal input of first mixer | | 20 | PD1 | Power-down input 1 | | 21 | LO1 | Non-inverting input for first local oscillator | | 22 | LO1 | Inverting input for first local oscillator | | 23 | PD2 | Power-down input 2 | | 24 | SOI | Inverting in-phase signal output | | 25 | INI | Non-inverting op. amp. signal input (I) | | 26 | OUTI | Inverting op. amp. signal output (I) | | 27 | OUTI | Non-inverting op. amp. signal output (I) | | 28 | ĪNĪ | Inverting op. amp. signal input (I) | #### **Block Diagram** #### **Circuit Description** The input signal SI/SI and the amplified first local oscillator signal LO1/LO1 are mixed down to an intermediate frequency (IF). The open collector output of the mixer generates a differential current at pins MO/MO which is filtered by an external resonant circuit. The resulting voltage drives an external SAW-filter. The second local oscillator signal LO2 is generated in an on chip VCO and is fed to two dividers, which generate orthogonal signals at a quarter of VCO-frequency. The internal LO-signal is fed to an additionally divider, whose output signal LO2O is fed to the RF-signal of PLL-synthesizer. The filtered IF-signal reenters the chip at the IFI/IFI input, where it is amplified and demodulated to the final baseband output frequency with each of the orthogonal signals. The resulting in-phase and quadrature signals pass through differential output drivers and appear at SOI/SOI and SOQ/SOQ outputs, respectively. The amplification of the IF-signal before the second mixer stage is performed by a gain-controlled amplifier, the gain being determined by the voltage at the gain control input GC. Two differential operational amplifiers with the input signals INI/INI (INQ/INQ) and the output signals OUTI/OUTI (OUTQ/OUTQ) can be used as active filters. Differential signals and symmetrical circuitry are used throughout, except at the signal output. Bias drivers generate internal temperature- and supply voltage-compensated reference voltages required by various circuit blocks. Switching the power down inputs PD1 and PD2 from high to low (see table) sets the circuit from its normal operating mode into a mode with reduced supply current. | PD1 | PD2 | RF-Part | IF-Part | VCO/Divders | |-----|-----|---------|---------|-------------| | L | L | OFF | OFF | ON | | L | Н | OFF | ON | ON | | Н | L | ON | OFF | ON | | Н | Н | ON | ON | ON | **Internal Input / Output Circuits** #### **Electrical Characteristics** #### **Absolute Maximum Ratings** The maximum ratings may noy be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC will result. $T_{\rm A}$ = $-25~{\rm ^{\circ}C}$ to 85 ${\rm ^{\circ}C}$ | Parameter | Symbol | Lim | it Values | Unit | Remarks | | |-----------------------------------------------------|-----------------|----------------|-----------------------------|------------|----------------------------------------------------------|--| | | | min. | max. | | | | | Supply voltage | $V_{ extsf{S}}$ | - 0.5 | 7 | V | | | | Input/output voltage (any except open collector) | $V_{IO}$ | - 0.5<br>- 0.5 | V <sub>S</sub> + 0.5<br>7.5 | V | $V_{\rm S} \le 7 \ { m V}$<br>$V_{\rm S} \le 7 \ { m V}$ | | | Open collector output voltage (MO/MO) | $V_{\sf oc}$ | - 0.5<br>- 0.5 | V <sub>S</sub> + 2.5<br>7.5 | V | $V_{\rm S} \ge 5 \ { m V}$<br>$V_{\rm S} \ge 5 \ { m V}$ | | | Differential input voltage (any differential input) | $V_{I}$ | -3 | 3 | V | | | | Junction temperature | $T_{\rm j}$ | | 125 | °C | | | | Storage temperature | $T_{stg}$ | - 55 | 125 | °C | | | | Thermal resistence (junction to ambient) | $R_{thJA}$ | | 55 | K/W<br>K/W | PDSO-28<br>P-DSO-28-S | | ### **Operational Range** Within the operational range the IC operates as described in the circuit description. The AC/DC-characteristics limits are not guaranteed. $V_{\rm S}$ = 4.5 V to 5.5 V; $T_{\rm A}$ = – 25 °C to 85 °C; refer to test circuit 1. | Parameter | Symbol | Limi | it Values | Unit | Remarks | |-----------------------------------|-------------------|------|-----------|------|----------------------| | | | min. | max. | | | | SI/SI input level | $P_{SI}$ | | - 11 | dBm | | | SI/SI input frequency | $f_{SI}$ | | 1000 | MHz | | | LO1/LO1 input level | $P_{LO1}$ | - 11 | 3 | dBm | | | LO1/LO1 input frequency | $f_{LO1}$ | | 1100 | MHz | | | Intermediate frequency | $f_{IF}$ | 35 | 100 | MHz | | | IFI/IFI input level | $P_{IFI}$ | | - 24 | dBm | | | IFI/IFI input frequency | $f_{IFI}$ | 35 | 100 | MHz | | | LO2 input level | $P_{LO2}$ | - 20 | 0 | dBm | VCO external | | LO2 input frequency | $f_{LO2}$ | 140 | 400 | MHz | | | VCO frequency range | $f_{ m VCO}$ | 120 | 250 | MHz | with ext. capacitors | | LO2O output level | $P_{LO2O}$ | 120 | 180 | mVpp | | | LO2O output frequency | $f_{LO2O}$ | 15 | 50 | MHz | | | SOI/SOI, SOQ/SOQ output Bandwidth | $B_{SO}$ | 0 | 13.5 | MHz | - 3 dB roll off | | GC input voltage | $V_{ t GC}$ | 0 | 2 | V | | | L-PD1/PD2 voltage | $V_{PDL}$ | 0 | 1 | V | | | H-PD1/PD2 voltage | $V_{ extsf{PDH}}$ | 4 | $V_{S}$ | V | | Note: Power levels are referred to resistance of 50 $\Omega$ #### **AC/DC Characteristics** AC/DC-characteristics involve the spread of values guaranteed within the specified supply voltage and ambient temperature range. Typical characteristics are the median of the production. $V_{\rm S}$ = 4.75 to 5.25 V; $T_{\rm A}$ = 25 °C; | Parameter | Symbol | Limit Values | | Unit | Test Condition | Test | | |----------------|---------|--------------|------|------|----------------|-----------------|---------| | | | min. | typ. | max. | | | Circuit | | Supply current | $I_{S}$ | 3.1 | 5.5 | 6.8 | mA | PD1 = L PD2 = L | 1 | | | | 12 | 15.5 | 19 | mA | PD1 = L PD2 = H | | | | | 11.5 | 15 | 18.5 | mA | PD1 = H PD2 = L | | | | | 20 | 24.5 | 30 | mA | PD1 = H PD2 = L | | ### First Mixer Signal Input SI/SI | Input resistance | $R_{SI}$ | 17 | 25 | 33 | Ω | | 2a | |-------------------------------------------|-------------------------|------------|---------|-------------|----------|-------------------------------------------------------------------------------------------------------------|----| | Input inductance | $L_{SI}$ | 3.5 | 5 | 6.5 | nH | In series to $R_{\rm SI}$ | 2a | | Max. input level | $P_{SI}$ | - 13 | - 11 | | dBm | 1 dB compr. at MO/MO | 1 | | Input intercept<br>Point | $P_{IPI}$ | 0 | 2 | 3 | dBm | $G_{\mathrm{MO}}$ = 14 dB | 1 | | Blocking level | $P_{B}$ | - 16 | - 14 | - 12 | dBm | 3 dB attenuation of wanted Signal at MO | 1 | | Input interference level at $f = f_{int}$ | $P_{int}$ | - 38 | | | dBm | $-$ 98 dBm interference at $f = (f_{\text{int}} + /- f_{\text{LO1}})$ X2 at MO | 3 | | Input frequency | $f_{SI}$ | | | 960 | MHz | | 1 | | Noise figure | $N_{ m SI} \ N_{ m SI}$ | 7.5<br>9.5 | 8<br>10 | 9.5<br>11.5 | dB<br>dB | DSB-noise, $f_{\rm C}$ = 900 MHz<br>SSB-noise, $f_{\rm C}$ = 900 MHz<br>including optimum noise<br>matching | 1 | ## Output of First Mixer MO/MO (open collector) | Output resistance | $R_{MO} \ R_{MO}$ | 11.2<br>7 | 16<br>10 | 20.8<br>13 | kΩ<br>kΩ | $f_{\rm MO}$ = 45 MHz<br>$f_{\rm MO}$ = 71 MHz | 2c<br>2c | |------------------------------|------------------------|-----------|----------|------------|----------|------------------------------------------------|----------| | Output capacitance | $C_{MO}$ | 0.7 | 1 | 1.3 | pF | parallel to $R_{\rm MO}$ | 2c | | Total output current | $I_{MO+\overline{MO}}$ | 3.5 | 5 | 6.5 | mA | | 1 | | Power gain from Signal input | $G_{MO}$ | | 13 | 14 | dB | | 1 | | Intermediate frequency | $f_{IF}$ | 35 | | 100 | MHz | | 1 | ## AC/DC-Characteristics (cont'd) | Parameter | Symbol | Limit Values | | | Unit | Test Condition | Test | | | | |-----------------------------------------------|---------------------|--------------|------|----------|-------------|------------------------------|---------|--|--|--| | | | min. | typ. | max. | 1 | | Circuit | | | | | Input of First Mixer Local Oscillator LO1/LO1 | | | | | | | | | | | | Input resistance | $R_{LO1}$ | 490 | 700 | 910 | Ω | $f_{LO1} = 900 \text{ MHz}$ | 2a | | | | | Input capacitance | $C_{LO1}$ | 0.7 | 1 | 1.3 | pF | parallel to $R_{\text{LO1}}$ | 2a | | | | | Input level | $P_{LO1} \ V_{LO1}$ | - 11<br>178 | | 3<br>890 | dBm<br>mVpp | see diagram 1 | 1 | | | | | Input frequency | $f_{LO1}$ | | | 1100 | MHz | | 1 | | | | #### **Isolation of First Mixer** | From SI to MO | $A_{SI-MO}$ | 30 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | |---------------|-----------------------|----|--|----|----------------------------------------------------|---| | SI to LO1 | $A_{SI-LO1}$ | 60 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | | LO1 to MO | A <sub>LO1 – MO</sub> | 50 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | | LO1 to SI | A <sub>LO1 – SI</sub> | 60 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | | MO to Si | A <sub>MO-SI</sub> | 50 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | | MO to LO1 | $A_{MO-LO1}$ | 65 | | dB | $f_{\rm SI}$ = 945 MHz;<br>$f_{\rm LO1}$ = 900 MHz | 1 | # IF Input IFI/IFI | Input resistance | $R_{IFI}$ | 63 | 90 | 117 | Ω | | 2a | |-----------------------|---------------------|------|---------------|------|-------------|-------------------------------------------------------------|----| | Input capacitance | $C_{IFI}$ | 0.35 | 0.5 | 0.65 | pF | parallel to $R_{\text{IFI}}$ | 2a | | Max. input level | $P_{IFI} \ V_{IFI}$ | | - 17<br>89 | | dBm<br>mVpp | $V_{\rm GC}$ = 2 V, 1 dB compr. at SO; <b>see diagram 4</b> | 1 | | Input intercept point | $P_{IPI}$ | see | see diagram 5 | | | | 1 | | Input frequency | $f_{SI}$ | 35 | | 100 | MHz | | 1 | | Noise figure | N <sub>SI</sub> | 10 | 11 | 14 | dB | SSB-noise | 1 | # Input for Second Local Oscillator LO2 (VCO external) | Input resistance | $R_{LO2}$ | 1.9 | 2.4 | 3.1 | kΩ | $f_{LO2}$ = 180 MHz | 2b | |------------------|-----------|-----|-----|-----|----|---------------------|----| | | | 1.3 | 1.8 | 2.3 | kΩ | $f_{LO2}$ = 360 MHz | 2b | ## AC/DC-Characteristics (cont'd) | Parameter | Symbol | Limit Values | | Unit | Test Condition | Test | | |-------------------|-----------|--------------|------|------|----------------|-----------|---------| | | | min. | typ. | max. | | | Circuit | | Input capacitance | $C_{LO2}$ | 0.7 | 1 | 1.3 | pF | | 2b | | Input level | $P_{LO2}$ | - 20 | | 0 | dBm | into 50 Ω | 1.1 | | | $V_{LO2}$ | 63 | | 630 | m∨pp | | 1.1 | | Input frequency | $f_{LO2}$ | 140 | | 400 | MHz | | 1.1 | ### **Voltage Controlled Oscillator VCO (LO2)** | | VCO-frequency | $f_{VCO}$ | 120 | | 250 | MHz | with ext. capacitors | 1.2 | |--|---------------|-----------|-----|--|-----|-----|----------------------|-----| |--|---------------|-----------|-----|--|-----|-----|----------------------|-----| ### **VCO Output LO20** | Output resistance | $R_{LO2O}$ | 0.9 | 1.2 | 1.5 | kΩ | | | |--------------------|------------|------------|------------|-----|--------------|----------------------------|---| | Output capacitance | $C_{LO2O}$ | 0.7 | 1 | 1.3 | pF | | | | Output level | $V_{LO2O}$ | 150<br>120 | 160<br>140 | | mVpp<br>mVpp | IF ≤ 75 MHz<br>IF ≥ 75 MHz | 1 | | Output frequency | $f_{LO2O}$ | 15 | | 50 | MHz | | 1 | ## Signal Outputs SOI/SOI, SOQ/SOQ | Output resistance | $R_{SO}$ | 175 | 250 | 325 | Ω | | | |------------------------------------|------------------------------|------------|------------|------------|----------|--------------------------------------------------------------|---| | Output capacitance | $C_{SO}$ | 0.7 | 1 | 1.3 | pF | | | | SO frequency roll off | $f_{SO}$ | | 13.5 | | MHz | see diagram 6 | | | DC output level | $V_{SO}$ | 2.0 | | 2.5 | V | | 1 | | Diff. output offset voltage | $V_{{\sf SO/\overline{SO}}}$ | | | 28 | mV | between I/I or Q/Q | 1 | | Voltage gain from IF to I/Q-output | $G_{SO}$ | 57<br>- 25 | 61<br>- 21 | 65<br>- 17 | dB<br>dB | $V_{\rm GC}$ = 0 V see dia-<br>$V_{\rm GC}$ = 2 V gram 2 + 3 | 1 | ### **Gain Control Input GC** | GC-input voltage | $V_{GC}$ | 0 | | 2 | V | | 1 | |---------------------|--------------|---|----|---|------|------------------------------------------------------------------|---| | GC-input current | $-I_{ m GC}$ | | | 1 | μΑ | $0 \text{ V} \leq V_{GC} \leq 2 \text{ V}$ | 1 | | Gain control factor | $F_{GC}$ | | 40 | | dB/V | $F_{\rm GC} = {\rm d}G_{\rm SO}/{\rm d}V_{\rm GC}$ see diagram 3 | 1 | 1 1 1 1 1 Voltage gain Phase margin Common mode Rejection Ratio Offset voltage Output voltage Gain margin $A_{\mathsf{Vo}}$ $\phi_{\text{R}}$ $A_\mathsf{R}$ **CMRR** $V_{\mathsf{OFF}}$ $V_{\mathsf{OUT}}$ ## AC/DC-Characteristics (cont'd) | Parameter | Symbol | Limit Values | | | Unit | <b>Test Condition</b> | Test | |---------------------|-----------------------------------|--------------|------|------------------|----------|-----------------------------------------------|---------| | | | min. | typ. | max. | | | Circuit | | Power-Down Input | s PD1, PD | )2 | | | | | | | L-PD input voltage | $V_{ extsf{PDL}}$ | 0 | | 1 | V | | 1 | | L-PD input current | $I_{ ext{PD1L}}$ $I_{ ext{PD2L}}$ | | | 0.1<br>0.2 | μΑ<br>μΑ | $0 \le V_{\mathrm{PD1, 2L}} \le 1 \mathrm{V}$ | 1 | | H-PD input voltage | $V_{PDH}$ | 4 | | $V_{\mathtt{S}}$ | V | | 1 | | H-PD input current | $I_{PDH}$ | | | 10 | μΑ | $4 \le V_{\text{PD1, 2L}} \le V_{\text{S}}$ | 1 | | Differential Operat | - | olifier ( | - | oop) | 1 | 1 | | | Slew rate | SR | | 4.6 | | V/μs | | 1 | | Gain Bandwith Prod. | GBW | | 12 | | MHz | | 1 | dΒ dΒ dΒ $\mathsf{mV}$ ٧ $V_{\rm S}$ –1 degr. 55 60 14 58 1 8.0 **Test Circuit 1** **Test Circuit 1.1** **Test Circuit 1.2** **Test Circuit 2a** **Test Circuit 2b** **Test Circuit 2c** The S-parameters are tested at the indicated frequency and the equivalent parallel or series circuit is calculated on this base. | Test Point | Test Circuit | Test Frequency / MHz | Pin x | Pin y | |---------------------|--------------|----------------------|-------|-------| | LO1-input impedance | 2a | 900 | 21 | 22 | | SI-input impedance | 2a | 900 | 18 | 19 | | IFI-input impedance | 2a | 45 90 | 11 | 12 | | LO2-input impedance | 2b | 180, 360 | 9 | _ | | MO-output impedance | 2c | 45, 71 | 15 | 16 | #### **Test Circuit 3** $f_{\rm W}$ = wanted input signal from received channel $f_{\rm int}$ = unwanted interfering signal within band : $f_{\rm int}$ = $f_{\rm LO}$ - $f_{\rm IF}$ / 2 $f_{LO}$ = local oscillator signal $f_{\rm IFW}$ = wanted IF signal from received channel = $f_{\rm LO}$ – $f_{\rm W}$ $f_{\text{IFit}}$ = unwanted IF / 2 signal from interfering channel: $f_{\text{IFint}} = f_{\text{LO}} - f_{\text{int}}$ $f_{\text{IF2in}}$ = unwanted harmonic signal of $f_{\text{IF2in}}$ : $f_{\text{IF2in}}$ = 2 × $f_{\text{IFint}}$ **Application Circuit** Diagram 1 First Mixer Gain versus LO-Level $P_{\rm LO1}$ $P_{\rm SI}$ = -40 dBm, $f_{\rm MO}$ = 45 MHz Diagram 3 Gain Control Characteristic Voltage Gain $G_{\mathrm{SO}}$ versus GC-Voltage $V_{\mathrm{GC}}$ Diagram 2 Gain Control Characteristic Output Level $P_{\rm SO}$ versus input Level $P_{\rm IFI}$ Diagram 4 Gain Control Characteristic Max. Input Level $P_{\rm IFI}$ versus GC-Voltage $V_{\rm GC}$ : (1 dB Compresion at SO) Diagram 5 Gain-Control Characteristic Input Intercept Point $P_{\mathrm{IPI}}$ versus GC-Voltage $V_{\mathrm{GC}}$ Diagram 6 Frequency Transfer Characteristic of Outputs SOI / SOQ #### **Package Outlines** #### **Sorts of Packing** Package outlines for tubes, trays ect. are contained in our Data Book "Package Information" SMD = Surface Mounted Device Dimensions in mm