PCK351 1:10 clock distribution device with 3-State outputs Rev. 01 — 14 May 2002

**Product data** 

### 1. Description

The PCK351 is a high-performance 3.3 V LVTTL clock distribution device. The PCK351 enables a single clock input to be distributed to ten outputs with minimum output skew and pulse skew. The use of distributed  $V_{CC}$  and GND pins in the PCK351 ensures reduced switching noise.

The PCK351 is characterized for operation over the supply range 3.0 V to 3.6 V, and over the industrial temperature range -40 to +85 °C.

### 2. Features

- 1:10 LVTTL clock distribution
- Low output to output skew
- Low output pulse skew
- Over voltage tolerant inputs and outputs
- LVTTL-compatible inputs and outputs
- Distributed V<sub>CC</sub> and ground pins reduce switching noise
- Balanced High-drive outputs (-32 mA I<sub>OH</sub>, 32 mA I<sub>OL</sub>)
- Reduced power dissipation due to the state-of-the-art QUBiC-LP process
- Supply range of +3.0 V to +3.6 V
- Package options include plastic small-outline (D) and shrink small-outline (DB) packages
- Industrial temperature range –40 to +85 °C
- PCK351 is identical to and replaces PTN3151.



## 3. Quick reference data

### Table 1: Quick reference data

| $GND = 0 V; T_{amb} = 25 \circ C; t_r = t_f \le 3.0 \text{ ns.}$ |  |
|------------------------------------------------------------------|--|
|------------------------------------------------------------------|--|

| Symbol                             | Parameter                                    | Conditions                                      | Min | Тур | Мах | Unit |
|------------------------------------|----------------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay: A to Y <sub>n</sub>       | $C_{L} = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$ | 3.1 | 3.6 | 4.1 | ns   |
| CI                                 | input capacitance                            | $V_I = V_{CC}$ or GND                           | -   | 4   | -   | pF   |
| Co                                 | output capacitance                           | $V_I = V_{CC}$ or GND                           | -   | 6   | -   | pF   |
| C <sub>PD</sub>                    | power dissipation capacitance <sup>[1]</sup> | $C_{L} = 50 \text{ pF}; f = 1 \text{ MHz}$      | -   | 48  | -   | pF   |

[1]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_{D}$  =  $C_{PD} \times V_{CC}{}^{2} \times f_{i}$  +  $\Sigma$  ( $C_{L} \times V_{CC}{}^{2} \times f_{o}$ ) where:

 $f_i$  = input frequency in MHz;

 $f_o = output frequency in MHz;$ 

 $\Sigma (C_L \times V_{CC}^2 \times f_0)$  = sum of outputs;

 $C_L$  = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in Volts.

# 4. Ordering information

#### Table 2: Ordering information

| Type number | Package |                                                                   |          |
|-------------|---------|-------------------------------------------------------------------|----------|
|             | Name    | Description                                                       | Version  |
| PCK351D     | SO24    | plastic small outline package; 24 leads; body width 7.5 mm        | SOT137-1 |
| PCK351DB    | SSOP24  | plastic shrink small outline package; 24 leads; body width 5.3 mm | SOT340-1 |

## 5. Pinning information

## 5.1 Pinning



### 5.2 Pin description

| Table 3:          | Pin description                     |                                  |
|-------------------|-------------------------------------|----------------------------------|
| Symbol            | Pin                                 | Description                      |
| GND               | 1, 7, 8, 12, 13, 17, 20, 24         | ground (0 V)                     |
| $Y_{10}$ to $Y_1$ | 2, 4, 9, 11, 14, 16, 18, 19, 21, 23 | outputs                          |
| V <sub>CC</sub>   | 3, 10, 15, 22                       | supply voltage                   |
| OE                | 5                                   | output enable input (Active-LOW) |
| A                 | 6                                   | data input                       |
|                   |                                     |                                  |

## 6. Functional description

### 6.1 Function table

#### Table 4:Function table

| Inputs |    | Outputs        |
|--------|----|----------------|
| Α      | OE | Y <sub>n</sub> |
| L      | Н  | Z              |
| Н      | Н  | Z              |
| L      | L  | L              |
| Н      | L  | Н              |

[1] H = HIGH voltage level;

L = LOW voltage level;

Z = high-impedance OFF-state.

### 6.2 Logic symbol



**PCK351** 



### 6.3 Logic diagram

## 7. Limiting values

| Symbol                             | Parameter                      | Conditions                |     | Min  | Max  | Unit |
|------------------------------------|--------------------------------|---------------------------|-----|------|------|------|
| V <sub>CC</sub>                    | supply voltage range           |                           |     | -0.5 | +4.6 | V    |
| VI                                 | input voltage range            |                           | [3] | -0.5 | +7.0 | V    |
| Vo                                 | output voltage range           |                           | [3] | -0.5 | +3.6 | V    |
| I <sub>IK</sub>                    | input clamp current            | V <sub>I</sub> < 0 V      |     | -    | -18  | mA   |
| I <sub>OK</sub>                    | output clamp current           | V <sub>I</sub> < 0 V      |     | -    | -50  | mA   |
| I <sub>O</sub>                     | output sink current            |                           |     | -    | 64   | mA   |
| I <sub>CC</sub> , I <sub>GND</sub> | V <sub>CC</sub> or GND current |                           |     | -    | ±75  | mA   |
| T <sub>stg</sub>                   | storage temperature            |                           |     | -65  | +150 | °C   |
| P <sub>D</sub>                     | maximum power dissipation      |                           |     |      |      |      |
|                                    | SO package                     | T <sub>amb</sub> = +55 °C |     | -    | 0.65 | W    |
|                                    | SSOP package                   | T <sub>amb</sub> = +55 °C |     | -    | 1.7  | W    |

[1] Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under 'recommended operating conditions' is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

[3] The input and output negative voltage ratings may be exceeded if the input and output clamp currents are observed.

## 8. Recommended operating conditions

| Table 6:   | Recommended operating conditions |
|------------|----------------------------------|
| See note 1 | <u>'</u> .                       |

| Symbol                          | Parameter                 | Conditions                                                                               | Min | Max | Unit |
|---------------------------------|---------------------------|------------------------------------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>                 | supply voltage            |                                                                                          | 3.0 | 3.6 | V    |
| V <sub>IH</sub>                 | HIGH-level input voltage  |                                                                                          | 2.0 | 5.5 | V    |
| VI                              | input voltage             |                                                                                          | 0   | 0.8 | V    |
| T <sub>amb</sub>                | ambient temperature       | see Table 7 "DC<br>characteristics"<br>and Table 8 "AC<br>characteristics"<br>per device | -40 | +85 | °C   |
| t <sub>r</sub> , t <sub>f</sub> | input rise and fall times | $V_{CC} = 3.3 \pm 0.3 V$                                                                 | -   | 100 | ns/V |

[1] Unused pins (input or I/O) must be held HIGH or LOW.

## 9. Static characteristics

#### Table 7: DC characteristics

Over recommended operating conditions; voltages are referenced to GND (ground = 0 V). T<sub>amb</sub> = 25 °C.

| Symbol          | Parameter                           | Conditions                                                             |     | Min | Тур | Мах  | Unit |
|-----------------|-------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|------|
| V <sub>IK</sub> | input diode voltage                 | $V_{CC} = 3.0 \text{ V}; \text{ I}_{I} = -18 \text{ mA}$               |     | -   | -   | -1.2 | V    |
| V <sub>OH</sub> | HIGH-level output voltage           | $V_{CC} = 3.0 \text{ V}; \text{ I}_{OH} = -32 \text{ mA}$              |     | 2.0 | -   | -    | V    |
| V <sub>OL</sub> | LOW-level output voltage            | $V_{CC} = 3.0 \text{ V}; \text{ I}_{OL} = 32 \text{ mA}$               |     | -   | -   | 0.5  | V    |
| ILI             | input leakage current               | $V_{CC}$ = 3.6 V; $V_{I}$ = GND or 5.5 V                               |     | -   | -   | ±1.0 | μΑ   |
| I <sub>LO</sub> | output leakage current              | $V_{CC} = 3.6 \text{ V}; V_{O} = 2.5 \text{ V}$                        |     | -15 | -   | -150 | mA   |
| I <sub>OZ</sub> | 3-State output OFF-state<br>current | $V_{CC} = 3.6 \text{ V}; V_{O} = 3 \text{ V}$                          | [1] | -   | -   | ±10  | μΑ   |
| I <sub>CC</sub> | quiescent supply current            | $V_{CC}$ = 3.6 V; $V_I$ = $V_{CC}$ or GND; $I_O$ = 0; outputs HIGH     |     | -   | -   | 0.3  | mA   |
|                 |                                     | $V_{CC}$ = 3.6 V; $V_I$ = $V_{CC}$ or GND; $I_O$ = 0; outputs LOW      |     | -   | -   | 25   | mA   |
|                 |                                     | $V_{CC}$ = 3.6 V; $V_I$ = $V_{CC}$ or GND; $I_O$ = 0; outputs disabled |     | -   | -   | 0.3  | mA   |
| CI              | input capacitance                   | $V_{CC}$ = 3.3 V; $V_I$ = $V_{CC}$ or GND;<br>f = 10 MHz               |     | -   | 4   | -    | pF   |
| C <sub>O</sub>  | output capacitance                  | $V_{CC}$ = 3.3 V; $V_{O}$ = $V_{CC}$ or GND;<br>f = 10 MHz             |     | -   | 6   | -    | pF   |

[1] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## **10.** Dynamic characteristics

### Table 8: AC characteristics

 $GND = 0 V; t_r = t_f \le 3.0 ns.$ 

| Symbol                             | Parameter                                         | Conditions                                  | Min | Тур | Max | Unit |
|------------------------------------|---------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> = 3.3              | V; T <sub>amb</sub> = 25 °C                       |                                             |     |     |     |      |
| t <sub>PLH</sub> /t <sub>PHL</sub> | propagation delay A to Y <sub>n</sub>             | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | 3.1 | 3.6 | 4.1 | ns   |
| t <sub>PZH</sub> /t <sub>PZL</sub> | propagation delay $\overline{\text{OE}}$ to $Y_n$ | $C_L = 50 \text{ pF}$ ; see Figures 6 and 8 | 1.8 | 3.8 | 5.5 | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | propagation delay $\overline{\text{OE}}$ to $Y_n$ | $C_L = 50 \text{ pF}$ ; see Figures 6 and 8 | 1.8 | 4.0 | 5.9 | ns   |
| t <sub>sk(o)</sub>                 | output-to-output skew A to ${\rm Y}_{\rm n}$      | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | 0.3 | 0.5 | ns   |
| t <sub>sk(p)</sub>                 | pulse skew A to Y <sub>n</sub>                    | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | 0.2 | 0.8 | ns   |
| t <sub>sk(pr)</sub>                | part-to-part skew A to Y <sub>n</sub>             | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | -   | 1   | ns   |
| t <sub>r</sub>                     | rise time A to Y <sub>n</sub>                     | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | -   | -   | -   | ns   |
| t <sub>f</sub>                     | fall time A to Y <sub>n</sub>                     | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | -   | -   | -   | ns   |
| $V_{\rm CC} = 3.3$                 | to 3.6 V; T <sub>amb</sub> = 0 °C to +70 °C       |                                             |     |     |     |      |
| t <sub>PLH</sub> /t <sub>PHL</sub> | propagation delay A to Y <sub>n</sub>             | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | -   | -   | -   | ns   |
| $t_{PZH}/t_{PZL}$                  | propagation delay $\overline{\text{OE}}$ to $Y_n$ | $C_L = 50 \text{ pF}$ ; see Figures 6 and 8 | 1.3 | -   | 5.9 | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | propagation delay $\overline{\text{OE}}$ to $Y_n$ | $C_L = 50 \text{ pF}$ ; see Figures 6 and 8 | 1.7 | -   | 6.3 | ns   |
| t <sub>sk(o)</sub>                 | output-to-output skew A to $Y_n$                  | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | -   | 0.5 | ns   |
| t <sub>sk(p)</sub>                 | pulse skew A to Y <sub>n</sub>                    | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | -   | 0.8 | ns   |
| t <sub>sk(pr)</sub>                | part-to-part skew A to Yn                         | $C_L = 50 \text{ pF}$ ; see Figures 7 and 8 | -   | -   | 1   | ns   |
| t <sub>r</sub>                     | rise time A to Y <sub>n</sub>                     | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | -   | -   | 1.5 | ns   |
| t <sub>f</sub>                     | fall time A to Y <sub>n</sub>                     | $C_L = 50 \text{ pF}$ ; see Figures 5 and 8 | -   | -   | 1.5 | ns   |

#### Table 9: Switching characteristics

Temperature and  $V_{CC}$  coefficients over recommended operating free-air temperature and  $V_{CC}$  range; note 1.

| Symbol              | Parameter                                                                                       | Conditions          | Max  | Unit      |
|---------------------|-------------------------------------------------------------------------------------------------|---------------------|------|-----------|
| $\Delta t_{PLH(T)}$ | temperature coefficient of LOW-to-HIGH propagation delay A to Y <sub>n</sub><br>(average value) | note 2              | 65   | ps/10 °C  |
| $\Delta t_{PHL(T)}$ | temperature coefficient of HIGH-to-LOW propagation delay A to ${\rm Y}_{\rm n}$ (average value) | note 2              | 45   | ps/10 °C  |
| $\Delta t_{PLH(V)}$ | $V_{CC}$ coefficient of LOW-to-HIGH propagation delay A to $Y_n$ (average value)                | note <mark>3</mark> | -140 | ps/100 mV |
| $\Delta t_{PHL(V)}$ | $V_{\mbox{CC}}$ coefficient of HIGH-to-LOW propagation delay A to $Y_n$ (average value)         | note <mark>3</mark> | -120 | ps/100 mV |

[1] These data were extracted from characterization material and are not tested at the factory.

[2]  $\Delta t_{PLH(T)}$  and  $\Delta t_{PHL(T)}$  are virtually independent of V<sub>CC</sub>.

[3]  $\Delta t_{PLH(V)}$  and  $\Delta t_{PHL(V)}$  are virtually independent of temperature.

**PCK351** 



# 10.1 AC waveforms

#### Fig 5. The input (A) to outputs $(Y_n)$ propagation delays and rise and fall times.





(1) Output-to-output skew is the highest values of positive and negative edge skew:

 $t_{sk(o)} = t_{PLHn(max)} - t_{PLHn(min)}$  and  $t_{sk(o)} = t_{PHLn(max)} - t_{PHLn(min)}$  for n = 1 to 10.

- (2) Output pulse skew is the highest value of:  $t_{sk(p)} = |t_{PLHn} t_{PHLn}|$  for n = 1 to 10.
- (3) Part-to-part skew t<sub>sk(pr)</sub> represents the positive and negative edge skew between outputs of several devices operating under identical conditions.

Fig 7. Calculation of  $t_{sk(o)}$ ,  $t_{sk(p)}$ , and  $t_{sk(pr)}$ .

**PCK351** 



PCK351

## **11. Package outline**



#### Fig 9. SO24 package outline (SOT137-1).

**PCK351** 



#### Fig 10. SSOP24 package outline (SOT340-1).

### **12. Soldering**

### 12.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 12.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

### 12.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

PCK351

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 12.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### 12.5 Package related soldering information

| Table 10: | Suitability of surface mount IC packages for wave and reflow soldering |
|-----------|------------------------------------------------------------------------|
|           | methods                                                                |

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |
| SSOP, TSSOP, VSO                                                    | not recommended <sup>[6]</sup>    | suitable              |

- [1] For more detailed information on the BGA packages refer to the *(LF)BGA Application Note* (AN01026); order a copy from your Philips Semiconductors sales office.
- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

## 13. Revision history

#### Table 11: Revision history

| Rev | Date     | CPCN | Description                                                              |
|-----|----------|------|--------------------------------------------------------------------------|
| 01  | 20020514 | -    | Product data; initial version. Engineering Change Notice 853-2344 28198. |

## 14. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                                      |
|----------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                     |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a<br>later date. Philips Semiconductors reserves the right to change the specification without notice, in order to<br>improve the design and supply the best possible product.                                        |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to<br>make changes at any time in order to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change Notification (CPCN) procedure<br>SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## **15. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# 16. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2002. All rights reserved

## **Contents**

| 1    | Description 1                            |
|------|------------------------------------------|
| 2    | Features 1                               |
| 3    | Quick reference data 2                   |
| 4    | Ordering information 2                   |
| 5    | Pinning information 3                    |
| 5.1  | Pinning                                  |
| 5.2  | Pin description 3                        |
| 6    | Functional description4                  |
| 6.1  | Function table                           |
| 6.2  | Logic symbol                             |
| 6.3  | Logic diagram 5                          |
| 7    | Limiting values 6                        |
| 8    | Recommended operating conditions 6       |
| 9    | Static characteristics 7                 |
| 10   | Dynamic characteristics 8                |
| 10.1 | AC waveforms                             |
| 11   | Package outline 12                       |
| 12   | Soldering 14                             |
| 12.1 | Introduction to soldering surface mount  |
|      | packages                                 |
| 12.2 | Reflow soldering 14                      |
| 12.3 | Wave soldering 14                        |
| 12.4 | Manual soldering 15                      |
| 12.5 | Package related soldering information 15 |
| 13   | Revision history 15                      |
| 14   | Data sheet status 16                     |
| 15   | Definitions 16                           |
| 16   | Disclaimers 16                           |

#### © Koninklijke Philips Electronics N.V. 2002. Printed in the U.S.A

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

