## INTEGRATED CIRCUITS # DATA SHEET ## **PCK2509SA** 50-150 MHz 1:9 SDRAM clock driver Product specification 2000 Dec 01 ICL03 — PC Motherboard ICs; Logic Products Group #### 50-150 MHz 1:9 SDRAM clock driver ### PCK2509SA #### **FEATURES** - Phase-Locked Loop Clock distribution for PC100/PC133 SDRAM applications - JEDEC compliant operation—PLL reamins locked when outputs are disabled. - See PCK2509SL for low power version where PLL goes into standby when outputs are disabled.. - Spread Spectrum clock compatible - Operating frequency 50 to 150 MHz - (t<sub>phase error</sub> jitter) at 100 to133 MHz = ±50 ps - Jitter (peak-peak) at 100 to 133 MHz = $\pm$ 80 ps - Jitter (cycle-cycle) at 100 to 133 MHz = 65 ps - Pin-to-pin skew < 200 ps - Available in plastic 24-Pin TSSOP - Distributes one clock input to one bank of five outputs and one bank of four outputs - External Feedback (FBIN) terminal Is used to synchronize the outputs to the clock input - On-Chip series damping resistors - No external RC network required - Operates at 3.3 V - Inputs compatible with 2.5 V and 3.3 V ranges - See page 7 for Characteristic curves #### **DESCRIPTION** The PCK2509SA is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The PCK2509SA operates at 3.3 V $V_{\rm CC}$ and is input compatible with both 2.5 V and 3.3 V input voltage ranges. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic–low state. Unlike many products containing PLLs, the PCK2509SA does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the PCK2509SA requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV<sub>CC</sub> to ground. The PCK2509SA is characterized for operation from 0°C to +70°C. #### **PIN CONFIGURATION** #### ORDERING INFORMATION | PACKAGES | TEMPERATURE RANGE | ORDER CODE | DRAWING NUMBER | |----------------------|-------------------|-------------|----------------| | 24-Pin Plastic TSSOP | 0 °C to +70 °C | PCK2509SADH | SOT355-1 | ## 50-150 MHz 1:9 SDRAM clock driver PCK2509SA ## **PIN DESCRIPTIONS** | PIN NUMBER | SYMBOL | TYPE | NAME, FUNCTION, and DIRECTION | |----------------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | GND | Analog ground. AGND provides the ground reference for the analog circuitry. | | 2, 10, 15, 22 | V <sub>CC</sub> | PWR | Power supply | | 3, 4, 5, 8, 9 | 1Y (0-4) | OUT | <b>Clock outputs.</b> These outputs provide low-skew copies of CLK. Output bank 1Y(0–4) is enabled via the1G input. These outputs can be disabled to a logic LOW state by de-asserting the 1G control input. Each output has an integrated 25 $\Omega$ series-damping resistor. | | 6, 7, 18, 19 | GND | GND | Ground | | 11 | 1G | IN | Output bank enable. 1G is the output enable for outputs 1Y(0–4). When 1G is LOW, outputs 1Y(0–4) are disabled to a logic LOW state. When 1G is HIGH, all outputs 1Y(0–4) are enabled and switch at the same frequency as CLK. | | 12 | FBOUT | OUT | <b>Feedback output.</b> FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL. FBOUT has an integrated 25 $\Omega$ series-damping resistor. | | 13 | FBIN | IN | <b>Feedback input.</b> FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN. | | 14 | 2G | IN | Output bank enable. 2G is the output enable for outputs 2Y(0–3). When 2G is LOW, outputs 2Y(0–3) are disabled to a logic LOW state. When 2G is HIGH, all outputs 2Y(0–3) are enabled and switch at the same frequency as CLK. | | 16, 17, 20, 21 | 2Y (0-3) | OUT | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 2Y(0–3) is enabled via the 2G input. These outputs can be disabled to a logic LOW state by de-asserting the 2G control input. Each output has an integrated 25 $\Omega$ series-damping resistor. | | 23 | AV <sub>CC</sub> | PWR | <b>Analog power supply.</b> $AV_{CC}$ provides the power reference for the analog circuitry. In addition, $AV_{CC}$ can be used to bypass the PLL for test purposes. When $AV_{CC}$ is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. | | 24 | CLK | IN | Clock input. CLK provides the clock signal to be distributed by the PCK2509SA clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. | ## **FUNCTION TABLE** | | INPUTS | | | OUTPUTS | | |----|--------|-----|----------|----------|-------| | 1G | 2G | CLK | 1Y (0-4) | 2Y (0-3) | FBOUT | | Х | Х | L | L | L | L | | L | L | Н | L | L | Н | | L | Н | Н | L | Н | Н | | Н | L | Н | Н | L | Н | | Н | Н | Н | Н | Н | Н | 2000 Dec 01 3 ## 50-150 MHz 1:9 SDRAM clock driver ## PCK2509SA #### **FUNCTIONAL BLOCK DIAGRAM** ## 50-150 MHz 1:9 SDRAM clock driver PCK2509SA #### ABSOLUTE MAXIMUM RATINGS1 In accordance with the Absolute Maximum Rating System (IEC 134) | SYMBOL | PARAMETER | CONDITION | L | IMITS | UNIT | |------------------|----------------------------------|-----------------------------|------|-------------------------|------| | STWIBUL | PARAMETER | ER CONDITION | | | UNIT | | AV <sub>CC</sub> | Supply voltage range | Note 2 | | < V <sub>CC</sub> + 0.7 | V | | V <sub>CC</sub> | Supply voltage range | | -0.5 | +4.6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | <del>-</del> 50 | mA | | VI | Input voltage range | Note 3 | -0.5 | 6.5 | V | | lok | Output clamp current | $V_O > V_{CC}$ or $V_O < 0$ | | ±50 | mA | | V <sub>O</sub> | Output voltage range | Notes 3, 4 | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>O</sub> | DC output source or sink current | $V_O = 0$ to $V_{CC}$ | | ±50 | mA | | T <sub>STG</sub> | Storage temperature range | | -65 | +150 | °C | | P <sub>TOT</sub> | Power dissipation per package | | | 700 | mW | #### NOTES: - 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. AV<sub>CC</sub> must not exceed V<sub>CC</sub> - 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 4. This value is limited to 4.6 V maximum. #### RECOMMENDED OPERATING CONDITIONS<sup>1</sup> | SYMBOL | PARAMETER | CONDITIONS | LIM | ITS | UNIT | |------------------------------------|-------------------------------------------------|------------|------|-----------------|------| | STWBOL | PARAMETER | CONDITIONS | UNIT | | | | V <sub>CC</sub> , AV <sub>CC</sub> | Supply voltage | | 3 | 3.6 | V | | V <sub>IH</sub> | HIGH level input voltage | | 2 | | V | | V <sub>IL</sub> | LOW level input voltage | | | 0.8 | V | | V <sub>I</sub> | Input voltage | | 0 | V <sub>CC</sub> | V | | T <sub>amb</sub> | Operating ambient temperature range in free air | | 0 | +70 | °C | #### NOTE: #### **ELECTRICAL CHARACTERISTICS** Over recommended operating free-air temperature range (unless otherwise specified) | SYMBOL | PARAMETER | | TEST CONDITIONS | | LIMITS | | UNIT | |------------------------------|-----------------------------------------|----------------------------------------|----------------------------------------------------------------|-----------------------|--------|------|------| | FARAINETER | | AV <sub>CC</sub> , V <sub>CC</sub> (V) | MIN | TYP | MAX | UNIT | | | V <sub>IK</sub> | Input clamp voltage | 3 | $I_I = -18mA$ | | | -1.2 | V | | | | MIN to MAX | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> - 0.2 | | | | | V <sub>OH</sub> | HIGH level output voltage | 3 | $I_{OH} = -12mA$ | 2.1 | | | V | | | | 3 | $I_{OH} = -6mA$ | 2.4 | | | | | | | MIN to MAX | $I_{OL} = 100\mu A$ | - | | 0.2 | | | V <sub>OL</sub> | LOW level output voltage | 3 | $I_{OL} = 12mA$ | - | | 0.8 | V | | | | 3 | $I_{OL} = 6mA$ | - | | 0.55 | | | I <sub>I</sub> | Input current | 3.6 | $V_I = V_{CC}$ or GND | | | ±5 | μΑ | | I <sub>CC</sub> <sup>1</sup> | Quiescent supply current | 3.6 | $V_I = V_{CC}$ or GND;<br>$I_O = 0$ , outputs: LOW or HIGH | | | 10 | μА | | Δl <sub>CC</sub> | Additional supply current per input pin | 3.3 to 3.6 | One input at $V_{CC} - 0.6V$ ; other inputs at $V_{CC}$ or GND | | | 500 | μА | | C <sub>I</sub> | Input capacitance | 3.3 | $V_I = V_{CC}$ or GND | | 2.8 | | pF | | CO | Output capacitance | 3.3 | $V_O = V_{CC}$ or GND | | 5.4 | | pF | #### NOTE: 2000 Dec 01 5 <sup>1.</sup> Unused inputs must be held high or low to prevent them from floating. <sup>1.</sup> For $I_{CCA}$ and $I_{CC}$ vs. Frequency, see Figures 1 and 2. ## 50-150 MHz 1:9 SDRAM clock driver PCK2509SA #### **TIMING REQUIREMENTS** Over recommended ranges of supply voltage and operating free-air temperature. | SYMBOL | PARAMETER | MIN | MAX | UNIT | |------------------|---------------------------------|-----|-----|------| | f <sub>CLK</sub> | Clock frequency | 50 | 150 | MHz | | | Input clock duty cycle | 40 | 60 | % | | | Stabilization time <sup>1</sup> | | 1 | ms | #### NOTE: #### **SWITCHING CHARACTERISTICS** Over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub> = 30 pF | PARAMETER | FROM | то | V <sub>CC</sub> , A\ | <sub>CC</sub> = 3.3 \ | / ±0.3 V | UNIT | | |-----------------------------------------------------|-------------------------------------|-----------------|----------------------|-----------------------|----------|------|--| | PARAMETER | (INPUT)/CONDITION | (OUTPUT) | MIN | TYP | MAX | ONIT | | | + 2 | CLKIN↑ = 100 MHz to 133 MHz | FBIN↑ | -100 | | 100 | ps | | | t <sub>phase error</sub> 2 | CLKIN↑ = 66 MHz | FDIIVI | -125 | | 125 | ps | | | t <sub>phase error</sub> , – jitter <sup>1, 3</sup> | CLKIN↑ = 100 MHz to 133 MHz | FBIN↑ | -50 | | 50 | ps | | | t <sub>SK(0)</sub> 4 | Any Y or FBOUT | Any Y or FBOUT | | | 200 | ps | | | jitter <sub>(peak-peak)</sub> | CLKIN = 66 MHz to 133 MHz | Any Y or FBOUT | -80 | | 80 | | | | jitter (cycle-cycle) 1 | CENTIN = 00 MINZ to 133 MINZ | Ally 1 of FBOOT | | 65 | | ps | | | Duty cycle reference <sup>1</sup> | F(CLKIN > 60 MHz) | Any Y or FBOUT | 47 | | 53 | % | | | t <sub>r</sub> 1 | $V_0 = 0.4 \text{ to } 2 \text{ V}$ | Any Y or FBOUT | 2.5 | | 1 | V/ns | | | t <sub>f</sub> 1 | $V_0 = 0.4 \text{ to } 2 \text{ V}$ | Any Y or FBOUT | 2.5 | | 1 | V/ns | | #### NOTES: - 1. These parameters are not production tested. - 2. This is considered as static phase offset. - Phase error does not include jitter. (t<sub>phase error</sub> = static t<sub>phase error</sub> jitter <sub>(cycle-cycle)</sub>). The t<sub>SK(0)</sub> specification is only valid for outputs with equal loading. Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. ## 50-150 MHz 1:9 SDRAM clock driver ## PCK2509SA #### **CHARACTERISTIC CURVES** Figure 1. Analog supply current vs. clock frequency Figure 3. Peak-to-peak jitter vs. clock frequency Figure 5. Phase offset vs. delay length Figure 2. Supply current vs. clock frequency Figure 4. Cycle-to-cycle jitter vs. clock frequency 2000 Dec 01 7 ## 50-150 MHz 1:9 SDRAM clock driver PCK2509SA #### PARAMETER MEASUREMENT INFORMATION Figure 6. Load Circuit and Voltage Waveforms Figure 7. Phase Error and Skew Calculations ## 50-150 MHz 1:9 SDRAM clock driver PCK2509SA TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm SOT355-1 #### DIMENSIONS (mm are the original dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | ٧ | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.10 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|--------|--------|------------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | 1330E DATE | | SOT355-1 | | MO-153 | | | <del>-95-02-04</del><br>99-12-27 | #### 50-150 MHz 1:9 SDRAM clock driver PCK2509SA #### Data sheet status | Data sheet status | Product status | Definition [1] | |---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. **Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A. Date of release: 12-00 Document order number: 9397 750 07845 Let's make things better. Philips Semiconductors