### PCF5081/PCF5082

### GSM Baseband Signal processors

The PCF5081 and the PCF5082 are integral parts of the complete chip-set provided. Philips bγ. for the pan-European digital mobile cellular telephone system. The PCF5081 and PCF5082 are key elements for GSM, each performing all the baseband signal processing tasks. Because of their high-level of architectural modularity, these processors can easily be adapted to market requirements in respect to both hardware and software.

The PCF5081 (with ROM) is intended for use in GSM handsets, the PCF5082 (ROM-less) for implementation in the base station. These processors are also considered as the first devices of an entire product line introduced as PCF508x. This family provides powerful computational capabilities which supports the highly sophisticated baseband signal processing required by GSM.



PCF5081/PCF5082

The different tasks performed in the baseband signal path of the GSM-system are carried out by means of software partitioned program modules in the signal processor. This implementation is supported by Application Specific Hardware (ASH) to speed up execution and overall performance.

This partitioning between software and hardware for the different processing tasks has been implemented as a trade-off between dedicated hardware and software to provide fast execution with an optimal level of flexibility.

#### Main Features: 16-Bit fixed point double Asynchronous serial I/O -Xprecision architecture 40MHz master clock Sophisticated seriel I/O -Y- supporting both asynchronous and synchronous 20MHz Internal clock (50ns instrucycle) communication (i.e. GCI, PCM highway Folly pre-programmed modules for etc.) GSM baseband tasks.\* 8-Bit parallel system controller Oedicated processor optimized for: Interface supporting both request and Equalization function acknowledge driven communication. - Channel Coder/Decoder Encryption/Decryption Boundary scan facility Power-down mode with wake-up facility Build-in self test (BIST) Several levels of interrupts Self-Aligned-Contacts CMOS (SACMOS) technology with very high design density Event counter External memory interfaces for both deta and program memory \*\* Boot-strap facility\*\* on PCF5081 only \*\* on PCF5082 only





### PCF5081/PCF5082

| Inemonic    | Туре | Function                                                                                                                                                                                                                                                                                                                                        | Mnemonic        | Туре | Function                                                                                                                               |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| GLKI        | I    | Crystal or clock input, input clock<br>all twice the frequency of internal cycle.                                                                                                                                                                                                                                                               | SIXCLX          | ¢-   | Senal input clock part X. Asynchronicus.                                                                                               |
| CLKO        | ¢    | Crystal oulput                                                                                                                                                                                                                                                                                                                                  | \$IXD           | I    | Seriel Input data port X. Data are shifted into the input ahm register X.                                                              |
| CLKOUY      | ¢    | Synchronization clock. Oueput clock at half of                                                                                                                                                                                                                                                                                                  | SUXEn           | 1    | Serial input enable pon X. Active low.                                                                                                 |
|             | Ŭ    | the inquency of CLKI.                                                                                                                                                                                                                                                                                                                           | SIXROn          | 0.   | Serial input data request, port X. Hand-<br>shake signal. Active low                                                                   |
| ECLK        | I    | Event clock to count external events. The<br>frequency of this input signal is limited to 1/4 of<br>the CLKI if the duty cycle is 50%.                                                                                                                                                                                                          | SOXCLK .        | 1    | Serial output clock port X. Asynchronou                                                                                                |
| 4A(1:0)     | I    | Host address buy. The address signals are<br>used to select the source or destination of the                                                                                                                                                                                                                                                    | SOXD            | 0.   | Seriel output data port X. Oata are shil-<br>led out of the oupuit shill register X.                                                   |
|             |      | data on the data bus HD. These signals must<br>be stable before the enable signal HCEn is                                                                                                                                                                                                                                                       | SQXEn           | 1    | Serial output enable port X. Active low.                                                                                               |
|             |      | asserted                                                                                                                                                                                                                                                                                                                                        | SOXEQA          | о.   | Serial culput data request, port X. Kan-<br>shake signal, active low.                                                                  |
| PACKn       | ٥    | Output signal to acknowledge date on the data<br>bus HD # the acknowledge mode is enabled<br>Active low.                                                                                                                                                                                                                                        | SIYÇLK          | ı.   | Serial Input clock port Y. Asynchronous clock,                                                                                         |
| H¢En        | ı    | Global chip enable signal for the host meriace.<br>Active low.                                                                                                                                                                                                                                                                                  | SIYD            | 1    | Seriel input data port Y. Data are shille<br>into the input shift register Y.                                                          |
| HD(7:0)     | 8    | Bidinectional host data bus, 6 bri wide. The high<br>or low byte of the 16 bit I/O buffer legisters are<br>read or written via this port depending on the                                                                                                                                                                                       | SIYEO           | '    | Serval input enable port Y. Active low.<br>Frame sync: signal in synchr. mode.<br>Active high.                                         |
| PIROn       | o    | eignais at the address bus HA[1:0]                                                                                                                                                                                                                                                                                                              | SIYRQa          | о,   | Senal input data request, port Y.<br>Handshaka signal lactive row Not use:<br>synchr, mode.                                            |
|             | -    | signal requests data for input 8 the request<br>mod is anabled, it is driven low of the iniput<br>butter register is empty.                                                                                                                                                                                                                     | SOYCLK          | ı.   | Senal pulput clock port Y. Asynchrona                                                                                                  |
| POPOn       | o    |                                                                                                                                                                                                                                                                                                                                                 | SOYD            | 0    | Senal pulput data port Y. Data are shift<br>put of the palput shift register Y                                                         |
|             |      | eviernal device if the request mode is enabled<br>I is driven low if the evipul buffer register is<br>full.                                                                                                                                                                                                                                     | ŞOYEn           | I    | Senal culput enable port V. Active low<br>Senal culput data read back for colorid<br>detection in synchrimode                          |
| H₩An        | Ι    | Write signal. Active tow. The signal controls the dwaction of the data transfer on the data bus HD [7:0]. When tow, data are written by external device.                                                                                                                                                                                        | ŚĊYĦQn          | D,   | Sevial output data request, port Y.<br>Handshake signal, active low Not use<br>synchr. mode.                                           |
| IACKn (2:1) | o.   | External Interrupt requesi acknowledge signals<br>Active low. The signals are set low if the related                                                                                                                                                                                                                                            |                 | I    | JTAG signal. Test clock, Free running<br>clock active rising edge                                                                      |
|             |      | request is serviced. It is set high d the related<br>flag is cleared.                                                                                                                                                                                                                                                                           | וסו             | I    | JTAG signal. Test data input. Shilled i<br>with the hising edge of TCK                                                                 |
| IRQn¢21}    | ı    | External Interrupt request signals. Active tow<br>and edge triggered. If low, the misted interrupt<br>is requested. If will be acknowledged if the                                                                                                                                                                                              | TDO             | ø    | JTAG signal. Test data output. Shifled with the fatting eags of TCK.                                                                   |
|             |      | related interrupt is enabled.                                                                                                                                                                                                                                                                                                                   | TMS             | I    | JTAG signal, Test mode select                                                                                                          |
| 10[4:1]     | 6    | <ul> <li>General I/O pins. They have open drain outputs<br/>and a pull-up resistor. The states of these prise<br/>are reflected by four bits in a control register.<br/>The pulse width of an input signal has to be all<br/>least two internal processor cycles until a<br/>change will be tracogrezed in the control<br/>register.</li> </ul> | 5 <b>T</b> RSTN | I    | JTAG signal. Test interface reset. Acti<br>low, When setting low, the TAP contro<br>will be reset independently from the<br>processor. |
| ASTn        | ۱    | Resea signal, low active. A high-to-fow<br>transmon causes entry into reset state. A<br>low-to-high transf-on causes execution to begin<br>at program memory tocation 0 or beging.                                                                                                                                                              | n               |      |                                                                                                                                        |

## Signal Description

### PCF5081/PCF5082

## **Signal Description**

| Mnemonic              | Туре | Function                                                                                                     | Mnemonic                                 | Туре                                                      |                                                                                                                                                                                                                                             | Function                                                                                                                                              |
|-----------------------|------|--------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| MA(15:0)              | 0-   | Data address bus for addressing up<br>to 64k x16 bits.                                                       | PD[15 0] <sup>11</sup>                   | B                                                         | Data bus for external program memory,<br>16 bit wide<br>Data strobe signal for external program<br>memory. Active low.<br>Write signal for external program memo-<br>ry. Active low. When low, data is written.<br>When high, data is read. |                                                                                                                                                       |
| MD[150] <sup>11</sup> | 8    | Bidimetional 16 bri data bus<br>connection 10 external data<br>memory                                        | PDsn <sup>1)</sup><br>PWRn <sup>1)</sup> | oʻ                                                        |                                                                                                                                                                                                                                             |                                                                                                                                                       |
| MDSn <sup>M</sup>     | o.   | Data strobe signal for external data memory. Active fow.                                                     | PIVn <sup>1}</sup>                       | o*                                                        |                                                                                                                                                                                                                                             |                                                                                                                                                       |
| MWAa <sup>II</sup>    | 0.   | Write signal for external data memory.<br>Active low, When low, data is written.<br>When high, data is read. |                                          |                                                           | Output signal to support emulation. Active<br>low.                                                                                                                                                                                          |                                                                                                                                                       |
| 1)                    | o.   | Address bus for external program<br>memory address up to 64k x 16<br>locations.                              |                                          | *: 3-stale during<br>O: Output signal<br>I : Input signal |                                                                                                                                                                                                                                             | <ul> <li>Open drain culpul.</li> <li>Open drain culpul and<br/>3-state during reset.</li> <li>Bidirectional signal.</li> <li>PCF5082 only.</li> </ul> |

### PCF5081/PCF5082

## Application of the PCF5081

This PCF5081 is designed to be used in the GSM mobile station. All the necessary baseband signal processing algorithms specified by the GSM-recommendations pertaining to the mobile station can be performed by means of this single chip.

The PCF5081 has on-chip memory (ROM) containing program modules for the different tasks implemented in firmware. A suitable amount of data-RAM/ROM is provided on-chip. To allow tlexible use of the different pre-programmed modules, the sequence of the baseband tasks is defined by the system controller by means of a circular tasks buffer. As soon as no task is left, the baseband processor enters a power-down mode to minimize current consumption.



PCF5081/PCF5082

The main tasks to be performed by the baseband processor are the following:

- Equalization
- Channel encoder/decoder
- Speech encoder/decoder
- Encryption/Decryption
- Initial synchronization and monitoring of adjacent base station.

The architecture of the PCF5081 baseband processor was not designed for a single task within the baseband signal processing (eg. speech encoder/ decoder), but rather to optimally accomplish all the necessary processing tasks. Special attention was placed on the equalization function where viterbi algorithm (MLSE receiver) and solt decision output code (4 bit coding) contribute to an optimal receiver algorithm in contribution with the channel decoder.

To be able to face up to the most severe conditions (hilly environment) a 6T algorithm is in preparation. Moreover, the equalization coefficients are continually updated during a burst to allow use of the mobile radio in vehicules travelling at very high speed. The channel coder/decoder is capable of handling the speech Traffic Channel (TCH), the Fast and the Slow Associated Control Channel (FACCH and SACCH), the Random Access Channel (RACH) the Broadcast Control Channel (BCCH), the Paging Channel (PCH), the Access Grand Channel (AGCH), the synchronization Channel (SCH) and data transfer at all rates according to GSM Rec. 5.03.

The channel decoder is performed by viterbi algorithm based on soft decision equalizer output and by use of large path memory (up to 32 bits) for the MLSE algorithm.

The speech encoder/decoder function includes voice activity detection, discontinous transmission as well as comfort noise insertion and generation.

PCF5081/PCF5082

The user-dataflow takes place via the serial interfaces X and Y. The X-interface looks in the direction of the frontend to the baseband interface (e.g. the Philips PCD5071) and the Y-interface is connected to the handset of the mobile.

The control-dataflow is transmitted via the system controller interface, the general purpose I/O pins, and other I/O available as part of the processor's periphery. The control data and signals are normally provided by the system controller of the mobile. The architecture of the PCF5081 can be split into two major sections. The processor core consists of all the arithmetic units necessary to carry out the calculations as well as access memories containing data and program information. The application specific hardware is also part of the core. The periphery consists of all the necessary interfaces as well as the interrupt and powerdown/wake-up facilities.

Internal data between these two sections is exchanged via a global data bus.



PCF5081/PCF5082

### Application of the PCF5082

This version is targetted for use in GSM base station systems (BSS) as well as for real-time emulation purposes during software development and debugging.

### ROM

As the baseband processing within a base station requires a certain degree of flexibility, the PCF5082 can externally address memory dedicated for the application program and user data.

The PCF5082 contains 1k x 16 bits or program-ROM used for Built-In Self Tests (BIST), boot-strap and emulation routines. External program memory (ROM/RAM) up to 63k x 16 bits can be connected to run application programs.



#### Possible application of the PCF5082 in a GSM-Base Taranceiver Station (BTS)

PCF5081/PCF5082

### <u>RAM</u>

To keep the overall system costs low, 2k x 16 bits of on-chip data RAM is provided. This range can be extended by external devices (RAM/ROM) up to the maximum value of 64kx16 bits of data memory.

### OTHERS

In the switching centre (MSC) the data streams of each of the eight channels are merged to a PCM-highway data-stream (2Mb/2) via a multiplexer (MUX) and vice versa via the BTS link interface (BLI). The serial interlaces Y of each of the processors are used for this data flow. In the frontend of the radio terminal (RT), each channel can be connected to a common baseband interface PCD5070 via a multiplexer (MUX) and a demultiplexer (DEMUX), respectively. The serial interfaces X of each of the processors are used for this data flow.

External memories containing user-data and application programs are connected. As in the PCF5081, the same interfaces are used for control-data and control-signal flow. The architecture of both the PCF5081 and the PCF5082 can be split into two sections: processor core and the periphery. The PCF5082 processor core contains on-chip boot-strap facility, no user-program-memory and its periphery has additional memory interfaces to connect external memories for both user-data and application programs.

These are the main differences between both the PCF5081 and the PCF5082.

The boot-strap facility is an additional functionality of the PCF5082 allowing for convenient downloading of application programs to the external program memory (RAM) under the control of a host. Several sources for such a download can be selected by the user.

Due to the fact that application programs are stored or downloaded into external program memory, a large degree of flexibility is offered to the base station system designer.

Similar to the PCF5081, the PCF5082 contains application specific hardware to speed up the execution of the baseband signal processing algorithms.

PCF5081/PCF5082

There are several partitionings possible with respect to the different tasks which have to be performed. For instance, the baseband processing can be done by separating receiver and transmitter functions and using one PCF5082 for multiple time-slots (channels) within a TDMA-frame. Alternatively, the receiver and transmitter functions can be kept together and one PCF5082 used for processing both directions simultaneously. In a typical application the PCF5082 is used for the baseband signal processing in a radio-terminal (RT) of a GSM Base Transceiver Station (BTS), Since the RT must serve all eight time-slots (channels) within a TDMA-frame, eight separate baseband signal-paths have to be used in parallel.



### PCF5081/PCF5082

## I/O-Port Descriptions

#### Parallel Host Interlace

The parallel port provides an 8-bit bidirectional link to a host or other external device. It is designed as a passive port, i.e. the external device has to be active in order to access the registers of the port. The communication takes place via 16-bit wide I/O registers with the aid of several control signals. The upper and lower bytes of these registers can be accessed independently.

Two flags are generated (input register full, output register empty) supporting efficient I/O-handling. Whether it is the high byte or the low byte which generates the flag setting is programmable.

By providing several control signals to the external controlling device, this parallel interface is very flexible and supports request-driven as well as acknowledge-driven communications. The selection is done by the external device by means of a status register. This register is exclusively dedicated to the external device and can be tead or written.

#### Serial Interlace X

This is a bidirectional 16-bit serial I/O which allows for simultaneous data communication in both directions.

During write operations, data is shifted serially into an input shift register. After termination of the shift operation the contents of the shift register is loaded in parallel into an input buffer register. This allows for a continous data stream transmission. A flag is generated indicating the input buffer register is full. The input port has a fully asynchronous handshake capability.

During read operation data is serially shifted out of an output shift register. After termination of the shift operation the output shift register is reloaded by an output buffer register. During a write operation it allows for a continous data stream transmission and autonomous operation. A flag is generated indicating the output buffer register is empty. The output port has a fully asynchronous handshake capability.

#### Serial Interface Y

The second serial interface Y covers the same functionality as the serial interface X. In addition, the serial interface Y meets several synchronous transfer protocols such as PCM-Highway or General Communication Interface (GCI). Control registers are provided to select up to 18 data words in a trame from the synchronous data stream. A collision detection unit supports collision detection on the output data stream. It is possible to select

### PCF5081/PCF5082

the bits in a data word which are considered for collison detection. If a collision occurs, en error flag will be set which can be used for interrupt processing allowing for efficient error recovery.

#### General Purpose VO ping

Four bidirectional general purpose I/O pins are provided as an additional interface to external devices. The state of these pins is reflected in 4 bits of a control register. A write operation to this register causes the appropriate values to appear as output signals on the related pins. With a read operation the incoming signals can then be recognized.

#### JTAG Interface

The processors provide a standardized test access port which is fully compatible with the IEEE 1149.1 standard. Each time the command NMI is provided to the JTAG interface, a non-maskable interrupt is generated and fed to the interrupt unit of the processor-core. A jump to a non-maskable interrupt service routine will tollow as a reaction. The interface provides two I/O registers to the external controlling host. These register are also fully accessable by the processor core which allows for data exchange between an external device and an application program, or service routine.

Several commands to support testing of the device are provided by the JTAG interface, including Boundary-Scan.

### PCF5081/PCF5082

### Peripheral Functions

#### Power-down mode

This mode is entered by executing a specific instruction in the application program. It switches the processors into a dormant state where only a fraction of the power dissipation is needed as compared with normal operation mode. The internal clock is stopped and only some synchronization and clock registers are operating.

- 1 internal interrupt initiated by the collision detection unit of the serial interface Y.
- 2 internal interrupts initiated by certain conditions in the arithmetic unit.
- 1 internal interrupt initiated by the event-counter.

#### Wake-up mode

The power-down mode is terminated if an I/O flag occurs and the related wake-up mode is enabled by the application program.

#### tnierrupts

There are 13 different interrupt sources provided by the processors:

- <sup>1</sup> non-maskable interrupt initiated by a JTAG port instruction.
- 2 external interrupts initiated by external devices.
- 6 internal interrupts initiated by the processor's I/O devices.

#### Event Counter

A 16-bit event counter is provided as an additional peripheral function. The counter can be loaded by the application program and will be decremented every rising edge of the external signal ECLK, indicating an event to the counter.

ECLK is synchronized to the internal processor clock and is limited to half the frequency of this clock. Each time the counter detects a zero value, a flag is generated which can be used as an interrupt source. The counter will then automatically be reloaded with the start value which is stored in a buffer register