## PCD5032

The PCD5032 is a CMOS device designed for use in Digital European Cordless Telephone systems (DECT) but it is also suited for other cordless telephony applications (e.g., CT2). The PCD5032 performs A/D and D/A conversion, ADPCM encoding and decoding compliant to CCITT recommendation G.721 (blue book 1988). The PCD5032 allows direct connection to external microphone and earpiece. The device can be used in both handset and base–station designs.

This objective specification contains advance information and is subject to change without notice.

## FEATURES

- G.721 compliant ADPCM encoding and decoding
- 'Bitstream' A/D and D/A conversion
- On-chip receive and transmit filter
- On-chip ringer and tone generator
- Programmable gain of receive and transmit path
- Serial ADPCM interface with independent timing for maximum flexibility
- Linear PCM data accessible for digital echo cancelling
- Programmable via I<sup>2</sup>C interface

## 1.0 BLOCK DIAGRAM

- Fast receiver mute input via pin
- On-chip voltage reference
- On-chip symmetrical supply for electret microphone
- Few external components; direct connection to microphone and earpiece
- Low power consumption in standby mode
- Low supply voltage (single supply 2.7 V up to 5.5 V)
- CMOS technology
- Minimized EMC on digital outputs

### **APPLICATIONS**

- Digital European Cordless Telephony (DECT)
- CT2 cordless
- Speech compression

### **PACKAGE OUTLINE**

S028 (SOT136A) QFP44S14 (SOT205AG)



Figure 1. Block Diagram

## PCD5032



Figure 2. Pin Configuration

## PCD5032

### 2.1 Pin Description

| Pin    | Name            | I/O | Description                                      |  |  |
|--------|-----------------|-----|--------------------------------------------------|--|--|
| Gene   | General         |     |                                                  |  |  |
| 26     | V <sub>DD</sub> | -   | Positive power supply (2.7V – 5.5V)              |  |  |
| 28     | V <sub>SS</sub> | -   | Negative power supply (0V)                       |  |  |
| 22     | VG              | 0   | Analog signal ground                             |  |  |
| 20     | VR+             | 0   | Positive reference voltage (1)                   |  |  |
| 19     | VR-             | 0   | Negative reference voltage (1)                   |  |  |
| Digita | ıl              |     |                                                  |  |  |
| 34     | CLK             | Ι   | Clock input                                      |  |  |
| 36     | DCK             | Т   | Data clock (ADPCM)                               |  |  |
| 41     | RAS             | Т   | Receiver ADPCM sync (2)                          |  |  |
| 42     | RAD             | Ι   | Receiver ADPCM data input (2)                    |  |  |
| 4      | RPI             | Т   | ReceiverPCM input (2)                            |  |  |
| 3      | RPE             | 0   | Receiver PCM output enable (2)                   |  |  |
| 44     | RFM             | Ι   | Receiver fast mute (2)                           |  |  |
| 39     | TAS             | Т   | TransmitterADPCM sync (2)                        |  |  |
| 37     | TAD             | 0   | Transmitter ADPCM data output (2)                |  |  |
| 8      | TPI             | Ι   | Transmitter PCM input (2)                        |  |  |
| 9      | TPE             | 0   | Transmitter PCM output enable (2)                |  |  |
| 6      | PO              | 0   | PCM data output                                  |  |  |
| 12     | SDA             | I/O | I <sup>2</sup> C serial data input / acknowledge |  |  |
| 11     | SCL             | Ι   | I <sup>2</sup> C clock input                     |  |  |
| 14     | A0              | Ι   | I <sup>2</sup> C address select pin              |  |  |
| 1      | RES             | Ι   | Reset input (active high)                        |  |  |
| 30     | TST             | Ι   | Test mode (3)                                    |  |  |
| Analo  | g               |     |                                                  |  |  |
| 33     | BZ+             | 0   | Ringer output                                    |  |  |
| 31     | BZ–             | 0   | Ringer output                                    |  |  |
| 15     | TM+             | Ι   | Transmitter audio input (microphone)             |  |  |
| 17     | TM–             | Ι   | Transmitter audio input (microphone)             |  |  |
| 25     | RE+             | 0   | Receiveraudio output (earpiece)                  |  |  |
| 23     | RE–             | 0   | Receiver audio output (earpiece)                 |  |  |

NOTES:

Internally generated, intended for electret microphone supply.
Definition: Receiver= direction from ADPCM interface to

earpiece; Transmitter = direction from microphone to ADPCM interface.

3. To be connected to Vss in normal application.

## **3.0 FUNCTIONAL DESCRIPTION**

## 3.1 Digital interfaces (see Fig.1 Block diagram)

### 3.1.1 ADPCM interface

The ADPCM interface pins (RAD, TAD) carry 4 bits of serial data. Transmit and receiver data both are controlled by separate synchronization pins (RAS, TAS).

Upon detection of a high RAS signal (with rising DCK edge), the receiver will read 4 ADPCM bits on the next 4 high–to–low transitions of the DCK data clock. Likewise, upon reception of a high TAS signal, the transmitter will output 4 ADPCM bits on the next 4 low–to–high transitions of DCK. Figure 5 shows the timing diagram. During the time that the ADPCM data output (TAD) is not activated,

it will be in a high impedance state, enabling a bus structure to be used in multi–line base stations. Input RAD has an internal pull–down resistor.

The minimum frequency on the DCK input is  $f_{CLK}$ /54. the maximum value equals the clock frequency, and any frequency in between may be chosen. The RAS signal controls the start of each conversion in a frame at an 8 kHz rate. The master clock 'CLK' must be locked to the frequency of 'RAS', with a ratio  $f_{CLK}$  = 432 x  $f_{RAS}$ .

#### 3.1.2 PCM Interface

To enable additional data processing in a base station both transmit and receive linear PCM data paths are accessible.

For the receive direction the PCM data is output on pin PO and read from pin RPI. For the transmit direction the PCM data is output on pin PO and read from pin TPI. To enable bus structures to be used in base stations the PCM output PO is in high impedance state when not active. Inputs TPI/RPI have internal pull–down.

In a typical (handset) application pin PO is directly connected to RPI and TPI. If additional data processing is required (e.g., echo cancellation in a base–station), then a data processing unit may be placed between PO and RPI or PO and TPI.

The data format is serial, 2's complement, MSB first. PO outputs 16 bits (14 data bits followed by 2 zeroes). TPI/RPI read 14 data bits. The bit frequency is 3456 kHz (CLK). Data output PO changes on the falling edge of CLK. Data inputs TPI/RPI are read on the rising edge of CLK (Figures 7,8).

For interfacing to digital signal processors signals TPE and RPE (both active low) mark the position of the transmit and receive PCM data on pin PO (Figure 6). TPE/RPE change on the rising edge of CLK.

Outputs RPE and TPE have low impedance only from half a CLK cycle before to half a CLK cycle after the active state. The rest of the time they are in high impedance state. Thus a wired–OR configuration can be made when only one DSP serial input port is used for reading both transmit and receive data. An external pull–up is required.

## **3.0 FUNCTIONAL DESCRIPTION**

## 3.1 Digital Interfaces (see Fig. 1 Block Diagram)

#### 3.1.1 ADPCM interface

The ADPCM interface pins (RAD, TAD) carry 4 bits of serial data. Transmit and receiver data both are controlled by separate synchronization pins (RAS, TAS).

Upon detection of a high RAS signal (with rising DCK edge), the receiver will read 4 ADPCM bits on the next 4 high–to–low transitions of the DCK data clock. Likewise, upon reception of a high TAS signal, the transmitter will output 4 ADPCM bits on the next 4 low–to–high transitions of DCK. Figure 5 shows the timing diagram. During the time that the ADPCM data output (TAD) is not activated, it will be in a high impedance state, enabling a bus structure to be used in multi–line base stations. Input RAD has an internal pull–down resistor.

The minimum frequency on the DCK input is  $f_{CLK}$ /54. the maximum value equals the clock frequency, and any frequency in between may be chosen. The RAS signal controls the start of each

## PCD5032

conversion in a frame at an 8 kHz rate. The master clock 'CLK' must be locked to the frequency of 'RAS', with a ratio  $f_{CLK}$  = 432 x  $f_{RAS}$ 

#### 3.1.2 PCM Interface

To enable additional data processing in a base station both transmit and receive linear PCM data paths are accessible.

For the receive direction the PCM data is output on pin PO and read from pin RPI. For the transmit direction the PCM data is output on pin PO and read from pin TPI. To enable bus structures to be used in base stations the PCM output PO is in high impedance state when not active. Inputs TPI/RPI have internal pull–down.

In a typical (handset) application pin PO is directly connected to RPI and TPI. If additional data processing is required (e.g., echo cancellation in a base–station), then a data processing unit may be placed between PO and RPI or PO and TPI.

The data format is serial, 2's complement, MSB first. PO outputs 16 bits (14 data bits followed by 2 zeroes). TPI/RPI read 14 data bits. The bit frequency is 3456 kHz (CLK). Data output PO changes on the falling edge of CLK. Data inputs TPI/RPI are read on the rising edge of CLK (Figures 7,8).

For interfacing to digital signal processors signals TPE and RPE (both active low) mark the position of the transmit and receive pcm data on pin PO (Figure 6). TPE/RPE change on the rising edge of CLK.

Outputs RPE and TPE have low impedance only from half a CLK cycle before to half a CLK cycle after the active state. The rest of the time they are in high impedance state. Thus a wired–OR configuration can be made when only one DSP serial input port is used for reading both transmit and receive data. An external pull–up is required.

#### 3.1.3 I<sup>2</sup>C Interface

The Philips I2C interface is used for programming gain and mode of operation.

| 0 0 1 1 0 0 A0 0 |
|------------------|
|------------------|

#### Figure 3. I<sup>2</sup>C Address

With the address select pin A0 it is possible to have two independently programmed ADPCM codecs in a base station (two outside lines). If more codecs are used in one base station then the address pin can be used as a 'select' signal. For timing of the  $l^2C$  bus, see Philips Semiconductors' brochure "The  $l^2C$ -bus and How to Use It".

Each function can be accessed by writing one 8-bit data word to the ADPCM codec. For this reason the 8-bit word is divided into two fields:

| function |
|----------|
|          |

bit5 to bit0 : value/setting.

## Table 1. Overview of the I<sup>2</sup>C Programming Possibilities

| Function               | b7 | b6 | b5  | b4  | b3   | b2  | b1  | b0  |
|------------------------|----|----|-----|-----|------|-----|-----|-----|
| Operation Mode         | 0  | 0  | -   | -   | TONE | PON | T1  | T0  |
| Receiver Control       | 0  | 1  | RV2 | RV1 | RV0  | RG2 | RG1 | RG0 |
| Transmitter<br>Control | 1  | 0  | ST1 | ST0 | MUTE | TG2 | TG1 | TG0 |
| Ringer                 | 1  | 1  | BF2 | BF1 | BF0  | BV2 | BV1 | BV0 |

#### Definitions

| : 'tone/ringer' section for tone generator output;<br>tones can be sent to ringer or receiver DAC |
|---------------------------------------------------------------------------------------------------|
| : power-on (active)                                                                               |
| : test loops                                                                                      |
| : receiver gain                                                                                   |
| : transmitter gain                                                                                |
| : receiver volume                                                                                 |
| : tone volume                                                                                     |
| : tone frequency                                                                                  |
| : sidetone level                                                                                  |
|                                                                                                   |

Programming the ADPCM codec is possible in active mode as well as in standby mode. A reset clears all I<sup>2</sup>C registers.

#### 3.1.4 Fast Mute

The RFM (Receiver Fast Mute) pin enables fast muting of the received signal if erroneous data is present on the ADPCM interface.

Muting is done in the same manner as the receiver mute via  $I^2C$  bus. The input data of the ADPCM decoder is blanked, so that the ADPCM decoder output signal goes to zero. To ensure immediate silence on the analog outputs RE+/RE-, the linear PCM input data of the receive filter is set to zero as well.

If the mute signal is switched off again, then the ADPCM decoder output settles gradually from zero to the appropriate PCM signal level. No audible clicks will occur.

The sidetone level is not affected by the mute function.

## 3.2 Analog Parts and I<sup>2</sup>C Programming

#### 3.2.1 Input/Output

The analog input pins (TM+, TM–) can be connected directly to a microphone. For electret microphones capacitive coupling is required (Figure 11). The earpiece must be a low ohmic device (>100 $\Omega$  differential).

The microphone and earpiece amplifiers have the possibility of gain control via the  $l^2C$  interface. Further the sending and receiving direction can be muted separately. Analog gain control for the receive path can be set in steps of 1 dB. Digital volume control can be set in 6 dB steps. The following table gives an overview of the programming possibilities.

## PCD5032

| Function         | I <sup>2</sup> C-code | Description | Note        |
|------------------|-----------------------|-------------|-------------|
| Receiver gain    | 01xxx101              | -3dB        |             |
| (relative)       | 01xxx110              | -2dB        |             |
|                  | 01xxx111              | -1dB        |             |
|                  | 01xxx000              | 0dB         | default     |
|                  | 01xxx001              | +1dB        |             |
|                  | 01xxx010              | +2dB        |             |
|                  | 01xxx011              | +3dB        |             |
|                  | 01xxx100              | +4dB        |             |
| Receiver volume  | 01000xxx              | 0dB         | defaults    |
|                  | 01001xxx              | -6dB        |             |
|                  | 01010xxx              | -12dB       |             |
|                  | 01011xxx              | -18dB       |             |
|                  | 01100xxx              | -24dB       |             |
|                  | 01101xxx              | -30dB       |             |
|                  | 01110xxx              | -36dB       |             |
|                  | 01111xxx              | RX MUTE     |             |
| Transmitter gain | 10xxx101              | -3dB        |             |
| (relative)       | 10xxx110              | -2dB        |             |
|                  | 10xxx111              | -1dB        |             |
|                  | 10xxx000              | 0dB         | default     |
|                  | 10xxx001              | +1dB        |             |
|                  | 10xxx010              | +2dB        |             |
|                  | 10xxx011              | +3dB        |             |
|                  | 10xxx100              | +4dB        |             |
| Transmitter mute | 10xx1xxx              | TX MUTE     | default off |

### Table 2. Overview of Gain Control Options

#### 3.2.2 Sidetone

With the I<sup>2</sup>C interface the (local) sidetone Level can be set to -12, -18, -24 dB, or switched off. See Table 3. The sidetone level is independent of the receiver volume control setting.

#### Table 3. Sidetone Level Options

| Function | I <sup>2</sup> C-code | Description       | Note    |
|----------|-----------------------|-------------------|---------|
| Sidetone | 1000xxxx              | No local sidetone | default |
|          | 1001xxxx              | Level = -12 dB    |         |
|          | 1010xxxx              | Level = -18 dB    |         |
|          | 1011xxxx              | Level = -24 dB    |         |

#### 3.2.3 Tone Generator and Ringer

The PCD5032 contains a programmable tone generator which can be used for generating ringer tones (BZ+, BZ–) or local information tones in the receive path (RE+, RE–).

By setting the TONE bit (b3) in the operation mode register the tone output will be directed to the receiver DAC, otherwise the tones will be sent to the ringer output stage. Table 4 shows the possible frequency and volume settings.

| Table 4. | Tone Output Frequency/Volume Options |
|----------|--------------------------------------|
|----------|--------------------------------------|

| Function     | I <sup>2</sup> C-code | Description | Note       |
|--------------|-----------------------|-------------|------------|
| Volume (rel) | 11xxx000              | Signal off  | default    |
|              | 11xxx001              | -29 dB      | sine wave  |
|              | 11xxx010              | -23 dB      | sine wave  |
|              | 11xxx011              | -17 dB      | sine wave  |
|              | 11xxx100              | -11 dB      | sine wave  |
|              | 11xxx101              | -5 dB       | sine wave  |
|              | 11xxx110              | 0 dB        | sine wave  |
|              | 11xxx111              | +4 dB       | squarewave |
| Frequency    | 11000xxx              | 400 Hz      |            |
|              | 11001xxx              | 421 Hz      |            |
|              | 11010xxx              | 444 Hz      |            |
|              | 11011xxx              | 800 Hz      |            |
|              | 11100xxx              | 1000 Hz     |            |
|              | 11101xxx              | 1067 Hz     |            |
|              | 11110xxx              | 1333 Hz     |            |
|              | 11111xxx              | 2000Hz      |            |

The ringer output (BZ) is differential and is intended for low ohmic devices. If the ringer is switched off then both outputs are low. The output signal is a pulse density modulated block wave (on a 32 kHz basic pulse rate) to generate a sinewave–like output signal, see Figure 4. Volume is controlled by changing the pulse width of each pulse. In the square wave mode a full square wave is generated and results in the maximum volume. The volume settings (in dB) are given for the first harmonic signal component.

### 3.3 Modes of Operation

The ADPCM codec has three modes of operation, a normal mode and two loop modes. See the table below for details on setting these modes. Also the standby and active mode are set via the  $l^2C$  bus.

## Table 5. Modes of Operation

| •               |                       |                                                                                   |         |  |  |
|-----------------|-----------------------|-----------------------------------------------------------------------------------|---------|--|--|
| Function        | I <sup>2</sup> C-code | Description                                                                       | Note    |  |  |
| Standby mode    | 00xxx0xx              | Power down                                                                        | default |  |  |
| Active mode     | 00xxx1xx              | Active                                                                            |         |  |  |
| Set Normal mode | 00xxxx01              | Normal operation                                                                  | default |  |  |
| Set Loop 1      | 00xxxx01              | Loopback on<br>ADPCM side and<br>on PCM side<br>without using<br>ADPCM transcoder |         |  |  |
| Set Loop 2      | 00xxxx10              | Loopback on<br>TM+/TM– to<br>RE+/RE– through<br>ADPCM transcoder                  |         |  |  |

#### 3.3.1 Standby Mode

After a reset the ADPCM codec will by default be in standby mode. All I<sup>2</sup>C settings will be cleared. PON=O sets the codec in standby

## PCD5032

mode. In standby mode all circuits are switched off, except for the  $I^2C$  interface. Before going to standby mode the PCD5032 performs a reset of the ADPCM transcoder, digital filters and auxiliary logic functions. The  $I^2C$  interface registers are not cleared.

#### 3.3.2 Active Mode

PON=1 in the operation mode register sets the codec in active mode. In active mode the ADPCM codec can be operated either in normal mode or one of the two test loops may be selected.

#### 3.3.3 Test Loops

Both test loops can be used for test or evaluation purposes.

Loop 1 is intended for testing the audio path and A/D, D/A converters, the ADPCM transcoder is not addressed in this mode. The ADPCM data is directly looped back towards the radio interface.

The PCM data is looped from transmit filter output to receive filter input.

Loop 2 is intended for testing the complete audio path including ADPCM encoding and decoding.

#### 3.3.4 Reset (input RES)

After an external reset pulse the circuit will perform an internal reset procedure. The reset pulse must be active during at least 10 CLK cycles. 125  $\mu$ s (one 8kHz period) after RES has gone low, the internal reset is completed and the PCD5032 goes into standby mode. At that moment the ADPCM codec is ready to be programmed.

A reset clears all  $I^2C$  registers and resets the ADPCM transcoder, digital filters and auxiliary logic functions.

## 4.0 CHARACTERISTICS

### **4.1 MAXIMUM RATINGS**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| PARAMETER                                                                                           | RATING                                       | UNITS |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------|-------|
| Supply voltage V <sub>DD</sub> – V <sub>SS</sub>                                                    | -0.5 to +6.5                                 | V     |
| Voltage at any pin except V <sub>DD</sub>                                                           | V <sub>SS</sub> -0.5 to V <sub>DD</sub> +0.5 | V     |
| DC current through pin:<br>V <sub>DD</sub> , V <sub>SS</sub><br>BZ+, BZ–,<br>RE+, RE–<br>other pins | 150<br>150<br>50<br>10                       | mA    |
| Total power dissipation                                                                             | 500                                          | mW    |
| Operating ambient temperature                                                                       | -25 to +70                                   | °C    |
| Storage temperature                                                                                 | -65 to +150                                  | °C    |

### Handling

Inputs and outputs are protected against electrostatic discharge in normal handling. ESD protection according to Human Body Model is

guaranteed up to 800 V. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see'Handling MOS Devices').

## PCD5032

## 4.2 ELECTRICAL CHARACTERISTICS

 $V_{\text{DD}}$  = 3.0 V, CLK = 3456 kHz

|                                                                                      |                           | LIMITS  |                  |                   |
|--------------------------------------------------------------------------------------|---------------------------|---------|------------------|-------------------|
| PARAMETER                                                                            | MIN                       | ТҮР     | MAX              | UNITS             |
| General                                                                              | •                         |         | -                |                   |
| Operating temperature                                                                | -25                       | 25      | 70               | °C                |
| Supply voltage                                                                       | 2.7                       | 3.0     | 5.5              | V                 |
| Supply current (T <sub>amb</sub> = 25°C) <sup>1</sup><br>Active (no load)<br>Standby |                           | 7<br>20 | 14<br>100        | mA<br>μA          |
| Leakage current inputs                                                               | -                         | -       | 1                | μA                |
| Analog ground                                                                        | 0.48                      | 0.5     | 0.52             | xV <sub>DD</sub>  |
| Reference voltage VR+ <sup>2</sup>                                                   | 0.8                       | 1.0     | 1.2              | V                 |
| Reference voltage VR-2                                                               | -0.8                      | -1.0    | -1.2             | V                 |
| Digital I/O                                                                          |                           |         |                  |                   |
| V <sub>IH</sub> <sup>3</sup>                                                         | 0.7                       | _       | 1.0              | xV <sub>DD</sub>  |
| VIL <sup>3</sup>                                                                     | 0                         | _       | 0.3              | xV <sub>DD</sub>  |
| V <sub>OL</sub> <sup>3</sup>                                                         | -                         | -       | 0.4              | V                 |
| V <sub>OH</sub> <sup>3</sup>                                                         | V <sub>DD</sub> – 0.4     |         | V <sub>DD</sub>  | V                 |
| Pull-down resistor <sup>3</sup>                                                      | _                         | 150     | -                | kΩ                |
| DCK frequency <sup>4</sup>                                                           | f <sub>CLK</sub> /54 = 64 | -       | f <sub>CLK</sub> | kHz               |
| RAS, TAS frequency <sup>4</sup>                                                      |                           | 8       | -                | kHz               |
| I <sup>2</sup> C Bus Timing                                                          |                           |         | •                |                   |
| SCL clock frequency                                                                  | - 1                       | -       | 100              | kHz               |
| Tolerable spike width                                                                | -                         | -       | 50               | ns                |
| Bus free time                                                                        | 4.7                       | -       | -                | μs                |
| Start condition set-up time                                                          | 4.7                       | _       | -                | μs                |
| Start condition hold time                                                            | 4.0                       | -       | -                | μs                |
| SCL LOW time                                                                         | 4.7                       | -       | -                | μs                |
| SCL H IGH time                                                                       | 4.0                       | -       | -                | μs                |
| SCL and SDA rise time                                                                | -                         | -       | 1.0              | μs                |
| SCL and SDA fall time                                                                | -                         | -       | 0.3              | μs                |
| Data set–up time                                                                     | 250                       | _       | -                | ns                |
| Data hold time                                                                       | 0                         | _       | -                | ns                |
| Stop condition set-up time                                                           | 4.0                       | _       | -                | μs                |
| Analog Inputs <sup>5</sup>                                                           | •                         |         | •                |                   |
| TM+ / TM– input impedance <sup>6</sup>                                               | -                         | 125     | -                | kΩ                |
| Nominal input level <sup>7</sup>                                                     | -                         | 12      | -                | mV <sub>RMS</sub> |
| Maximum input signal <sup>8</sup>                                                    | -                         | 56      | -                | mV <sub>RMS</sub> |
| Min. voltage gain                                                                    | -4                        | -3      | -2               | dB                |
| Max. voltage gain                                                                    | +3                        | +4      | +5               | dB                |
| Stepsize voltage gain                                                                | -                         | 1       | -                | dB                |
| TX harmonic distortion <sup>9</sup>                                                  | _ I                       | -       | -40              | dB                |

## PCD5032

### ELECTRICAL CHARACTERISTICS (conitnued)

| PARAMETER                                                                                                                                                                                                                                                                 | LIMITS                         |                                                     |                         | UNITS                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------|-------------------------|------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                           | MIN                            | TYP                                                 | MAX                     | UNITS                                                                  |
| Analog Outputs                                                                                                                                                                                                                                                            |                                |                                                     |                         |                                                                        |
| Receiver audio output:<br>output impedance <sup>6</sup><br>signal level at 0 dBm0 <sup>10</sup><br>signal level at 3.14 dBm0 <sup>11</sup><br>min. gain<br>max. gain<br>gain step size<br>volume control range<br>volume stepsize<br>RX harmonic distortion <sup>12</sup> | -4<br>+3<br>-<br>-36<br>-<br>- | 10<br>550<br>1250<br>-3<br>+4<br>1<br>-<br>6.0<br>- | -2<br>+5<br>-<br>0<br>- | Ω<br>mV <sub>RMS</sub><br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| Ringer output: <sup>5,13</sup><br>output impedance<br>volume control range                                                                                                                                                                                                | _<br>_29                       | 14<br>-                                             | 29<br>+4                | Ω<br>dB                                                                |

### FILTER CHARACTERISTICS

| PARAMETER                                                                        |                   | LIMITS |     |       |
|----------------------------------------------------------------------------------|-------------------|--------|-----|-------|
|                                                                                  | MIN               | TYP    | MAX | UNITS |
| Transmitter                                                                      |                   |        |     |       |
| Passband ripple (300-3000Hz)                                                     | -                 | -      | 0.5 | dB    |
| Frequency response<br>f = 50  Hz<br>f = 3400  Hz<br>f = 4600  Hz<br>f = 8000  Hz | -35<br>-35<br>-60 |        | -2  | dB    |
| Analog-to-Digital Converter                                                      |                   |        |     |       |
| Signal-to-noise ratio (Figure 12) <sup>6,14</sup>                                |                   | 35     |     | dB    |
| Digital-to-Analog Converter                                                      |                   |        |     |       |
| Signal-to-noise ratio (Figure 12) <sup>6,14</sup>                                |                   | 35     |     | dB    |
| Group Delay                                                                      |                   | -      |     |       |
| Transmitter <sup>15</sup>                                                        |                   |        | 400 | μs    |
| Receiver <sup>15</sup>                                                           |                   |        | 525 | μs    |
| Group Delay Distortion                                                           | -                 | •      | •   | •     |
| See Figure 9                                                                     |                   |        |     |       |

NOTES: +3.14 dBm0 is the maximum signal level on the PCM interface. Specifications are valid in active mode (except standby current).

I<sub>DD</sub> active measured with all inputs to V<sub>SS</sub>, except CLK, DCK connected to 3.456 MHz, and RAS, TAS connected to 8 kHz. I<sub>DD</sub> standby 1. measured with all inputs connected to V<sub>SS</sub>, except TMP, TMM left open. All outputs left open for both cases.

The ref. voltage is available on VR+ and VR- and is measured with respect to VG. The voltage outputs are intended for electret microphone 2. supply, and can deliver 400 µA.

3. Digital inputs and outputs are CMOS-levels compatible. The outputs can sink or source 1 mA. Pull-down resistors are present at pins RPI, TPI, TST, RAD.

4. Any frequency between min and max is allowed for DCK. The signals CLK and RAS/TAS must be frequency-locked. and wilt have a ratio f<sub>CLK</sub> / f<sub>RAS</sub> = 432.

All analog input/output voltages and impedances are measured differentially. The circuit is designed for use with an electret microphone. 5

Frequency band is 300 Hz – 3400 Hz. Maximum load capacitance = 100 pF differentially, or 200 pF each pin.

Nominal signal level gives -10 dBm0 on the PCM interface (G.71 1/G.712). Value given for TX gain setting 0 dB. 7.

8. Maximum signal level gives +3.14 dBm0 on the PCM interface, with larger input signals the digital output signal will be saturated. Value given for TX gain setting 0dB.

TX gain setting = 0 dB and input signal level 40 mV<sub>RMS</sub> (will generate 0 dBm0 signal level on PCM interface according to G.711). 9

10. PCM signal level is 0 dBm0 and RX gain setting 0 dB. With a load of 300 Ω between RE+ and RE- the given signal level results in an output power of 1 mW. The maximum output current is 10 mA. 11. PCM signal level is +3.14 dBm0 and RX gain setting +4 dB. The maximum output current is 10 mA.

12. PCM signal level is 0dBm0 (G.711).

13. For maximum output power the load resistance should equal the typical output impedance (specified at ILOAD - 20 mA). The minimum load resistance is limited by the "Maximum Ratings".

14. Measured with psophometric filter (CCITT G.223). Only fulfilled at V<sub>DD</sub> noise level smaller than 40 mV<sub>P</sub> (0 – 20 kHz). Measured on sample basis at V<sub>DD</sub> = 3.0 V, temperature = 25°C, compliant with G.712. Signal level is -40 dBm0 on PCM interface (0.4 mV<sub>RMS</sub> on analog input). Gain setting is 0 dB.

15. Group delay includes ADPCM / PCM conversion; signal frequency = 1.5 kHz. Figure is given for RAS/TAS signals at the same moment.

## PCD5032



Figure 4. Tone Output Example

## TIMING DIAGRAMS



Figure 5. ADPCM Timing



Figure 6. PCM Timing



Figure 7. PCM Output Timing

1.0m

750.0<del>µ</del>

500.0 <del>µ</del>

250.0 <del>µ</del>

0.0

300 500 600

1000

# ADPCM codec for digital cordless telephone





1500

CCITT G.712

FREQUENCY (Hz)

2600 2800

3400



Figure 10. Typical Block Diagram for a DECT Handset

## PCD5032



Figure 11. Typical Handset Application Diagram for the PCD5032



