# PBL 386 65/1 Subscriber Line Interface Circuit ## **Description** The PBL 386 65/1 Subscriber Line Interface Circuit (SLIC) is a 90 V bipolar integrated circuit for use in DLC, Central Office and other telecommunications equipment. The PBL 386 65/1 has been optimized for low total line interface cost and a high degree of flexibility in different applications. The PBL 386 65/1 emulates a transformer equivalent dc-feed, programmable between 2x25 $\Omega$ and 2x900 $\Omega$ , with short loop current limiting adjustable to max 65 mA. A second lower battery voltage may be connected to the device to reduce short loop power dissipation. The SLIC automatically switches between the two battery supply voltages without need for external components or external control. The SLIC incorporates loop current, ground key and ring trip detection functions. The PBL 386 65/1 is compatible with loop start and ground start signalling. Two- to four-wire and four- to two-wire voice frequency (vf) signal conversion is accomplished by the SLIC in conjunction with either a conventional CODEC/filter or with a programmable CODEC/filter, e.g. SLAC, SiCoFi, Combo II. The programmable line terminating impedance could be complex or real to fit every market. Longitudinal line voltages are suppressed by a feedback loop in the SLIC and the longitudinal balance specifications meet the DLC requirements. The PBL 386 65/1 package is 28-pin PLCC. Figure 1. Block diagram 28 PLCC. ## **Key Features** - Selectable overhead voltage principle All adaptive: The overhead voltage follows 0V < signals < 6.2V<sub>pk</sub>. Semi adaptive: The overhead voltage - follows $3.1V_{pk}$ < signals < $6.2V_{pk}$ . - Metering 2.2 V<sub>rms</sub> - High and low battery with automatic switching - Battery supply as low as -10 V - Only +5 V in addition to GND and battery (VEE optional) - 39 mW on-hook power dissipation in active state - Long loop battery feed tracks V<sub>Bat</sub> for maximum line voltage - 44V open loop voltage @ -48V battery feed - Constant loop voltage for line leakage <5 mA</li> - · On-hook transmission - Full longitudinal current capability during on-hook - Programmable loop & ring-trip detector threshold - · Ground key detector - Analog temperature guard - Tip open state with ring ground detector - Silent polarity reversal - · Line voltage measurement - -40° C to +85° C ambient temperature range 28-pin plastic PLCC ## **Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------|-----------------|------| | Temperature, Humidity | | | | | | Storage temperature range | T <sub>Stg</sub> | -55 | +150 | °C | | Operating temperature range | T <sub>Amb</sub> | -40 | +110 | °C | | Operating junction temperature range, Note 1 | $T_{_{J}}$ | -40 | +140 | °C | | Power supply, $-40^{\circ}\text{C} \le T_{\text{Amb}} \le +85^{\circ}\text{C}$ | | | | | | V <sub>cc</sub> with respect to A/BGND | V <sub>cc</sub> | -0.4 | 6.5 | V | | V <sub>EE</sub> with respect to A/BGND | V <sub>FF</sub> | V <sub>Bat</sub> | 0.4 | V | | V <sub>Bat</sub> with respect to A/BGND, continuous | V <sub>Bat</sub> | -75 | 0.4 | V | | V <sub>Bat</sub> with respect to A/BGND, 10 ms | V <sub>Bat</sub> | -80 | 0.4 | V | | V <sub>BAT2</sub> with respect to A/BGND | V <sub>Bat2</sub> | V <sub>Bat</sub> | 0.4 | V | | Power dissipation | | | | | | Continuous power dissipation at T <sub>Amb</sub> ≤ +85 °C | $P_{\scriptscriptstyle D}$ | | 1.5 | W | | Ground | | | | | | BGND with respect to AGND | V <sub>G</sub> | -5 | VCC | V | | Relay Driver | <u> </u> | | | | | Ring relay supply voltage | | | BGND +12 | V | | Ring relay current | | | 75 mA | | | Ring trip comparator | | | | | | Input voltage | $V_{DT}, V_{DR}$ | V <sub>Bat</sub> | V <sub>cc</sub> | V | | Input current | I <sub>DT</sub> , I <sub>DR</sub> | -5 | 5 | μΑ | | Digital inputs, outputs (C1, C2, C3, DET) | | | | | | Input voltage | $V_{\text{ID}}$ | -0.4 | V <sub>cc</sub> | V | | Output voltage (DET not active) | $V_{od}$ | -0.4 | $V_{cc}$ | V | | Output current (DET) | I <sub>OD</sub> | | 30 | mA | | TIPX and RINGX terminals, $-40^{\circ}\text{C} < \text{T}_{\text{Amb}} < +85^{\circ}\text{C}, \text{ V}_{\text{BAT}} = -50\text{V}$ | | | | | | TIPX or RINGX current | I <sub>TIPX</sub> , I <sub>RINGX</sub> | -100 | +100 | mA | | TIPX or RINGX voltage, continuous (referenced to AGND), Note 1 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> | 2 | V | | TIPX or RINGX, pulse < 10 ms, t <sub>Rep</sub> > 10 s, Note 1 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> - 20 | 5 | V | | TIPX or RINGX, pulse < 1 μs, t <sub>Rep</sub> > 10 s, Note 1 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> - 40 | 10 | V | | TIP or RING, pulse < 250 ns, t <sub>Rep</sub> > 10 s, Note 2 | $V_{TA}, V_{RA}$ | V <sub>Bat</sub> - 70 | 15 | V | | - Top | 101 | Dat | | | ## **Recommended Operating Condition** | Parameter | Symbol | Min | Max | Unit | |---------------------------------------|------------------|------------------|-------|------| | Ambient temperature | T <sub>Amb</sub> | -40 | +85 | °C | | V <sub>cc</sub> with respect to AGND | V <sub>cc</sub> | 4.75 | 5.25 | V | | V <sub>EE</sub> with respect to AGND | V <sub>EE</sub> | V <sub>Bat</sub> | -4.75 | V | | V <sub>Bat</sub> with respect to BGND | V <sub>Bat</sub> | -58 | -10 | V | ## **Notes** 1. The circuit includes thermal protection. Operation above junction temperature may degrade device reliability. ## **Electrical Characteristics** $-40~^{\circ}\text{C} \leq \text{T}_{\text{Amb}} \leq +85~^{\circ}\text{C}, \text{ V}_{\text{CC}} = +5\text{V} \pm 5~^{\circ}\text{K}, \text{ V}_{\text{EE}} = -5\text{V} \pm 5\%, \text{ V}_{\text{Bat}} = -58\text{V} \text{ to } -40\text{V}, \text{ R}_{\text{LC}} = 18.7\text{k}\Omega, \text{ I}_{\text{L}} = 27~\text{mA}, \text{ Z}_{\text{L}} = 600~\Omega, \text{ R}_{\text{F1}}, \text{ R}_{\text{F2}}, \text{ R}_{\text{P1}}, \text{ R}_{\text{P2}} = 0, \text{R}_{\text{Ref}} = 15\text{k}\Omega, \text{ C}_{\text{HP}} = 68\text{nF}, \text{ C}_{\text{LP}} = 0.33~\mu\text{F}, \text{ R}_{\text{T}} = 120~\text{k}\Omega, \text{ R}_{\text{SG}} = 24~\text{k}\Omega, \text{ R}_{\text{RX}} = 120~\text{k}\Omega, \text{ AOV-pin not connected, unless otherwise specified. Current definition: current is positive if flowing into a pin.}$ | | Ref | | | | | | |-------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------|-----|---------------------|-----|-------------------------| | Parameter | fig | Conditions | Min | Тур | Max | Unit | | Two-wire port | | | | | | | | Overload level, $V_{TRO}$ , $R_{LDC} \le 2k\Omega$ | 2 | Active state | | | | | | me Ebe | | 1% THD, Note 1 | 3.1 | | | $V_{Peak}$ | | On-Hook, R <sub>LDC</sub> ≥ 10kΩ | | | 1.4 | | | V | | Input impedance, Z <sub>TR</sub> | | Note 2 | | Z <sub>T</sub> /200 | | 1 can | | Longitudinal impedance, Z <sub>LoT</sub> , Z <sub>LoR</sub> | | 0 < f < 100 Hz | | 20 | 35 | Ω/wire | | Longitudinal current limit, I <sub>LoT</sub> , I <sub>LoR</sub> | | active state | 28 | | | mA <sub>rms</sub> /wire | | Longitudinal to metallic balance, B <sub>LM</sub> | 3 | IEEE standard 455-1985, $Z_{TRX}$ =736 $\Omega$ | | | | | | <del></del> | | $0.2 \text{ kHz} < f < 1.0 \text{ kHz}, T_{amb} 0.70^{\circ}\text{C}$ | 63 | | | dB | | | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> 0-70°C | 58 | | | dB | | | | 0.2 kHz < f < 1.0 kHz, T <sub>amb</sub> -40-85°C | 58 | | | dB | | | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> -40-85°C | 54 | | | dB | | Longitudinal to metallic balance, B <sub>IME</sub> | 3 | 0.2 kHz < f < 1.0 kHz, T <sub>amb</sub> 0-70°C | 63 | | | dB | | | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> 0-70°C | 58 | | | dB | | $B_{LME} = 20 \cdot Log \left \frac{E_{TR}}{V_{-R}} \right ; E_{RX} = 0$ | | $0.2 \text{ kHz} \le f \le 1.0 \text{ kHz}, T_{amb}^{allil} -40-85^{\circ}\text{C}$ | 58 | | | dB | | V <sub>TR</sub> | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> -40-85°C | 54 | | | dB | | Longitudinal to four-wire balance, B <sub>LFE</sub> | 3 | 0.2 kHz < f < 1.0 kHz, T <sub>amb</sub> 0-70°C | 69 | | | dB | | ıE ı | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> 0-70°C | 64 | | | dB | | $B_{LFE} = 20 \cdot Log \left \frac{E_{TR}}{V} \right ; E_{RX} = 0$ | | $0.2 \text{ kHz} \le \text{f} \le 1.0 \text{ kHz}, T_{amb}^{\text{max}} -40-85^{\circ}\text{C}$ | 64 | | | dB | | TX TX | | 1.0 kHz < f < 3.4 kHz, T <sub>amb</sub> -40-85°C | 60 | | | dB | | Metallic to longitudinal balance, B <sub>MLE</sub> | 4 | 0.2 kHz < f < 4.0kHz | 40 | | | dB | | $B_{MLE} = 20 \bullet Log \left \frac{E_{TR}}{V_{Lo}} \right ; E_{RX} = 0$ | | | | | | | Figure 2. Overload level, $V_{TRO}$ , two-wire port $$_{\omega C}^{1}$$ << $R_{\scriptscriptstyle L}$ , $R_{\scriptscriptstyle L}$ = 600 $\Omega$ $$R_{_{\mathrm{T}}} = 120 \; \mathrm{k}\Omega, \; R_{_{\mathrm{RX}}} = 120 \; \mathrm{k}\Omega$$ Figure 3. Longitudinal to metallic ( $B_{\rm LME}$ ) and Longitudinal to four-wire ( $B_{\rm LFE}$ ) balance $$_{\omega C}^{1}$$ << 150 $\Omega$ , $R_{LR} = R_{LT} = R_{L}/2 = 300 \Omega$ $$R_{_T}$$ = 120 k $\Omega$ , $R_{_{RX}}$ = 120 k $\Omega$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|------------|---------------------------------------------------------------|-------|------------------------|------|-------------------| | Four-wire to longitudinal balance, B <sub>FIF</sub> | 4 | 0.2 kHz < f < 3.4 kHz | 40 | | | dB | | J FILE | | $B_{FLE} = 20 \cdot Log \left \frac{E_{RX}}{V_{Lo}} \right $ | | | | | | | | E <sub>TR</sub> source removed | | | | | | Two-wire return loss, r | | $r = 20 \bullet Log \frac{ Z_{TR} + Z_L }{ Z_{TR} - Z_L }$ | | | | | | | | 0.2 kHz < f < 0.5 kHz | 25 | | | dB | | | | 0.5 kHz < f < 1.0 kHz | 27 | | | dB | | | | 1.0 kHz < f < 3.4 kHz, Note 3 | 23 | | | dB | | TIPX idle voltage, $V_{Ti}$ | | active, I <sub>L</sub> < 5 mA | | - 1.5 | | V | | RINGX idle voltage, V <sub>Ri</sub> | | active, I <sub>L</sub> < 5 mA | | V <sub>Bat</sub> + 2.7 | | V | | RINGX idle voltage, V <sub>Ri</sub> | | tip open, I <sub>L</sub> < 5 mA | | V <sub>Bat</sub> + 3.0 | | V | | $V_{TR}$ | | active, I <sub>L</sub> < 5 mA | | V <sub>Bat</sub> -4.2 | | V | | Four-wire transmit port $(V_{TX})$ | | | | | | | | Overload level, $V_{TXO}$ , $I_{L} \ge 8mA$ | 5 | Load impedance > 20 k $\Omega$ , | 1.55 | | | V <sub>Peak</sub> | | On hook R <sub>LDC</sub> ≥10 kΩ | | 1% THD, Note 4 | 0.7 | | | V <sub>Peak</sub> | | Output offset voltage, $\Delta V_{TX}$ | | | -60 | | 60 | mV | | Output impedance, z <sub>TX</sub> | | 0.2 kHz < f < 3.4 kHz | | 5 | 20 | Ω | | Four-wire receive port (RSN) | | | | | | | | Receive summing node (RSN) dc voltage | | $I_{RSN} = 0 \text{ mA}$ | | GND <u>+</u> 2 | 5 | mV | | Receive summing node (RSN) impedance | | 0.2 kHz < f < 3.4 kHz | | 10 | 50 | Ω | | Receive summing node (RSN) | | 0.3 kHz < f < 3.4 kHz | | | | | | current (I <sub>RSN</sub> ) to metallic loop current (I <sub>L</sub> ) | | | | 400 | | ratio | | $gain, \alpha_{RSN}$ | | | | | | | | Frequency response | | | | | | | | Two-wire to four-wire, g <sub>2-4</sub> | 6 | relative to 0 dBm, 1.0 kHz. $E_{RX} = 0 \text{ V}$ | | | | | | | | 0.3 kHz < f < 3.4 kHz | -0.15 | | 0.15 | dB | | | | f = 8.0 kHz, 12 kHz, 16 kHz | -0.5 | -0.1 | 0 | dB | Figure 4. Metallic to longitudinal and four-wire to longitudinal balance $$\frac{1}{\omega C}$$ << 150 $\Omega$ , $R_{LT} = R_{LR} = R_{L} / 2 = 300 \Omega$ $$R_T = 120 \text{ k}\Omega$$ , $R_{RX} = 120 \text{ k}\Omega$ Figure 5. Overload level, $V_{\rm TXO}$ , four-wire transmit port $$\frac{1}{\omega C}$$ << R<sub>L</sub>, R<sub>L</sub> = 600 $\Omega$ $$R_{_T}$$ = 120 k $\Omega$ , $R_{_{RX}}$ = 120 k $\Omega$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------|------------|-----------------------------------------------------------------------------|------------------------|---------------------|-------------------------|-------| | Four-wire to two-wire, g <sub>4-2</sub> | 6 | relative to 0 dBm, 1.0 kHz. $E_{\rm g} = 0 \text{ V}$ | | | | | | | | 0.3 kHz < f < 3.4 kHz | -0.15 | | 0.15 | dB | | | | f = 8 kHz, 12 kHz, | -1.0 | -0.2 | 0 | dB | | | | 16 kHz | -1.0 | -0.3 | 0 | dB | | Four-wire to four-wire, g <sub>4-4</sub> | 6 | 0.3 kHz < f < 3.4 kHz | | | | | | | | relative to 0 dBm, 1.0 kHz. $E_{\rm G} = 0 \text{ V}$ | -0.15 | | 0.15 | dB | | Insertion loss | | | | | | | | Two-wire to four-wire, G <sub>2-4</sub> | 6 | 0 dBm, 1.0 kHz, Note 5 | | | | | | | | $G_{2-4} = 20 \bullet Log \left \frac{V_{TX}}{V_{TR}} \right , E_{RX} = 0$ | -6.22 | -6.02 | -5.92 | dB | | Four-wire to two-wire, G <sub>4-2</sub> | 6 | 0 dBm, 1.0 kHz, Notes 5, 6 | | | | | | | | $G_{4-2} = 20 \cdot Log \left \frac{V_{TR}}{E_{RX}} \right , E_G = 0$ | -0.2 | | 0.2 | dB | | Gain tracking | | | | | | | | Two-wire to four-wire $R_{LDC} \le 2k\Omega$ | 6 | Ref10 dBm, 1.0 kHz, Note 7 | | | | | | | | -40 dBm to +3 dBm | -0.1 | | 0.1 | dB | | | | -55 dBm to -40 dBm | -0.2 | | 0.2 | dB | | Four-wire to two-wire $R_{LDC} \le 2k\Omega$ | 6 | Ref10 dBm, 1.0 kHz, Note 7 | | | | | | | | -40 dBm to +7 dBm | -0.1 | | 0.1 | dB | | | | -55 dBm to -40 dBm | -0.2 | | 0.2 | dB | | Noise | | | | | | | | Idle channel noise at two-wire | | C-message weighting | | 7 | 12 | dBrnC | | (TIPX-RINGX) | | Psophometrical weighting Note 8 | | -85 | -78 | dBmp | | Harmonic distortion | | | | | | | | Two-wire to four-wire | 6 | 0 dBm, 1.0 kHz test signal | | | -50 | dB | | Four-wire to two-wire | | 0.3 kHz < f < 3.4 kHz | | | -50 | dB | | Battery feed characteristics | | | | | | | | Constant loop current, I <sub>Lconst</sub> | 16 | $I_{Lprog} = \frac{500}{}$ | | | | | | <del></del> | | $R_{LC}$ | | | | | | | | 18 < I <sub>Lprog</sub> < 45 mA | 0.92 I <sub>Lpro</sub> | ng Lprog | 1.08 I <sub>Lprog</sub> | mA | | Tip open state TIPX current, I <sub>Leak</sub> | 8 | S = closed; R = $7 \text{ k}\Omega$ | | | -100 | μΑ | | Tip open state RINGX current, I <sub>LRTo</sub> | 8 | $R_{LRTo} = 0\Omega$ , $V_{Bat} = -48V$ | | I <sub>L</sub> | | mA | | | | $R_{LRTo} = 2.5 \text{ k}\Omega, V_{Bat} = -48V$ | | 17 | | mA | | Tip open state RINGX voltage, $V_{RTo}$ | 8 | I <sub>LRTo</sub> < 23 mA | | V <sub>Bat</sub> +4 | | V | | | | | | | | | Figure 6. Frequency response, insertion loss, gain tracking. $$\frac{1}{\omega C}~<< R_{_L},~R_{_L} = 600~\Omega$$ $$R_{_T}$$ = 120 k $\Omega$ , $R_{_{RX}}$ = 120 k $\Omega$ | Re Parameter fig | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|----------| | Tip voltage (ground start) 8 | Active state, Tip lead open (S open), Ring lead to ground through 150 $\Omega$ | -4 | -2.5 | - | V | | Tip voltage (ground start) 8 | Active state, tip lead to -48 V through 7 k $\Omega$ (S closed), Ring lead to ground through 150 $\Omega$ | -6 | -3.1 | - | V | | Open circuit state loop current, I <sub>LOC</sub> | $R_1 = 0\Omega$ | -100 | 0 | 100 | μΑ | | Loop current detector | L - | | | | <u> </u> | | Programmable threshold, I <sub>DET</sub> | $I_{LTh} = \frac{500}{R_{LD}}$ | 0.9•I <sub>LTh</sub> | I <sub>LTh</sub> | 1.1•I <sub>LTh</sub> | mA | | Ground key detector | | | | | | | Ground key detector threshold | | 11 | 15 | 19 | mA | | Line voltage measurement | 406 | | | | | | Frequency | $f = \frac{10^6}{ V _{TR} + 1}$ | | f | | Hz | | Ring trip comparator | | | | | | | Offset voltage, $\Delta V_{DTR}$ | Source resistance, $R_s = 0 \Omega$ | -20 | 0 | 20 | mV | | Input bias current, I <sub>B</sub> | $I_{B} = (I_{DT} + I_{DR})/2$ | -50 | -20 | 200 | nA | | Input common mode range, $V_{DT}$ , $V_{DR}$ | | $V_{\text{Bat}}$ +1 | | -1 | V | | Ring relay driver | | | | | | | Saturation voltage, V <sub>OL</sub> | $I_{OL} = 50 \text{ mA}$ $V_{OH} = 12 \text{ V}$ | | 0.5 | | | | Off state leakage current, I <sub>Lk</sub> | V <sub>OH</sub> = 12 V | | | 100 | μΑ | | Digital inputs (C1, C2, C3) | | | | | | | Input low voltage, V <sub>IL</sub> | | 0 | | 0.5 | V | | Input high voltage, V <sub>IH</sub> | | 2.5 | | V <sub>cc</sub> | V | | Input low current, I <sub>IL</sub> | $V_{IL} = 0.4$<br>$V_{IH} = 2.5 \text{ V}$ | | | -200 | μΑ | | Input high current, I <sub>IH</sub> | V <sub>IH</sub> = 2.5 V | | | 200 | μΑ | | Detector output (DET) | | | | | | | Output low current, I <sub>OL</sub> | V <sub>OL</sub> < 1V<br>V <sub>OL</sub> < 0.8V | 3 | | | mA | | Output low current, I <sub>OL</sub> | V <sub>OL</sub> < 0.8V | 0.5 | 1 | | mA | | Internal pull-up resistor | | | 5 | | kΩ | | Power dissipation ( $V_{Bat} = -48V$ ; $V_{Bat2} = -32V$ ) | | | | | 147 | | P <sub>1</sub> P <sub>2</sub> @ VEE=-5V | Open circuit state, C1, C2, C3 = 0, 0, | 0 | 14 | | mW<br>mW | | | Active state, C1, C2, C3 = 0, 1, 0 | ٨ | 39<br>44 | | mW | | P <sub>3</sub> @ VEE=-48V | Longitudinal current = $0 \text{ mA}$ , $I_L = 0 \text{ mA}$ | ٦, | 710 | | | | P <sub>4</sub> @ VEE=-5V<br>P <sub>5</sub> @ VEE=-5V | $R_L = 300\Omega$ (off-hook)<br>$R_L = 800\Omega$ (off-hook) | | 340 | | mW<br>mW | | Power supply currents ( $V_{Bat} = -48V$ ) | K <sub>L</sub> = 80022 (011-1100K) | | 340 | | IIIVV | | V <sub>CC</sub> current, I <sub>CC</sub> | Open circuit state | | 0.8 | | mA | | V <sub>cc</sub> current, I <sub>cc</sub> | C1, C2, C3 = 0, 0, 0 | | 0.1 | | mA | | V <sub>Bat</sub> current, I <sub>Bat</sub> | ,,,, -, -, - | | 0.2 | | mA | | V <sub>CC</sub> current, I <sub>CC</sub> | Active state | | 2.0 | | mA | | V <sub>EF</sub> current, I <sub>EF</sub> | C1, C2, C3 = 0, 1, 0 | | 0.1 | | mA | | V <sub>Bat</sub> current, I <sub>Bat</sub> | On-hook, Long Current = 0 mA, $I_L = 0$ | ) mA | | 0.7 | mA | | Power supply rejection ratios | | | | | | | V <sub>cc</sub> to 2- or 4-wire port | Active State | 28.5 | 28.5 | | dB | | V <sub>EE</sub> to 2- or 4-wire port | C1, C2, C3 = 0, 1, 0 | 28.5 | 55 | | dB | | V <sub>Bat</sub> to 2- or 4-wire port | $50 \text{ Hz} < f < 3400 \text{ Hz}, V_n = 100 \text{mV}$ | 28.5 | 40 | | dB | | V <sub>Bat2</sub> to 2- or 4-wire port | | 28.5 | 60 | | dB | | Temperature guard | | | | | | | Junction threshold temperature, T <sub>JG</sub> | | | 140 | | °C | #### **Notes** - 1. The overload level is automatically expanded when the signal level > 3.1 $V_{Peak}$ and is specified at the two-wire port with the signal source at the four-wire receive port. - The two-wire impedance is programmable by selection of external component values according to: - $Z_{TRX} = Z_T/|G_{2-4} \alpha_{RSN}|$ where: - $Z_{TRX}$ = impedance between the TIPX and RINGX terminals - $Z_T$ = programming network between the $V_{TX}$ and RSN terminals - $G_{24}$ = transmit gain, nominally = -0.5 - $\alpha_{RSN}^{-}$ = receive current gain, nominally = 400 (current defined as positive flowing into the receivesumming node, RSN, and when flowing from tip to ring). - Higher return loss values can be achieved by adding a reactive component to R<sub>T</sub>, the two-wire terminating impedance programming resistance, e.g. by dividing R<sub>T</sub> into two equal halves and connecting a capacitor from the common point to ground. - 4. The overload level is automatically expanded when the signal level >1.55 V<sub>Peak</sub> and is specified at the four-wire transmit port, V<sub>TX</sub>, with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is G<sub>2.4</sub> = -0.5. - 5. Secondary protection resistors $R_F$ and tertiary protection resistors $R_P$ impact the insertion loss as explained in the text, section Transmission. The specified insertion loss is for $R_F = R_D = 0$ . - The specified insertion loss tolerance does not include errors caused by external components. - 7. The level is specified at the four-wire receive port and referenced to a 600 $\Omega$ impedance level. - 8. The two-wire idle noise is specified with the four-wire receive port grounded (E $_{\rm RX}=0$ ; see figure 6). The four-wire idle noise at V $_{\rm TX}$ is the two-wire value -6 dB and is specified with the two-wire port terminated in 600 $\Omega$ (R $_{\rm L}$ ). The noise specification is referenced to a 600 $\Omega$ impedance level at V $_{\rm TX}$ . The four-wire receive port is grounded (E $_{\rm RX}=0$ ). Figure 7. RFI Test Circuit. Figure 8. Tipx voltage. ## **Pin Description** | Refer | to figure 9. | | | | | | | | |----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | PLCC | Symbol | Description | | | | | | | | 1 | VBAT | Battery supply voltage, -10V to -58V. Negative with respect to GND (pins 20 and 27). | | | | | | | | 2 | VBAT2 | An optional second battery voltage, connected in series with a diode, or an external powerhandling resistor connects to this pin. | | | | | | | | 3 | AOV | daptive Overhead Voltage. If pin is left open: The overhead voltage is internally set to $3.1V_{pk}$ in off-hook nd 1.4V in on-hook. The overhead voltage will automatically adapt to signals > $3.1V_{pk}$ . pin is connected to VBAT: No internally set overhead voltage. The overhead voltage adapts utomatically to $0V < signals < 6.2V_{pk}$ . | | | | | | | | 4 | PSG | Programmable Saturation Guard. The resistive part of the DC feed characteristic is programmed by a resistor connected from this pin to VBAT. | | | | | | | | 5 | LP | Saturation guard filter capacitor connected here to filter out noise and improve PSRR. Other end of $C_{LP}$ connects to VBAT (pin 1). | | | | | | | | 6 | DT | Input to the ring trip comparator. With DR more positive than DT the detector output, DET (pin 18), is at logic level low, indicating off-hook condition. The ring trip network connects to this input. | | | | | | | | 7 | DR | Input to the ring trip comparator. With DR more positive than DT the detector output, DET (pin 18), is at logic level low, indicating off-hook condition. The ring trip network connects to this input. | | | | | | | | 8 | VEE | -5V to VBAT power supply. | | | | | | | | 9 | REF | A 15kohm resistor should be connected between this pin and AGND. | | | | | | | | 10 | SPR | Silent Polarity Reversal. The polarity reversal time can be adjusted with a capacitor connected to AGND. If pin is left open: Shortest polarity reversal time. | | | | | | | | 11 | PLC | Prog. Line Current, the constant current part of the DC feed characteristic is programmed by a resistor connected from this pin to AGND. | | | | | | | | 12 | PLD | Programmable loop detector threshold. The loop detection threshold is programmed by a resistor connected from this pin to AGND. | | | | | | | | 13 | VCC | +5 V power supply. | | | | | | | | 14 | C3 | C1, C2 and C3 are TTL compatible inputs controlling the SLIC operating states. Refer to section | | | | | | | | 15 | C2 | Operating states for details. | | | | | | | | 16 | C1 | | | | | | | | | 17 | NC | No connect. Must be left open. | | | | | | | | 18 | DET | Detector output. Active low when indicating loop or ring trip detection, active high when indicating ground key detection | | | | | | | | 19 | RSN | Receive summing node. 400 times the current flowing into this pin equals the metallic (transversal) current flowing from RINGX (pin 26) to TIPX (pin 28). Programming networks for two-wire impedance and receive gain connect to the receive summing node. | | | | | | | | 20 | AGND | Analog ground, should be tied together with BGND (pin 27). | | | | | | | | 21 | VTX | Transmit vf output. The ac voltage difference between TIPX (pin 28) and RINGX (pin 26), the ac metallic voltage, is reproduced as an unbalanced GND referenced signal at VTX with a gain of -0.5. The two-wire impedance programming network connects between VTX and RSN (pin 19). | | | | | | | | 22 | RRLY | Ring relay driver output. The relay coil may be connected to maximum +12V. | | | | | | | | 23 | TS | TS should be connected to TIPX. | | | | | | | | 24 | NC | No connect. Must be left open. | | | | | | | | 25<br>26 | HP<br>RINGX | Connection for ac/dc separation capacitor $C_{HP}$ . Other end of $C_{HP}$ connects to RINGX (pin 26). The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage | | | | | | | | | | protection components and ring relay (and optional test relay). | | | | | | | | 27 | BGND | Battery Ground, should be tied together with AGND (pin 20). | | | | | | | | 28 | TIPX | The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage | | | | | | | | | | protection components and ring relay (and optional test relay). | | | | | | | Figure 9. Pin configuration 28 pin PLCC package, top view. ## **SLIC Operating States** | State | <b>C</b> 3 | C2 | C1 | SLIC operating state | Active detector | |-------|------------|----|----|----------------------|-----------------------------------| | 0 | 0 | 0 | 0 | Open circuit | Detector is set high | | 1 | 0 | 0 | 1 | Ringing state | Ring trip detector (active low) | | 2 | 0 | 1 | 0 | Active state | Loop detector (active low) | | 3 | 0 | 1 | 1 | Active state | Line voltage measurement | | 4 | 1 | 0 | 0 | Tip open state | Loop detector (active low) | | 5 | 1 | 0 | 1 | Active state | Ground key detector (active high) | | 6 | 1 | 1 | 0 | Active reverse | Loop detector (active low) | | 7 | 1 | 1 | 1 | Active reverse | Ground key detector (active high) | Table 1. SLIC operating states. Figure 10. Simplified ac transmission circuit. ## **Functional Description and Applications Information Transmission** #### General A simplified ac model of the transmission circuits is shown in figure 10. Circuit analysis yields: $$V_{TR} = \frac{V_{TX}}{0.5} + I_L \cdot (2R_F + 2R_P) \tag{1}$$ $$\frac{V_{TX}}{Z_T} + \frac{V_{RX}}{Z_{RX}} = \frac{I_L}{\alpha_{RSN}}$$ (2) $$V_{TR} = E_L - I_L \cdot Z_L \tag{3}$$ where: V<sub>TX</sub> is a ground referenced version of the ac metallic voltage between the TIPX and RINGX terminals. V<sub>TR</sub> is the ac metallic voltage between tip and ring. is the line open circuit ac metallic Εı voltage. is the ac metallic current. is a fuse resistor. is an optional part of the SLIC tertiary protection. $Z_{L}$ is the line impedance. determines the SLIC TIPX to RINGX impedance for signal in the 0 - 20kHz frequency range. Z<sub>RX</sub> controls four- to two-wire gain. V<sub>RX</sub> is the analog ground referenced receive signal. $\alpha_{RSN}$ is the receive summing node current to metallic loop current gain. $\alpha_{RSN} = 400$ #### **Two-Wire Impedance** To calculate ZTR, the impedance presented to the two-wire line by the SLIC including the fuse and protection resistors RF and Rp, let: $$V_{RX} = 0$$ . From (1) and (2): $$Z_{TR} = \frac{Z_T}{\alpha_{RSN} \cdot 0.5} + 2R_F + 2R_P$$ Thus with $Z_{TR}$ , $\alpha_{RSN}$ , $R_F$ and $R_P$ $$Z_{T} = \alpha_{RSN} \cdot 0.5 \cdot (Z_{TR} - 2R_{F} - 2R_{P})$$ #### Two-Wire to Four-Wire Gain From (1) and (2) with $V_{RX} = 0$ : $$G_{2-4} = \frac{V_{TX}}{V_{TR}} = -\frac{Z_T / \alpha_{RSN}}{\frac{Z_T}{\alpha_{RSN} \cdot 0.5} + 2R_F + 2R_P}$$ #### Four-Wire to Two-Wire Gain From (1), (2) and (3) with $E_1 = 0$ : $$G_{4-2} = \frac{V_{TR}}{V_{RX}} = \frac{Z_T}{Z_{RX}} \cdot \frac{Z_L}{\frac{Z_T}{\alpha_{RSN}} + 0.5 \cdot (Z_L + 2R_F + 2R_P)}$$ For applications where $Z_T/(\alpha_{RSN} \cdot 0.5) + 2R_F + 2R_P$ is chosen to be equal to $Z_1$ the expression for $G_{4-2}$ simplifies to: $$G_{4-2} = \frac{Z_T}{Z_{RX}}$$ ### Four-Wire to Four-Wire Gain From (1), (2) and (3) with $E_1 = 0$ : From (1) and (2) with $$V_{RX} = 0$$ : $$G_{4-4} = \frac{V_{TX}}{V_{RX}} = -\frac{Z_T / \alpha_{RSN}}{\frac{Z_T}{\alpha_{RSN} \cdot 0.5} + 2R_F + 2R_P} - \frac{Z_T}{\frac{Z_T}{\alpha_{RSN}}} - \frac{Z_T}{\frac{Z_T}{\alpha_{RSN}}} + 0.5 \cdot (Z_L + 2R_F + 2R_P)$$ #### **Hybrid Function** The hybrid function can easily be implemented utilizing the uncommitted amplifier in conventional CODEC/filter combinations. Please, refer to figure 11. Via impedance $Z_{_{\!B}}$ a current proportional to $V_{_{\!RX}}$ is injected into the summing node of the combination CODEC/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain a voltage proportional to $V_{_{\!RX}}$ is returned to $V_{_{\!TX}}$ . This voltage is converted by $R_{_{\!TX}}$ to a current flowing into the same summing node. These currents can be made to cancel by letting: $$\frac{V_{TX}}{R_{TX}} + \frac{V_{RX}}{Z_{R}} = 0(E_{L} = 0)$$ The four-wire to four-wire gain, $G_{\text{4-4}}$ , includes the required phase shift and thus the balance network $Z_{\text{B}}$ can be calculated from: $$\begin{split} Z_{B} &= -R_{TX} \cdot \frac{V_{RX}}{V_{TX}} = \\ R_{TX} \cdot \frac{Z_{RX}}{Z_{T}} \cdot \frac{\frac{Z_{T}}{\alpha_{RSN}} + 0.5 \cdot (Z_{L} + 2R_{F} + 2R_{P})}{0.5 \cdot (Z_{L} + 2R_{F} + 2R_{P})} \end{split}$$ When choosing $R_{TX}$ , make sure the output load of the VTX terminal is >20 k $\Omega$ . If calculation of the $Z_{\rm B}$ formula above yields a balance network containing an inductor, an alternate method is recommended. Contact Ericsson Components for assistance. The PBL 386 65/1 SLIC may also be used together with programmable CODEC/filters. The programmable CODEC/filter allows for system controller adjustment of hybrid balance to accommodate different line impedances without change of hardware. In addition, the transmit and receive gain may be adjusted. #### **Longitudinal Impedance** A feed back loop counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Thus longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions, leaving metallic voltages well within the SLIC common mode range. The SLIC longitudinal impedance per wire, $Z_{\text{LoT}}$ and $Z_{\text{LoR}}$ , appears as typically 20 ohm to longitudinal disturbances. It should be noted that longitudinal currents may exceed the dc loop current without disturbing the vf transmission. ## Capacitors $C_{TC}$ and $C_{RC}$ The capacitors designated $C_{TC}$ and $C_{RC}$ in figure 14, connected between TIPX and ground as well as between RINGX and ground, are recommended as an addition to the overvoltage protection network. $C_{TC}$ and $C_{RC}$ help attenuate transients passing through the overvoltage protection network $C_{\text{TC}}$ and $C_{\text{RC}}$ also work as RFI filters in conjunction with suitable series impedances (i.e. resistances, inductances). Resistors $R_{E_1}$ and $R_{E_2}$ may be sufficient, but series inductances can be added to form a second order filter. Current-compensated inductors are suitable since they suppress commonmode signals with minimum influence on return loss. Recommended values for C<sub>TC</sub> and C<sub>RC</sub> are from 2,2nF - 33nF. Lower values impose smaller degradation on return loss and longitudinal balance, but also attenuate transients and radio frequencies to a smaller extent. When higher values are chosen, matching of the capacitors must be considered. The influence on the impedance loop must also be taken into consideration when programming the CODEC. $C_{TC}$ and $C_{RC}$ contribute to a metallic impedance of $1/(p \cdot f \cdot C_{TC}) = 1/(p \cdot f \cdot C_{TC})$ (p•f•C<sub>RC</sub>), a TIPX to ground impedance of 1/(2•p•f•C<sub>TC</sub>) and a RINGX to ground impedance of 1/(2•p•f•C<sub>pc</sub>). #### AC - DC Separation Capacitor, C<sub>HP</sub> The high pass filter capacitor connected between terminals HP and RINGX provides the separation of the ac and dc signals. $C_{\rm HP}$ positions the low end frequency response break point of the ac loop in the SLIC. Refer to table 1 for recommended value of $C_{\rm HP}$ . Example: A $C_{HP}$ value of 68 nF will position the low end frequency response 3dB break point of the ac loop at 13 Hz ( $f_{3dB}$ ) according to $f_{3dB} = 1/(2 \cdot p \cdot R_{HP} \cdot C_{HP})$ where $R_{HP} = 180 \text{ k}\Omega$ . Figure 11. Hybrid function. ### High-Pass Transmit Filter, $C_{\tau x}$ The capacitor $C_{Tx}$ in figure 14 connected between the VTX output and the CODEC/filter forms, together with $R_{Tx}$ and/or the input impedance of a programmable CODEC/filter, a high-pass RC filter. It is recommended to position the 3 dB break point of this filter between 30 and 80 Hz to get a faster response for the dc steps that may occur at DTMF signalling. #### Capacitor C<sub>IP</sub> The capacitor $C_{LP}$ , which connects between the terminals CLP and VBAT, positions the high end frequency break point of the low pass filter in the dc loop in the SLIC. $C_{LP}$ together with $C_{HP}$ and $Z_{T}$ (see section Two-Wire Impedance) forms the total two wire output impedance of the SLIC. The choise of these programming components influence the power supply rejection ratio (PSRR) from VBAT to the two wire side in the low frequency range. | $\begin{array}{c} \mathbf{R}_{\text{FEED}} \\ [\Omega] \end{array}$ | $egin{array}{ll} \mathbf{R}_{\mathrm{SG}} & \mathbf{C}_{\mathrm{LP}} \\ [\mathrm{k}\Omega] & [\mathrm{nF}] \end{array}$ | С <sub>нР</sub><br>[nF] | |---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------| | 2•25* | 4 330 | 68 | | 2•50 | 24 330 | 68 | | 2•200 | 144 100 | 33 | | 2•400 | 304 47 | 33 | | 2•800 | 624 22 | 33 | Table 1. $R_{SG}$ , $C_{LP}$ and $C_{HP}$ values for different feeding characteristics. For values outside table 1, please contact Ericsson Components for assistance. \* $R_{\text{FEED}}$ lower than 2•50 $\Omega$ will reduce noise and PSRR performance in the resistive loop region (reference D in figure 16). Higher PSRR can be achieved by increasing $C_{\text{IP}}$ and $C_{\text{HP}}$ . #### Adaptive Overhead Voltage, AOV For signals in the 0 - 20kHz frequency range and with an amplitude less than 3,1Vp<sup>5</sup>, the PBL38665/1 will behave as a SLIC with fixed overhead voltage. For signal amplitudes between 3,1Vp<sup>5</sup> and 6,2Vp, the AOV-function will expand the overhead voltage making it possible for the signal Vt to propagate through the SLIC without distortion. The expansion of the overhead voltage occur instantaneously. When the signal amplitude decrease, the overhead voltage return to its initial value<sup>5</sup> with a time constant of approximately 1 second. Figure 12. AOV. (Observe, burst undersampled). #### AOV in constant current region When the overhead voltage is automatically increased, the Apparent battery (V<sub>APP</sub>, reference F in figure 16), will be reduced by the signal amplitude minus 3.1Vp<sup>5</sup> (Vt-3.1Vp<sup>5</sup>). In the constant current region this change will not affect the line current as long as $$V_{TR} < V_{APP} - (IL^* R_{FFFD}) - (Vt - 3.1 Vp^5).$$ #### AOV in resistive loop feed region The saturationguard will be activated when the SLIC is working in the resistive loop feed region, i.e. $V_{TR} > V_{APP} - (I_L^* R_{FEED}) - (Vt-3,1Vp^5)$ . If the signal amplitude is greater than 3,1Vp<sup>5</sup> the line current, $I_L$ will be reduced corresponding to the formula $\Delta I_L = |(Vt-3,1Vp^5)/(R_L + R_{FEED})|$ . Metering signals exceeding 3.1Vp5, will generate a transversal, and maybe audible, signal (due to reduction of the line current. This is not the case in constant current region). Speech (<3.1Vp) or other signals can be transmitted simultaneously with metering, since the line current reduction will be buried into the transversal signal. The sum of all signals should not exceed 6,2Vp. If the AOV-pin is connected to VBAT, the signal headroom will automaticly be adjusted for signal between 0Vp and 6.2Vp. ## Line Feed If $V_{TR}$ < $V_{APP}$ -( $I_L^*$ $R_{FEED}$ ), the PBL 386 65/1 SLIC will emulate constant current feed. For $V_{TR}$ > $V_{APP}$ -( $I_L^*$ $R_{FEED}$ ) the PBL 386 65/1 SLIC will emulate resistive loop feed programmable between 2•25 $\Omega^1$ and 2•900 $\Omega$ . The current limitation region is adjustable between 0 mA and 65 $^2$ mA. The open loop voltage, V<sub>TRMAX</sub>, measured between the TIPX and RINGX terminals is tracking the battery voltage VBAT. The voltage overhead, V<sub>OH</sub>, is programmable by connect the AOV-pin to VBAT or not connect the AOV-pin at all (table 2). $V_{OH}$ defines the TIPX to RINGX voltage at open loop conditions according to $V_{TRMAX}$ (at $I_L = 0$ mA) = $\left|V_{Bat}\right| - V_{OH}$ Refer to table 2 for typical $V_{OH}$ value. | | V <sub>он</sub> (typ) [V] | |-----------------|---------------------------| | AOV-PIN NC | 4.2 | | AOV-PIN to VBAT | 2.6 | Table 2. Battery overhead. When the AOV-pin is not connected and the line current is approaching open loop conditions the overhead voltage is reduced. The line voltage is kept nearly constant with a steep slope corresponding to $2 \cdot 25 \Omega$ (reference G in figure 16), to ensure maximum open loop voltage, even with a leaking telephone line (approximately 5mA). #### Resistive loop feed region The resistive loop feed (reference D in figure 16) is programmed by connecting a resistor $R_{\rm SG}$ , between terminals PSG and VBAT according to the equation $$R_{FEED} = \frac{R_{SG}}{400} + 40 + 2R_F + 2R_P$$ #### Constant current region The current limit (reference C in figure 16) is adjusted by connecting a resistor, R<sub>LC</sub>, between terminal PLC and ground according to the equation: $$R_{LC} = \frac{500}{I_{Lprog}} \quad \text{(Note 3)}$$ #### **Battery switch (VBAT2)** To reduce short loop power dissipation, a second, lower battery voltage may be connected to the device through an external diode at terminal VBAT2. The SLIC automatically switches between the two battery supply voltages without need for external control. The silent battery switching occurs when the line voltage passes the value Connect the terminal VBAT2 to the second power supply via the diode $D_{\rm B2}$ in figure 14. A diode D<sub>BB</sub> connected between terminal VB and the VB2 power supply, see figure 14, will make sure that the SLIC continues to work on the second battery even if the first battery voltage disappears. If VB2 is not available, an external resistor may be connected between the VBAT2-pin and VBAT-pin to provide power dissipation outside the chip. Calculation of the external power management resistor to locate the maximum power dissipation outside the SLIC is according to: $$R_{PM} = \frac{|VBAT| - 3}{I_{Lprog}}$$ Figure 13. Silent Polarity Reversal #### METERING, PRM, TTX It is very easy to use PBL386 65/1 in metering applications ,simply connect a suitable resistor ( $R_{TTX}$ ) in series with a capacitor ( $C_{TTX}$ ) between pin RSN and the metering source. Capacitor $C_{TTX}$ decouples all DC - voltages that may be superimposed on the metering signal. $$G_{4-2\,METERING} = \frac{V_{TR}}{V_{TTX}} = \frac{Z_T}{R_{TTX}} \cdot \frac{Z_L}{\alpha_{RSN}} + 0.5 \cdot (Z_L + 2R_F + 2R_P)$$ In metering applications, (as mentioned earlier in chapter "AOV in resistive loop feed region") with high requirements, the Vt should not exceed $2.2V_{\rm RMS}^6$ , since the reduction of the line current will generate a transversal, and maybe audible, signal (i.e. this is not the case in constant current region). #### **Silent Polarity Reversal** The polarity reversal time can be adjusted by connecting a capacitor between pin SPR and AGND. One example is given in figure 13. Please contact Ericsson Components for further information. #### **Analog Temperature Guard** The widely varying environmental conditions in which SLIC operate may lead to the chip temperature limitations being exceeded. The PBL 386 65/1 SLIC reduce the dc line current and the longitudinal current limit when the chip temperature reaches approximately 145°C and increases it again automatically when the temperature drops. The detector output, DET, is forced to a logic low level when the temperature guard is active. ## **Loop Monitoring Functions** The loop current, ground key and ring trip detectors report their status through a common output, DET. The status of the detector pin, DET, is selected via the three bit control interface C1, C2 and C3. Please refer to section Control Inputs for a description of the control interface. #### **Loop Current Detector** The loop current detector is indicating that the telephone is off hook and that DC current is flowing in the loop by putting the output pin DET, to a logical low level when selected. The loop current detector threshold value, $I_{\rm LTh}$ , where the loop current detector changes state, is programmable Figure 14. Single-channel subscriber line interface with PBL 386 65/1 and combination CODEC/filter with the $R_{\rm LD}$ resistor. $R_{\rm LD}$ connects between pin PLD and ground and is calculated according to: $$R_{LD} = \frac{500}{I_{LTh}}$$ The current detector is internally filtered and is not influenced by the ac signal at the two wire side. #### **Ground Key Detector** The ground key detector is indicating when the ground key is pressed (active) by putting the output pin DET to a logical high level when selected. The ground key detector circuit senses the difference between TIPX and RINGX currents. The detector is triggered when the difference exceeds the current threshold. #### **Ring Trip Detector** Ring trip detection is accomplished by connecting an external network to a comparator in the SLIC with inputs DT and DR. The ringing source can be balanced or unbalanced superimposed on V<sub>Bat</sub>. The unbalanced ringing source may be applied to either the ring lead or the tip lead with return via the other wire. A ring relay driven by the SLIC ring relay driver connects the ringing source to tip and ring. The ring trip function is based on a polarity change at the comparator input when the line goes off-hook. In the on-hook state no dc current flows through the loop and the voltage at comparator input DT is more positive than the voltage at input DR. When the line goes off-hook, while the ring relay is energized, dc current flows and the comparator input voltage reverses polarity. Figure 15. Line voltage Measurement Figure 14 gives an example of a ring trip detection network. This network is applicable, when the ring voltage superimposed on V<sub>Bat</sub> is injected on the ring lead of the two-wire port. The dc voltage across sense resistor $R_{\rm pt}$ is monitored by the ring trip comparator input DT and DR via the network R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, R<sub>4</sub>, C<sub>1</sub> and C<sub>2</sub>. DT is more positive than DR, with the line on-hook (no dc current). The DET output will report logic level high, i.e. the detector is not tripped. When the line goes off-hook. while ringing, a dc current will flow through the loop including sense resistor $R_{\mbox{\tiny PT}}$ and will cause the input DT to become more negative than input DR. This changes the output on the DET pin to logic level low, i.e. tripped detector condition. The system controller (or line card processor) responds by de-energizing the ring relay via the SLIC, i.e. ring trip. Complete filtering of the 20 Hz ac component at terminals DT and DR is not necessary. A toggling DET output can be examined by a software routine to determine the duty cycle. Off-hook condition is indicated when the DET output is at logic level low for more than half the time. #### **Line Voltage Detector** The line voltage is presented on the detector output as a pulsetrain with: $$freq = \frac{10^6}{\left|V_{TR}\right| + 1} Hz$$ You can start the line voltage measurement from any other state. ## **Detector Output (DET)** The PBL 386 65/1 SLIC incorporates a detector output driver designed as open collector (npn) with a current sinking capability of min 3 mA, and a $5 \mathrm{k}\Omega$ pull-up resistor. The emitter of the drive transistor is connected to AGND. A LED can be connected in series with a resistor ( $\approx 1 \mathrm{k}$ ) at the DET output to visualize, for example loop status. #### Relay driver The PBL 386 65/1 SLIC incorporates a ring relay driver designed as open collector (npn) with a current sinking capability of 50 mA ( max leakage current $100\mu A$ ). The emitter of the drive transistor is connected to BGND. The relay driver has an internal zener diode clamp to protect the SLIC from inductive kick-back voltages. No external clamp is needed. #### **Control Inputs** The PBL 386 65/1 SLIC have three TTL compatible digital control inputs, C1, C2 and C3. A decoder in the SLIC interprets the control input condition and sets up the commanded operating state. C1 to C3 are internal pull-up inputs. #### **Open Circuit State** In the Open Circuit State the TIPX and RINGX line drive amplifiers as well as other circuit blocks are powered down. This causes the SLIC to present a high impedance to the line. Power dissipation is at a minimum and no detectors are active. #### **Ringing State** The SLIC will be as in the active state, during the Ringing state. The differences are that the ring relay driver and the ring trip detector are activated. The ring trip detector will indicate off hook with a logic low level at the detector output. #### **Active States** TIPX is the terminal closest to ground and sources loop current while RINGX is the more negative terminal and sinks loop current. The loop current or the ground key detector is activated. The loop current detector is indicating off hook with a logic low level and the ground key detector is indicating active ground key with a logic high level present at the detector output. #### **Active Line Voltage State** In PBL38665/1 a line voltage measurement feature is available in the active state, which may be used for Line voltage estimations or for line test purposes. $$freq = \frac{10^6}{\left|V_{TR}\right| + 1} Hz$$ The SLIC will be as in the active state, during the active Line voltage state. #### **Active Polarity Reversal State** TIPX and RINGX polarity is reversed from the Active State: RINGX is the terminal closest to ground and sources loop current while TIPX is the more negative terminal and sinks current. The loop current or the ground key detector is activated. The loop current detector will indicate off hook with a logic low level and the ground key detector will indicate active ground key with a logic high level present at the detector output. #### **Tip Open State** The Tip Open State is used for ground start signalling. In this state the SLIC presents a high impedances on the TIPX pin and the programmed dc characteristic on the RINGX pin, without the longitudinal current compensation. The loop current detector is active. Figure 16. Battery feed characteristics (without the protection resistors on the line). ## **Overvoltage Protection** PBL 386 65/1 must be protected against overvoltages on the telephone line. The overvoltages could be caused for instance by lightning, ac power contact and induction. Refer to Maximum Ratings, TIPX and RINGX terminals, for maximum continuous and transient voltages. #### **Secondary Protection** The circuit shown in figure 14 utilizes series resistors together with a programmable overvoltage protector (e g TI/Power Innovations TISP PBL1), serving as a secondary protection. The TISP PBL1 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to negative supply voltage (i.e. the battery voltage, <sub>VBat</sub>). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized. Positive overvoltages are clamped to ground by a diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage and the protector will crowbar into a low voltage on-state condition, by firing an internal thyristor. A gate decoupling capacitor, $C_{\rm gg}$ , is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector. $C_{\rm gg}$ shall be placed close to the overvoltage protection device. Without the capacitor even the low inductance in the track to the $V_{\rm Bat}$ supply will limit the current and delay the activation of the thyristor clamp. $I_{\rm LPROG}$ must be less than 55mA with TISP PBL1, to ensure that its holding current is not exceeded. The fuse resistors $R_{\rm F}$ serve the dual purposes of being non- destructive energy dissipators, when transients are clamped and of being fuses, when the line is exposed to a power cross. Ericsson Components AB offers a series of thick film resistors networks (e g PBR 51- series and PBR 53-series) designed for this purpose. Also devices with a built in resetable fuse function is offered (e g PBR 52-series) including positive temperature coefficient (PTC) resistors, working as resetable fuses, in series with thick film resistors. Note that it is always important to use resistors not sensitive to temperature in series with PTC's since the PTC act as a capacitance for transients. Otherwise the SLIC is not protected properly. ## **Power-up Sequence** No special power-up sequence is necessary except that ground has to be present before all other power supply voltages. ### **Printed Circuit Board Layout** Care in PCB layout is essential for proper function. The components connecting to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the RSN pin. Ground plane surrounding the RSN pin is advisable. Analog ground (AGND) should be connected to battery ground (BGND) on the PCB in one point. $R_{\rm LC}$ and $R_{\rm REF}$ should be connected to AGND with short leads. Pin LP and pin AOV are sensitive to leakage currents and should be surrounded by guardrings of equal voltage. RSG and CLP connections to VBAT must be very close to each other. CBAT and CVB2 must be connected with short, wide leads of the same length. #### **Notes** Note 1. R<sub>FEED</sub> lower than 2•50 $\Omega$ will reduce noise and PSRR performance in resistive loop region (reference D in figure 16). Higher PSRR can be achived by increasing $C_{\rm LP}$ and $C_{\rm HP}$ . Note 2. If the momentary value of the current in TIPX-pin or RINGX-pin exceeds 85m THD specification can be derated. Note 3. The accurate equation for: $$R_{LC} = \frac{500}{I_{Lprog}} \cdot \frac{400 \cdot VT \cdot ln(I_{Lprog} \cdot 32)}{I_{Lprog}}$$ where VT= 0.026 Note 4. 6 when AOV-PIN is not connected, 3.3 when AOV-PIN is connected to Vbat Note 5. 3.1Vp if AOV-pin is left open and 0V if AOV-pin is connected to VBAT. Note 6. 2.2V<sub>RMS</sub> if AOV-pin is left open and 0V if AOV-pin is connected to VBAT. ## **Ordering Information** Package Temp. Range Part No. 28pin PLCC $-40^{\circ} - + 85^{\circ}$ C PBL 386 65/1 QN Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Ericsson Components AB. These products are sold only according to Ericsson Components general conditions of sale, unless otherwise confirmed in writing. Specifications subject to change without notice. 1522-PBL 386 65/1 Uen Rev. B © Ericsson Components AB, October 1997 This product is an original Ericsson product protected by US, European and other patents. Ericsson Components AB S-164 81 Kista-Stockholm, Sweden Telephone: (08) 757 50 00