# PBL 3799, PBL 3799/2 Subscriber Line Interface Circuit # **Description** PBL 3799 is an analog Subscriber Line Interface Circuit (SLIC), which is fabricated in a 75 V bipolar, monolithic process. The programmable, resistive feed circuit incorporates a switch mode regulator to minimize on-chip power dissipation. A stand-by state further reduces idle power dissipation, while allowing the supervisory functions to be active. Tip-ring polarity is reversible without altering SLIC supervisory and voice frequency (vf) functions. Tip and ring outputs can be set to high impedance states. These and other operating states are activated via a parallel, four bit control word. An external resistor controls the off-hook detector threshold current. A ground key detector with internal reference reports tip/ring dc current unbalance. The ring trip detector can operate with both balanced and unbalanced ringing systems. The three detectors are read via a shared output. Ring and test relay drivers with internal clamp diodes are provided. The complex or real two-wire impedance is set by a scaled, lumped element network. Two- to four-wire and four- to two-wire signal conversion is provided by the SLIC in conjunction with either a conventional or a programmable CODEC/filter. Longitudinal line voltages are suppressed by a control loop within the SLIC. The PBL 3799 package is 28-pin, dual-in-line; 32-pin or 44-pin, j-leaded chip carrier. The difference between PBL 3799 and PBL 3799/2 is mainly the longitudinal balance spec. Figure 1. Block diagram. # **Key Features** - On-chip switch mode regulator to minimize power dissipation - · Programmable, resistive battery feed - Line feed characteristics independent of battery variations - · Tip-ring polarity reversal function - Tip and ring open circuit state; tip open with ring active state - Detectors: - programmable loop current/ring ground detector - ground key detector - ring trip detector - · Ring and test relay drivers - Line terminating impedance, complex or real, set by a simple external network - Hybrid function with conventional or programmable CODEC/filters - 70 dB longitudinal to metallic balance - 79 mA peak longitudinal current suppression - Idle noise < 10 dBrnC; < -80 dBup # **Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------|---------------------|------------------|-----------------|------| | Temperature and Humidity | | | | | | Storage temperature range | T <sub>Stg</sub> | -55 | +150 | °C | | Operating ambient temperature range | T <sub>Amb</sub> | -40 | +85 | °C | | Operating junction temperature range (Note 1) | T <sub>j</sub> | -40 | +135 | °C | | Power Supply | | | | | | V <sub>cc</sub> with respect to ground | V <sub>cc</sub> | -0.4 | +6.5 | V | | V <sub>EE</sub> with respect to ground | V | -6.5 | +0.4 | V | | V <sub>Bat</sub> with respect to ground | V <sub>Bat</sub> | -70 | +0.4 | V | | Power Dissipation | | | | | | Continuous power dissipation at T <sub>Amb</sub> = 70 °C (Note 3) | | | | | | 28-pin, plastic dual-in-line package (N) | | | 1.5 | W | | 44-pin, j-leaded chip carrier (QN) | | | 1.5 | W | | 32-pin, j-leaded chip carrier (RN) | | | 1.7 | W | | Ground | | | | | | Voltage between GND1 and GND2 (Note 4) | | -0.1 | +0.1 | V | | Switch Mode Regulator | | | | | | Peak current through regulator switch (pin L) | l <sub>IPk</sub> | | 150 | mA | | Regulator switch output (pin L) peak off-state voltage | V <sub>IPk</sub> | | +2 | V | | Relay Drivers | | | | | | Test relay supply voltage | V <sub>TRly</sub> | $V_{Bat}$ | V <sub>cc</sub> | V | | Ring relay supply voltage | V <sub>RRIy</sub> | V <sub>Bat</sub> | V <sub>cc</sub> | V | | Test relay current | I <sub>TRIy</sub> | | 80 | mA | | Ring relay current | l <sub>RRly</sub> | | 80 | mA | | Ring Trip Comparator | | | | | | Input voltage | $V_{DT}$ , $V_{DR}$ | V <sub>Bat</sub> | 0 | V | | Input current, t <sub>p</sub> = 10 ms | $I_{DT}, I_{DR}$ | -2 | +2 | mA | | Digital Inputs, Outputs C1 - C4, E0, E1, DET, CHCLK | | | | | | Input voltage | $V_{_{ID}}$ | -0.4 | V <sub>cc</sub> | V | | Output voltage (DET not active) | $V_{od}$ | -0.3 | V <sub>cc</sub> | V | | Output current | I <sub>OD</sub> | | 3 | mA | | TIPX and RINGX Terminals | | | | | | TIPX or RINGX continuous voltage (Notes 5, 6) | $V_{T}, V_{R}$ | -70 | 1 | V | | TIPX or RINGX, pulsed voltage, $t_w < 10$ ms and $t_{rep} > 10$ s (Notes 5, 6) | $V_{T}, V_{R}$ | -70 | 5 | V | | TIPX or RINGX, pulsed voltage, $t_w < 1 \mu s$ and $t_{rep} > 10 s$ (Notes 5, 6) | $V_{T}, V_{R}$ | -90 | 10 | V | | TIPX or RINGX, pulsed voltage, $t_w < 250$ ns and $t_{rep} > 10$ s (Notes 5, 6, 7) | $V_T, V_R$ | -120 | 15 | V | | TIPX or RINGX current | l <sub>Ldc</sub> | -105 | 105 | mA | | Recommended Operating Conditions | | | | | | Parameter | Symbol | Min | Max | Unit | | Ambient temperature | T <sub>Amb</sub> | 0 | 70 | °C | | Case temperature | I | 0 | 90 | °C | | V <sub>cc</sub> with respect to ground | V | 4.75 | 5.25 | V | | V <sub>EE</sub> with respect to ground | V | -5.25 | -4.75 | V | | V <sub>Bat</sub> with respect to ground (Notes 8, 9, 11) | V <sub>Pot</sub> | -58 | -40 | V | | GND2 with respect to GND1 (Note 10) | V <sub>G12</sub> | 0 | 0 | V | #### **Notes** - The circuit includes thermal protection. Refer to section Over-temperature protection. Operation above 135 °C may degrade device reliability. - 2. - - 3. Values apply for junction temperature of 120°C without a heatsink. - 4. The GND1 and GND2 pins should be connected together via a direct printed circuit board trace. - 5. V<sub>T</sub> and V<sub>R</sub> are referenced to ground. t<sub>w</sub> is pulse width of a rectangular test pulse and t<sub>ren</sub> is pulse repetition rate. - 6. These voltage ratings require a diode to be installed in series with the VBAT pin as shown in figure 12 (D<sub>2</sub>). - 7. $R_{E_1}$ , $R_{E_2} \ge 20~\Omega$ is also required. Pulse supplied to TIP and RING outside $R_{E_1}$ , $R_{E_2}$ , which should be $\ge 20~\Omega$ . - 8. For long loop applications with -63 V < V<sub>Bat</sub> < -56 V, the saturation guard reference voltage, V<sub>SGRef</sub>, should be adjusted by calculating a value for resistor R<sub>SG</sub> as described in the text. Note that the adjustment terminal, RSG, is available only on the 44-pin leaded chip carrier packages. - 9. $V_{Bat}$ should be applied with a $\partial V_{Bat}/\partial t < 4$ V/ $\mu$ sec. A time constant of 2.6 $\mu$ s is suggested (e.g. 5.6 $\Omega$ and 0.47 $\mu$ F). The VBAT terminal must at all times be at a lower potential than any other terminal to maintain proper junction isolation. Refer to section Power-up sequence. - 10. GND1 and GND2 must be connected before supply voltages. - 11. A VBAT of maximum -40V may be used. However with a VBAT of -40 to -46V, the performance on long lines\* will degrade outside the specified limits. Parameters effected are; Line current, longitudinal balance, idle channel noise and VBAT PSRR. \* Long lines is in this case outside the constant current range with the VBAT dependant saturation guard activated. # **Electrical Characteristics** $0~^{\circ}\text{C} \leq \text{T}_{Amb} \leq 70~^{\circ}\text{C}, \text{ V}_{CC} = +5~\text{V} \pm 5\%, \text{ V}_{EE} = -5\text{V} \pm 5\%, -58~\text{V} \leq \text{V}_{Bat} \leq -46~\text{V}, \text{ GND1} = \text{GND2}, \text{ Z}_{TR} \text{ (2-wire ac terminating impedance)} = 600~\Omega, \text{ R}_{F1} = \text{R}_{F2} = 0~\Omega, \text{ R}_{T} = 60~\text{k}\Omega, \text{ R}_{RX} = 30~\text{k}\Omega, \text{ R}_{DC1} = \text{R}_{DC2} = 2~\text{k}\Omega, \text{ R}_{SG} = \infty, \text{ R}_{D} = 51.1~\text{k}\Omega, \text{ R}_{CH} = 910~\Omega, \text{ R}_{Bat} = 10~\Omega, \text{ C}_{HP} = 0.22~\mu\text{F}, \text{ C}_{DC} = 0.82~\mu\text{F}, \text{ C}_{D} = 0.01~\mu\text{F}, \text{ C}_{TC} = \text{C}_{RC} = 2200~\text{pF}, \text{ C}_{CH1} = 0.047~\mu\text{F}, \text{ C}_{CH2} = 1500~\text{pF}, \text{ C}_{FIt} = 0.47~\mu\text{F}, \text{ C}_{Bat} = 0.47~\mu\text{F}, \text{ C}_{Q} = 0.33~\mu\text{F}, \text{ L} = 1~\text{mH}, \text{ unless otherwise specified.}$ The specifications are with respect to exact external component values. Terminal number reference "pin x/y" denotes 44-pin (x) and 28-pin (y) package terminal number respectively. A single number reference refers to the 28-pin package. | Parameter | fig | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------|-----|------------------------------------|-----|------|-----|-------------------------| | 2-wire port | | | | | | | | Overload level, V <sub>TRO</sub> | 2 | 1% THD, $E_{L} = 0$ , $f = 1$ kHz, | 3.1 | 3.5 | | $V_{Pk}$ | | ···· | | (Note 1) | 9.0 | 10.1 | | dBm | | | | | 9.0 | 10.1 | | dBu | | Input impedance, Z <sub>TRX</sub> | | Note 3 | | | | | | Longitudinal impedance, Z <sub>LoT</sub> , Z <sub>LoR</sub> | 3 | f ≤ 100 Hz | | 25 | 40 | Ω/wire | | Longitudinal current limit, I <sub>LoT</sub> , I <sub>LoR</sub> | | f ≤ 100 Hz | | | | | | | | Active state | 20 | 28 | | mA <sub>rms</sub> /wire | | | | Stand-by state | 8.5 | 19 | | mA <sub>rms</sub> /wire | | Longitudinal to metallic balance, B <sub>LM</sub> | | IEEE Standard 455-1985 | | | | | | | | 0.2kHz < f < 3.4kHz, Note 4 | | | | | | Standard version | | Normal polarity | 50 | 70 | | dB | | | | Reversed polarity | 50 | 65 | | dB | | -/2 version | | Normal polarity | 60 | 70 | | dB | | | | Reversed polarity | 55 | 65 | | dB | | | | Average per lot, Normal polarity | 65 | | | dB | Figure 2. Overload level. $1/\omega C <\!\!< R_{_L}, R_{_L} = 600 \text{ ohm}, R_{_T} = 60 \text{ k}\Omega.$ $R_{_{RX}} = 30 \text{ k}\Omega.$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------|-------------------------------------------------------------------------------|-----------|-----|-----|------| | Metallic to longitudinal balance, B <sub>M</sub> | | FCC part 68 paragraph 68.310 | | | | | | | | 0.2kHz < f < 4.0kHz | 40 | | | dB | | | | f = 1kHz | | 53 | | dB | | Longitudinal to metallic balance, B <sub>LME</sub> | 4 | 0.2kHz < f < 3.4kH <u>z</u> , | | | | | | | | $B_{LME} = 20 \bullet log \left \frac{E_{Lo}}{V_{TR}} \right $ | | | | | | Standard version | | Normal polarity | 50 | 70 | | dB | | | | Reversed polarity | 50 | 65 | | dB | | -/2 version | | Normal polarity | 60 | 70 | | dB | | | | Reversed polarity | 55 | 65 | | dB | | Longitudinal to four wire balance, B <sub>LFF</sub> | 4 | 0.2kHz < f < 3.4kHz | | | | | | | | $B_{LFE} = 20 \cdot log \left \frac{E_{Lo}}{V_{TX}} \right $ | | | | | | Standard version | | Normal polarity | 50 | 70 | | dB | | | | Reversed polarity | 50 | 65 | | dB | | -/2 version | | Normal polarity | 60 | 70 | | dB | | | | Reversed polarity | 55 | 65 | | dB | | Metallic to longitudinal balance, B <sub>MLE</sub> | 5 | $B_{MLE} = 20 \bullet log \left \frac{E_{TR}}{V_{Lo}} \right , E_{RX} = 0$ | | | | | | | | 0.2kHz < f < 4.0kHz | 40 | | | dB | | | | f = 1.0 kHz | | 53 | | dB | | Four wire to longitudinal balance, $\mathbf{B}_{\text{FLE}}$ | 5 | $B_{FLE} = 20 \cdot log \left \frac{E_{RX}}{V_{Lo}} \right , E_{TR} source$ | ce remove | d | | | | | | 0.2kHz < f < 4.0kHz | 40 | | | dB | | | | f = 1.0 kHz | | 53 | | dB | Dof Figure 3. Longitudinal input impedance. $Z_{LoT} = Z_{LoR} = \frac{V_{LoT} + V_{LoR}}{I_{Lo}}$ Figure 4. Longitudinal-to-metallic ( $B_{\rm LME}$ ) and Longitudinal-to-four-wire ( $B_{\rm LFE}$ ) balance. $1/\omega C << 150$ ohms, $R_{\rm LT} = R_{\rm LR} = 300 \ {\rm ohms}, \ R_{\rm T} = 60 \ {\rm kohms}, \\ R_{\rm RX} = 30 \ {\rm kohms}.$ Figure 5. Metallic-to-longitudinal ( $B_{\rm \tiny MLE}$ ) and four-wire-to-longitudinal ( $B_{\rm \tiny FLE}$ ) balance. $1/\omega C << 150$ ohms, $$\begin{split} R_{LT} &= R_{LR} = 300 \text{ ohms, } R_{T} = 60 \text{ kohms,} \\ R_{RX} &= 30 \text{ kohms.} \end{split}$$ | ote 5<br>30<br>25<br>15 | Тур | | | |-------------------------|---------------------------------|----------------------------------------------------------------|----------------------------------------| | 30<br>25 | 07 | | | | 25 | 07 | | | | 25 | 37 | | dB | | | 33 | | dB | | 10 | 24 | | dB | | ty or | 4 | 15 | ms | | ty | | | | | | | | | | -5.0 | -3.5 | -2.0 | V | | -5.0 | -3.5 | -2.0 | V | | | | | | | | | | | | | | | | | | | 42 | V | | -42 | | | V | | | | 40 | V | | -40 | | | V | | | | | | | nms 3.1 | 3.5 | | $V_{Pk}$ | | | | | dBu | | 0.0 | 10.1 | | аВа | | -50 | +5 | +50 | mV | | | | | ohm | | | | | - | | 10 | | | m)/ | | -10 | | | mV | | | | | ohm | | | 40 | | dB | | | | | | | | | | | | | | | | | -0.1 | ±0.03 | +0.1 | dB | | J | | | | | | | | | | -0.1 | ±0.03 | +0.1 | dB | | J | | | | | | | | | | -0.1 | ±0.06 | +0.1 | dB | | ı | | | | | | | | | | | | | | | | | | I. | | -0.15 | ±0.1 | +0.15 | dB | | | -40 nms, 3.1 0 9.0 -50 -10 -0.1 | -40 nms, 3.1 3.5 0 9.0 10.1 -50 ±5 10 -10 0 3 40 -0.1 ±0.03 | -42 -40 -40 -40 -40 -40 -40 -40 | Figure 6. Frequency response, insertion loss, gain tracking, idle channel noise, THD, inter-modulation. $1/\omega C \ll R_{\scriptscriptstyle L}, \, R_{\scriptscriptstyle L} = 600 \text{ ohms}, \\ R_{\scriptscriptstyle T} = 60 \text{ kohms}, \, R_{\scriptscriptstyle RX} = 30 \text{ kohms}.$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------|------------|-----------------------------------------------------------------|-------|------|-------|----------| | Four-wire to two-wire, G <sub>4-2</sub> | 6 | 0 dBu, 1 kHz, E <sub>L</sub> = 0<br>(Notes 9, 10) | -0.15 | ±0.1 | +0.15 | dB | | Four-wire to four-wire, G <sub>4-4</sub> | 6 | 0 dBu, 1 kHz, E <sub>L</sub> = 0<br>(Notes 9, 10) | -0.15 | ±0.1 | +0.15 | dB | | Gain Tracking | | | | | | | | Two-wire to four-wire (Note 8) and | 6 | Referenced to -10 dBu, 1 kHz | | | | | | Four-wire to two-wire (Note 9) | | +3 dBu to -30 dBu<br>-30 dBu to -55 dBu | -0.1 | ±0.1 | +0.1 | dB<br>dB | | Noise | | -30 dBd to -33 dBd | | | | ub_ | | Idle channel noise at two-wire | 6 | $E_{RX} = E_{L} = 0$ , Notes 2, 11 | | | | | | (TIPX-RINGX) or four-wire (VTX) port | | C-msg weighting | | 10 | 14 | dBrnC | | | | Psophometrical weighting | | -80 | -76 | dBup | | Single Frequency out-of-band Noise | (Note 1 | 2) | | | | | | Metallic, V <sub>TR</sub> | 7 | 12 kHz ≤ f ≤ 1 MHz | | -58 | -55 | dBu | | Longitudinal, V <sub>Lo</sub> | 7 | 12 kHz ≤ f ≤ 90 kHz | | -68 | -63 | dBu | | Longitudinal, V <sub>Lo</sub> | 7 | 90 kHz ≤ f ≤ 1 MHz | | -53 | -50 | dBu | | Total Harmonic Distortion | | | | | | | | Two-wire to four-wire, | 6 | $0.3kHz \le f \le 3.4kHz$ | | -64 | -50 | dB | | Four-wire to two-wire | | 0 dBu, 1 kHz test signal, Note 2 | | | | | | Intermodulation | | | | | | | | Type 2f <sub>1</sub> - f <sub>2</sub> | 6 | $0.3 \text{ kHz} < f_1, f_2 < 3.4 \text{ kHz},$ | | | | | | | | Level $f_1$ = level $f_2$ = -25 to 0 dBv | | | | | | | | $f_{1} \neq nf_{2}, f_{2} \neq nf_{1}, \text{ Note 2}$ | | | | | | Two-wire to four-wire | | $E_{RX} = 0$ | | -60 | -50 | dB | | Four-wire to two-wire | | $E_L = 0$ | | -60 | -50 | dB | | Type f₁±50 Hz | 6 | 0.3kHz < f <sub>1</sub> < 3.4kHz | | | | | | | | Level 50 Hz = level $f_1$ - 14 dB, | | | | | | | | Level $f_1 = -15$ dBv to 0 dBv $f_1 \neq n \cdot 50$ Hz, Note 2 | | | | | | Two-wire to four-wire | | $E_{RX} = 0$ | | -65 | -50 | dB | | Battery Feed Characteristics | | -RX | | | | ub_ | | Apparent battery voltage, E <sub>BAD</sub> | | Active state | 47.5 | 50 | 52.5 | V | | ripparent battery vertage, L <sub>BAp</sub> | | Active, polarity reversal state | -52.5 | -50 | -47.5 | V | | Feed resistance (R <sub>Feed</sub> ) | | Active and | 4.75 | 5.00 | 5.25 | Ratio | | to programming resistance (R <sub>DC1</sub> +R <sub>DC2</sub> ) | | active, polarity reversal state | | | | | | conversion factor, K <sub>1</sub> | | ,, | | | | | | - | | $K_{1} = \frac{R_{DC1} + R_{DC2}}{}$ | | | | | | | | R <sub>Feed</sub> | | | | | | Stand-by state short circuit loop | | $R_{DC1} + R_{DC2} = 4 \text{ k}\Omega$ | 26 | 32 | 38 | mA | | current, I <sub>LShSb</sub> | | 130 | | | | | | Edilos | | $I_{LShSb} = \frac{1}{R_{DC1} + R_{DC2}}$ | | | | | | Stand-by state loop current limiting | | $R_{DC1} + R_{DC2} = 4 \text{ k}\Omega$ | | 26 | | mA | | threshold, I <sub>LLimSb</sub> | | I = 105 Note 13 | | | | | | | | $I_{LLimSb} = \frac{103}{R_{DC1} + R_{DC2}}$ , Note 13 | | | | | | | | * DC1 * * DC2 | | | | | Figure 7. Single-frequency out of band noise. Resistance values in ohms, $V_{Lo}=1.6 \bullet V'_{Lo}$ 1/ $\omega C << 100$ ohms | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------|---------------------|--------------|----------------------|-----------| | Tip Open Circuit State | | | | | | | | TIPX current, I <sub>LTLkTo</sub> | 8 | Tip open circuit state | -100 | ±5 | 100 | μΑ | | | | $V_{Bat} < V_{TTO} < 0$ | | | | | | RINGX current, I <sub>LRTo</sub> | 8 | Tip open circuit state | | | | | | | | $R_{LRGnd} = 0 \Omega$ | 23 | 35 | 50 | mA | | | | $R_{LRGnd} = 2.5 \text{ k}\Omega, V_{Bat} = -63 \text{ V}$ | 22 | 24 | | mA | | | | $R_{LRGnd} = 2.5 \text{ k}\Omega, V_{Bat} = -48 \text{ V}$ | 16 | 18 | | mA | | RINGX voltage, V <sub>RTo</sub> | 8 | I <sub>LRTo</sub> < 23 mA | $V_{\text{Bat}}$ +1 | $V_{Bat}$ +4 | $V_{\text{Bat}}$ +14 | V | | Loop Current Detector | | | | | | | | Loop current detector conversion factor | | $I_{LThOff} = K_{LThOff}/R_{D}$ | | | | | | on-hook to off-hook, K <sub>LThOff</sub> | | Active, Standby, polarity reversal st | ate 395 | 465 | 535 | V | | | | Tip open circuit state | 745 | 930 | 1115 | V | | | | Note 14 | | | | | | Loop current detector conversion factor | | $I_{LThOn} = K_{LThOn}/R_{D}$ | | | | | | off-hook to on-hook, $K_{LThOn}$ | | Active, Standby, Polarity reversal s | tate 348 | 410 | 472 | V | | | | Tip open circuit state | 655 | 820 | 985 | V | | | | Note 14 | | | | | | Loop current detector conversion factor | | Active, Standby, | | | | | | hysteresis, K <sub>LTh</sub> | | Polarity reversal state | 20 | 55 | 90 | V | | | | Note 15 | | | | | | Dial pulse distortion | | 10 pps, Off-hook: 600 Ω | | 1 | 5 | % | | | | On-hook: ∞ Ω | | | | | | Ring Trip Comparator Inputs (DT, DR) | | | | | | | | Offset voltage, $\Delta V_{DTR}$ | 9 | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V$ | | | | | | | | $R = 0 \Omega$ | -20 | ±10 | 20 | mV | | | | $R = 200 \text{ k}\Omega$ | -40 | ±10 | +40 | mV | | Input offset current, $\Delta I_B$ | 9 | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V, R = 2$<br>$V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V, R = 2$ | 200 kΩ | 0.05 | 1 | μΑ | | Input bias Current, I <sub>B</sub> | 9 | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V, R = 2$ | 200 kΩ | 0.1 | 1 | μΑ | | | | | | | | | | Input resistance | | $V_{Bat} + 1 V < V_{DT}, V_{DR} < -2 V$ | | | | | | unbalanced, R <sub>DT</sub> , R <sub>DR</sub> | | | 1 | | | MΩ | | balanced, R <sub>DTR</sub> | | | 3 | | | ΜΩ | | Common mode range, V <sub>DT</sub> , V <sub>DR</sub> | | | V <sub>Bat</sub> +1 | | -2 | V | | Ground Key Detector | | | | | | | | Ground key detection threshold, R <sub>Gnd</sub> | 10 | Active & stand-by states, $E_0 = E_1$ | = 1 | <u></u> | | | | | | Note 19, 20 | | | | | | | | Switch S1 open | 1.7 | | 10.0 | $k\Omega$ | | | | Switch S1 open, R <sub>SG</sub> ≠ ∞ | 1.7 | | 15.0 | $k\Omega$ | | | | Switch S1 closed | 0.9 | | 10.0 | kΩ | | Longitudinal current threshold, I <sub>LoGkTh</sub> | 10 | S1 closed | | 8 | | mA | Figure 8. Tip open circuit state. Figure 9. Ring trip comparator. $2V < V < |V_{Bat} + 1|$ , $\frac{I_{DT} + I_{DR}}{2} = I_{B}$ , $$I_{DT} + I_{DR} = I$$ $$V_{DTR} = \Delta V_{DTR'}$$ $$\Delta I_{B} = \frac{V'_{DTR} - V_{DTR}}{R}$$ | Parameter | Ref<br>fig | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------| | Relay Driver Outputs (RINGRLY, TEST | RLY) | | | • | | | | On state voltage, V <sub>TRIv</sub> , V <sub>RRIv</sub> | | $I_{\text{TRW}}, I_{\text{PRLY}} = 25 \text{ mA}$ | | | | | | TRIY RRIY | | $I_{TRIy}$ , $I_{RRLy} = 25 \text{ mA}$<br>$0^{\circ}\text{C} < \text{T}_{Amb} < 25^{\circ}\text{C}$ | V <sub>cc</sub> -2.0 | V <sub>cc</sub> -1.8 | | V | | | | 25°C < T <sub>Amb</sub> < 70°C | | V <sub>cc</sub> -1.6 | V <sub>cc</sub> -1.0 | V | | Off state leakage current, I <sub>TRIV</sub> , I <sub>RRIV</sub> | | $V_{TRly}, V_{RRly} = V_{Bat}$ | | 5 | 100 | μΑ | | Clamp voltage | | $I_{TRIV}$ , $I_{RRLV} = 25 \text{ mA}$ | V <sub>Bat</sub> -3 | | V <sub>Bat</sub> -1 | V | | Digital Inputs (C1-C4, E0, E1, CHCLK) | | ······································ | 54. | | <u> </u> | | | Input low voltage, V <sub>II</sub> | | | | | 0.8 | V | | Input high voltage, V <sub>IH</sub> | | | 2.0 | | | V | | Input low current, I <sub>II</sub> | | V <sub>IL</sub> = 0.4 V | -0.4 | | | mA | | Input high current, I <sub>IH</sub> | | V <sub>II</sub> = 2.4 V | | | 40 | μΑ | | Digital Output (DET) | | IH | | | | | | Output low voltage, V | | I <sub>OL</sub> = 1.0 mA | | | 0.45 | | | Output high voltage, V <sub>OL</sub> | | $I_{OH} = -0.1 \text{ mA}$ | 2.4 | | 0.43 | V | | Resistive pull-up | | I <sub>OH</sub> = -0.1 IIIA | 12 | 15 | 18 | kohm | | Nesistive pull-up | | | 12 | 10 | 10 | KOHIH | | Switch Mode Regulator Transistor Out | put (L | • | | | | | | Switch transistor saturation voltage, $V_{ISat}$ | | I <sub>1</sub> = 100 mA, Note 16 | | | 1.5 | V | | Leakage current, I <sub>ILk</sub> | | $V_{I} = 0 V$ | | | 200 | μΑ | | Switch Mode Regulator Clock Input (C | HCLK | ) | | | | | | Clock frequency, f <sub>ChClk</sub> | | - | 253 | 256 | 259 | kHz | | Rise and fall time | | | | | 50 | ns | | Duty cycle ratio | | | 46 | | 54 | % | | | | acturation guard off | | | | | | Power Supply Rejection Ratio (PSRR) | | saturation guard off 50 Hz < f < 4 kHz | 25 | | | dB | | V <sub>cc</sub> to two-wire port and | | | 35 | | | | | V <sub>CC</sub> to four-wire port | | 4 kHz < f < 50 kHz | 30 | | | dB | | rejection ratio, PSRR <sub>cc</sub> | | saturation guard on | 20 | | | ٩D | | | | 50 Hz < f < 50 kHz<br>Note 17 | 20 | | | dB | | V <sub>EF</sub> to two-wire port and | | 50 Hz < f < 4 kHz | 10 | | | dB | | V <sub>EE</sub> to four-wire port | | 4 kHz < f < 50 kHz | 0 | | | dВ | | rejection ratio, PSRR <sub>FF</sub> | | Note 17 | U | | | uБ | | V <sub>Bat</sub> to two-wire port and | | 50 Hz < f < 4 kHz | 25 | | | dB | | V <sub>Bat</sub> to four-wire port | | 4 kHz < f < 50 kHz | 20 | | | dB | | rejection ratio, PSRR <sub>Bet</sub> | | Note 17 | 20 | | | uБ | | Dat | | Note 17 | | | | | | Power Supply Currents (relay drivers | off) | | | | | | | V <sub>cc</sub> supply current, I <sub>cc</sub> | | On- or off-hook, active state | | 8 | 12 | mA | | V <sub>EE</sub> supply current, I <sub>EE</sub> | | On- or off-hook, active state | | 6 | 9 | mA | | V <sub>Bat</sub> supply current, I <sub>Bat</sub> | | On-hook, active state | | 3.5 | 6 | mA | | Power Dissipation | | | | | | | | On-hook total dissipation, P <sub>OnOp</sub> | | V <sub>Bat</sub> = -48 V, Open circuit state | | 60 | 100 | mW | | On-hook total dissipation, P <sub>OnSb</sub> | | V <sub>Bat</sub> = -48 V, Stand-by state | | 190 | 275 | mW | | On-hook total dissipation, P <sub>OnAct</sub> | | V <sub>Bat</sub> = -48 V, Active state | | 225 | 350 | mW | | Off-hook total dissipation, P <sub>Off68</sub> | | V <sub>Bat</sub> = -48 V, Active state | | 700 | 1000 | mW | | • / Опъв | | $R_L = 600 \Omega$ , $R_{Feed} = 800 \Omega$ | | | | | | | | Note 18 | | | | | | Temperature Guard | | | | | | | | Junction temperature at threshold, T <sub>JG</sub> | | | | 140 | | °C | | Temperature guard hysteresis, $\partial T_{IG}$ | | | | 10 | | °C | | | | | | | | | Figure 10. Ground key detector. #### **Notes** - The overload level is specified at the two-wire port with the signal source at the four-wire receive port, i.e. E<sub>L</sub> = 0 in figure 2. - dBm is the ratio between power level P and a 1 mW reference power level, expressed in decibels, i.e. $$dBm = 10 \bullet log_{10} \frac{P}{1 \text{ mW}}$$ dBu is the ratio between voltage Vrms and a 0.775 Vrms reference, expressed in decibels, i.e. $$dBu = 20 \bullet log_{10} \frac{Vrms}{0.775 Vrms}$$ dBu = dBm at impedance level 600 $\Omega$ dBv is the ratio between voltage V and a 1 V reference, expressed in decibels, i.e. $$dBv = 20 \bullet \log_{10} \frac{V}{1 V}$$ dBup is the ratio between voltage $V_{\rm p}$ , measured via a psophometrical filter and and a 0.775 Vrms reference, expressed in decibels, i.e. $$dBup = 20 \bullet log_{10} \frac{V_p}{0.775 \text{ Vrms}}$$ dBrnC is the ratio between power level $P_{\rm C}$ , measured via a C-message filter and a 1 pW reference power level, expressed in decibels, i.e. $$dBrnC = 10 \bullet log_{10} \frac{P_c}{1 pW}$$ impedance of $Z_{TR} = Z_{TRX} + 2R_F$ . The two-wire impedance, Z<sub>TRX</sub>, is programmable by selection of external component values according to: $$Z_{TRX} = Z_T / (G_{2-4} \bullet \alpha)$$ where: $Z_{TRX}$ = impedance between the TIPX and RINGX terminals $Z_{T}$ = programming network between the VTX and RSN terminals $\rm G_{_{2.4}}$ = TIPX-RINGX to VTX gain, nominally = 1 (0 dB $\pm 0.15$ dB) $\alpha$ = receive current gain, nominally = 100 (40 dB $\pm 0.15$ dB) The fuse resistors $\rm R_{_F}$ add to the impedance presented by the SLIC at terminals TIPX and RINGX for a total two-wire - Normal polarity is defined as the tip lead being at a more positive potential than the ring lead. Reversed polarity is defined as the ring lead being at a more positive potential than the tip lead. - 5. Higher return loss values can be achieved by adding a reactive component to $R_{\scriptscriptstyle T}$ , the two-wire terminating impedance programming resistor, e.g. by dividing $R_{\scriptscriptstyle T}$ into two equal halves and connecting a capacitor from the common point to ground. For $R_{\scriptscriptstyle T}$ = 60 k $\Omega$ the capacitance value is approximately 330 pF. - 6. $V_{Bat} = -63 \text{ V}$ is applicable to the PBL 3799 in a 44-pin leaded chip carrier with the RSG terminal connected to the $V_{FF}$ supply. - 7. The overload level, $V_{TXO}$ , is specified at the four-wire transmit port, VTX, with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is $G_{2.4} = 1$ . - 8. The level is specified at the two-wire port. - 9. The level is specified at the four-wire receive port (RSN). - 10. Fuse resistors $R_{F1}$ and $R_{F2}$ impact the insertion loss as explained in the text, section Transmission. The specified insertion loss is for $R_{F1} = R_{F2} = 0 \Omega$ . - 11. The two-wire idle noise is specified with the port terminated in 600 $\Omega$ (R<sub>L</sub>) and with the four-wire receive port grounded (E<sub>RX</sub> = 0, E<sub>L</sub> = 0; see figure 6). The four-wire idle noise at VTX is specified with the two-wire port terminated in 600 $\Omega(R_L)$ . The four-wire receive port is grounded ( $E_{RX} = 0$ , $E_L = 0$ ; see figure 6). The idle channel noise degrades by approximately 5 dB when the saturation guard is active. Refer to section Battery feed for a description of the saturation guard. - 12. These specifications are valid for a longitudinal impedance of 90 $\Omega$ and a metallic impedance of 135 $\Omega$ . - 13. When the stand-by state loop current exceeds the limiting threshold the line feed changes from resistive feed $(R_{Feed} = (R_{DC1} + R_{DC2})/5)$ to nearly constant current feed. - Refer to Loop Monitoring Functions, Loop current detectoractive state. - 15. The loop current detector threshold hysteresis is a function of the $R_{\rm p}$ value. Refer to note 14 above. - 16. $V_{\mbox{\tiny ISat}}$ is the voltage across the saturated transistor, i.e. between terminals VBAT and L. - 17. Power supply rejection ratio test signal is 100 mVrms (sinusoidal). - 18. Fuse resistor $R_{F1} = R_{F2} = 0$ ohm. - R<sub>Gnd</sub> resistance values less than the specified range will trigger the ground key detector, i.e. set the DET output to logic level low. - 20. If a $R_{sg}$ resistor is used in the 44-pin PLCC package, the specification with $R_{sg}^{+\infty}$ is applicable. # **Pin Description** LCC: 44-pin and 32-pin, j-leaded chip carrier. DIP: 28-pin dual in-line. Refer to figure 11. | 44PLCC | 32PLCC | PDIP | Symbol | Description | |--------|--------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | _ | _ | NC | No internal connection. Note 1 | | 2 | 1 | 1 | GND2 | Ground. No internal connection to GND1. Note 2. | | 3 | 2 | 2 | VREG | Regulated negative voltage for power amplifiers. The switch-mode regulator inductor, filter capacitor and RC stabilization network connect to this pin. | | 4 | 3 | 3 | VCC | +5 V power supply. | | 5 | _ | _ | NC | No internal connection. Note 1. | | _ | 5 | _ | TP | TP is a thermal conduction pin tied to substrate (Q <sub>Bat</sub> ). | | 6 | 4 | 4 | RINGRLY | Ring relay driver output. Sources up to 80 mA from Vcc. | | 7 | 6 | 5 | TESTRLY | Test relay driver output. Sources up to 80 mA from Vcc. | | 8 | 7 | 6 | L | Switch-mode regulator drive transistor output. The 1 mH inductor and the catch diode connect to this pin. These components must be connected with shortest possible lead lengths. The catch diode, including connecting leads, must exhibit a low inductance to clamp effectively, when the regulator switch opens. | | 9 | _ | _ | NC | No internal connection. Note 1 | | 10 | 8 | 7 | VBAT | Battery supply voltage. Negative with respect to GND2. | | 11 | 9 | 8 | VQBAT | Quiet battery. An external filter capacitor connects between this pin and GND1 to provide filtered battery supply to signal processing circuits. | | 12 | 10 | 9 | CHS | Switch-mode regulator stabilization network input. From this pin a capacitor connects to GND1 and a series RC network to VREG. | | 13 | _ | _ | NC | No internal connection. Note 1. | | 14 | 11 | 10 | CHCLK | Switch-mode regulator TTL compatible clock input. Nominal frequency: 256 kHz | | 15 | _ | _ | NC | No internal connection. Note 1. | | 16 | 12 | 11 | C4 | C1, C2, C3 and C4 are TTL compatible decoder inputs controlling the SLIC operating states. | | 17 | 13 | 12 | E1 | Detector select input. A logic high level enables the ground key detector. A logic low level enables the loop/ring-trip detector. TTL compatible input. | | 18 | _ | _ | NC | No internal connection. Note 1. | | 19 | 14 | _ | E0 | Detector output enable. A logic high level enables the $\overline{\text{DET}}$ output. A logic low level disables the $\overline{\text{DET}}$ output. TTL compatible input. The PBL 3799 in dual-in-line package has the $\overline{\text{DET}}$ output permanently enabled. | | 20 | 15 | 13 | DET | Detector output. Inputs C1C3 and E1 select the detector to be connected to this output. When $\overline{\text{DET}}$ is enabled via E0 a logic low level indicates that the selected detector is tripped. The $\overline{\text{DET}}$ output is open collector with internal pull-up resistor (15 k $\Omega$ ) to VCC. | | | | | | oled, DET thus appears to be a resistor connected to V <sub>cc</sub> . | | 21 | 16 | 14 | C2 | Refer to pin C4 description. | | 22 | 17 | 15 | C3 | Refer to pin C4 description. | | 23 | 18 | 16 | C1 | Refer to pin C4 description. | | 24 | _ | _ | NC | No internal connection. Note 1. | | <b>44 PLCC</b> 25 | 32 PLCC | PDIP<br>— | Symbol<br>RSG | <b>Description</b> Saturation guard programming input. A resistor, $R_{SG}$ , between pins RSG and VEE adjusts the saturation guard for operation with $V_{Bat}$ from -64.5 V to -46 V, see battery feed page 15. The PBL 3799 in dual-in-line and 32-pin surface mount package has the saturation guard internally set for operation with $V_{Bat} = -48$ V. | |-------------------|---------|-----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | 19 | 17 | RDC | Dc loop feed resistance is programmed by two resistors connected in series from this pin to the receive summing node (RSN). The resistor junction point is decoupled to GND1 to filter noise and other disturbances before reaching the RSN input. $V_{RDC}$ polarity is negative for normal tip-ring polarity and positive for reversed tip-ring polarity. $ V_{RDC} = ( V_{Tdc} - V_{Rdc} /20) - 2.5 $ . | | 27 | 20&21 | 18 | GND1 | Ground. No internal connection to GND2. Note 2. | | 28 | _ | _ | NC | No internal connection. Note 1. | | 29 | 22 | 19 | RSN | Receive summing node. 100 times the current (dc and ac) flowing into this pin equals the metallic (transversal) current flowing between the TIPX and RINGX terminals. Program ming networks for feed resistance, 2-wire impedance, and receive gain connect to the receive summing node. | | 30 | _ | _ | NC | No internal connection. Note 1. | | 31 | 23 | 20 | VEE | -5 V power supply. | | 32 | 24 | 21 | VTX | Transmit vf output. The ac voltage difference between TIPX and RINGX, the ac metallic voltage, is reproduced as an unbalanced GND1 referenced signal at VTX with a gain of one. The two-wire impedance programming network connects between VTX and RSN. | | 33 | _ | _ | NC | No internal connection. Note 1. | | 34 | 25 | 22 | HPT | Tip side (HPT) of ac/dc separation capacitor. | | 35 | 26 | 23 | HPR | Ring side (HPR) of ac/dc separation capacitor. | | | | | | | Figure 11. Pin configuration, 28-pin dual-in-line package, 32-pin j-leaded chip carrier and 44-pin j-leaded chip carrier, top view. | 44 PLCC | 32 PLCC | PDIP | Symbol | Description | |---------|---------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 36 | _ | _ | NC | No internal connection. Note 1. | | 37 | 27 | 24 | RD | Loop current detector programming resistor, $R_{\rm p}$ , connects from RD to VEE. A filter capacitor $C_{\rm p}$ may be connected from RD to GND1. | | 38 | 28 | 25 | DT | Inverting ring trip comparator input. | | 39 | _ | _ | NC | No internal connection. Note 1. | | _ | 29 | _ | TP | TP is a thermal conduction pin tied to substrate (Q <sub>Bat</sub> ). | | 40 | 30 | 26 | DR | Non-inverting ring trip comparator input. | | 41 | _ | _ | TIPX <sub>Sense</sub> | $TIPX_{Sense}$ is internally connected to $TIPX.\ TIPX_{Sense}$ is used during manufacturing, but requires no connection in SLIC applications, i.e. leave open. | | 42 | 31 | 27 | TIPX | The TIPX pin connects to the tip lead of the 2-wire line interface via overvoltage protection components, ring and test relays. | | 43 | 32 | 28 | RINGX | The RINGX pin connects to the ring lead of the 2-wire line interface via overvoltage protection components, ring and test relays. | | 44 | _ | _ | $RINGX_{Sense}$ | RINGX <sub>Sense</sub> is internally connected to RINGX. RINGX <sub>Sense</sub> is used during manufacturing, but requires no connection in SLIC applications, i.e. leave open. | # **Notes** - Pins marked NC are not internally connected. It is recommended to ground these pins to provide shielding for sensitive terminals. - 2. The GND1 and GND2 pins should be connected together via a direct printed circuit board trace. Figure 12. PBL 3799 and 3799/2 application example. # **Functional Description and Applications Information** # **Transmission** #### Overview A simplified ac model of the transmission circuits is shown in figure 13. Neglecting the impact of the filters in figure 13 for frequencies from 300 Hz to 3.4 kHz (i.e. filter gain = 1), circuit analysis yields: $$V_{TR} = V_{TX} + I_{L} \cdot 2R_{F} \tag{1}$$ $$\frac{V_{TX}}{Z_{T}} + \frac{V_{RX}}{Z_{RX}} = \frac{I_{L}}{100}$$ (2) $$V_{TR} = E_{L} - I_{L} \cdot Z_{L} \tag{3}$$ #### where: $V_{Tx}$ is the ground referenced, unity gain version of the ac metallic (transversal) voltage between the TIPX and RINGX terminals, i.e. $V_{TX} = 1 \cdot V_{TRX}$ $V_{\scriptscriptstyle TR}$ is the ac metallic voltage between tip and ring. is the line open circuit ac metallic E, voltage. is the ac metallic current. I, is the overvoltage protection $R_{r}$ current limiting resistor. Z, is the line impedance. is the programming network for the TIPX to RINGX impedance. controls the four-wire to two-wire is the analog ground referenced receive signal. From equations (1), (2) and (3) expressions for two-wire impedance, two-wire to four-wire gain, four-wire to two-wire gain and four-wire to four wire gain may be derived. #### **Two-wire Impedance** To calculate $Z_{TR}$ , the impedance presented to the 2-wire line by the SLIC, including the resistors $R_F$ , let $V_{RX} = 0$ . From (1) and (2): $$Z_{TR} = \frac{Z_{T}}{100} + 2R_{F}$$ Since $Z_{TR}$ and $R_F$ are known $Z_T$ may be calculated from $$Z_{T} = 100 \bullet (Z_{TR} - 2R_{F})$$ Example: calculate Z<sub>+</sub> to make the terminating impedance $Z_{TR} = 900$ ohms in series with 2.16 $\mu$ F. $R_F = 40$ ohms. Using the expression above $$Z_{T} = 100 \cdot (900 + \frac{1}{i\omega \cdot 2.16 \cdot 10^{-6}} - 2 \cdot 40)$$ $$= 82 \cdot 10^{3} + \frac{1}{\mathrm{j}\omega \cdot 21.6 \cdot 10^{-3}}$$ i.e. $Z_T = 82$ kohms in series with 21.6 nF. It is always necessary to have a high ohmic resistor in parallell with the capacitor. This gives a DC-feedback loop for low frequency which ensures stability and reduces noise. #### Two-wire to Four-wire Gain The two-wire to four-wire gain, G<sub>2-4</sub>, can be obtained from (1) and (2) with $$V_{RX} = 0$$ : $G_{2-4} = \frac{V_{TX}}{V_{TR}} = \frac{Z_T/100}{Z_T/100 + 2R_F}$ #### Four-wire to Two-wire Gain The four-wire to two-wire gain, $$G_{4-2}$$ , is derived from (1), (2) and (3) with $E_L = 0$ : $$G_{4-2} = \frac{V_{TR}}{V_{RX}} = -\frac{Z_T}{Z_{RX}} \bullet \frac{Z_L}{Z_T/100 + 2R_F + Z_L}$$ ### Four-wire to Four-wire gain The four-wire to four-wire gain, $G_{A,A}$ , is derived from (1), (2) and (3) with $$E_L = 0$$ : $$G_{4-4} = \frac{V_{TX}}{V_{RX}} = -\frac{Z_T}{Z_{RX}} \cdot \frac{Z_L + 2R_F}{Z_T/100 + 2R_F + Z_L}$$ # **Hybrid Function** The PBL 3799 SLIC forms a particularly flexible and compact line interface when used together with Siemens Codec Filter circuit (SiCoFi) or other similar programmable CODEC/filter. The SiCoFi allows for system controller adjustment of hybrid balance to accommodate different line impedances without change of Figure 13. Simplified ac transmission circuit. Figure 14. Hybrid function. hardware. The SiCoFi also permits the system controller to adjust transmit and receive gains as well as terminating impedance. Refer to SiCoFi or similar programmable CODEC/filter data sheets for design information. The hybrid function in an implementation utilizing the uncommitted amplifier in a conventional CODEC/filter combination is shown in figure 14. Via impedance $Z_{\rm B}$ a current proportional to $V_{\rm RX}$ is injected into the summing node of the combination CODEC/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain a voltage proportional to $V_{\rm RX}$ is returned at VTX. This voltage is converted by $R_{\rm TX}$ to a current flowing into the same summing node. These currents can be made to cancel each other by letting: $$\frac{V_{TX}}{R_{TX}} + \frac{V_{RX}}{Z_{R}} = 0 \qquad (E_{L} = 0)$$ Substituting the four-wire to four-wire gain expression, $G_{4-4}$ , for $V_{RX}/V_{TX}$ yields the formula for the balance network: $$Z_{B} = -R_{TX} \cdot \frac{V_{RX}}{V_{TX}} =$$ $$= R_{TX} \cdot \frac{Z_{RX}}{Z_{T}} \cdot \frac{Z_{T}/100 + 2R_{F} + Z_{L}}{Z_{L} + 2R_{F}}$$ Example: $Z_{TR} = Z_L = 900~\Omega~(R_L)$ in series with 2.16 $\mu F~(C_L)~R_F = 40$ ohms, $R_{TX} = 27.4~k\Omega,~G_{4-2} = -1$ . Calculate $Z_B$ . Using the $Z_R$ formula above: $$Z_{B} = \{Z_{L} = Z_{TR}\} = R_{TX} \bullet \frac{Z_{RX}}{Z_{T}} \bullet \frac{2Z_{L}}{Z_{L} + 2R_{F}} =$$ $$= \{G_{4-2} = -1\} = R_{TX} \bullet \frac{Z_{L}}{Z_{L} + 2R_{F}} =$$ Figure 15. Longitudinal feedback loop. $V_{LoRef} = (V_{Tip} + V_{Ring})/2$ (without any longitudinal voltage component). Figure 16. Battery feed. $$= R_{TX} \bullet \frac{1 + j\omega \bullet R_{L} \bullet C_{L}}{1 + j\omega \bullet (R_{L} + 2R_{F}) \bullet C_{L}}$$ A network consisting of $R_{\rm B1}$ in series with the parallel combination of $R_{\rm B}$ and $C_{\rm B}$ has the same form as the required balance network, $Z_{\rm B}$ . Basic algebra yields: $$\begin{split} R_{_{B1}} &= R_{_{TX}} \bullet \frac{R_{_{L}}}{R_{_{L}} + 2R_{_{F}}} = 25.2 \text{ k}\Omega \\ R_{_{B}} &= R_{_{TX}} \bullet \frac{2R_{_{F}}}{R_{_{L}} + 2R_{_{F}}} = 2237 \ \Omega \\ C_{_{B}} &= \frac{(R_{_{L}} + 2R_{_{F}})^2 \bullet C_{_{L}}}{R_{_{TX}} \bullet 2R_{_{F}}} = 0.95 \ \mu F \end{split}$$ # Longitudinal Impedance A feedback loop counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Therefore longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions well within the SLIC common mode range. This is accomplished by comparing the instantaneous two-wire longitudinal voltage to an internal reference voltage, $V_{LoRef}$ . As shown below, the SLIC appears as 20 $\Omega$ to ground per wire to longitudinal disturbances. It should be noted, that longitudinal currents may exceed the dc loop current without disturbing the vf transmission. From figure 15 the longitudinal impedance can be calculated: $$\frac{V_{Lo}}{I_{Lo}} = \frac{R_{Lo}}{100} = 20 \Omega$$ where: $V_{_{Lo}}$ is the longitudinal voltage $I_{_{Lo}}$ is the longitudinal current $R_{_{Lo}}=2~k\Omega$ sets the longitudinal impedance # Capacitors $C_{TC}$ and $C_{RC}$ The capacitors designated $C_{TC}$ and $C_{RC}$ in figure 12, connected between TIPX and ground as well as between RINGX and ground, are recommended as an addition to the overvoltage protection network. Very fast transients, appearing on tip and ring, may pass by the diode and SCR clamps in the overvoltage protection network, before these devices have had time to activate and could damage the SLIC. $C_{TC}$ and $C_{RC}$ short such very fast transients to ground. The recommended value for $C_{TC}$ and $C_{RC}$ is 2200 pF. Higher capacitance values may be used, but care must be taken to prevent degradation of either longitudinal balance or return loss. $C_{\text{TC}}$ and $C_{\text{RC}}$ contribute a metallic impedance of $1/(\pi \cdot f \cdot C_{\text{TC}}) \approx 1/(\pi \cdot f \cdot C_{\text{RC}})$ , a TIPX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{\text{TC}})$ and a RINGX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{\text{RC}})$ . #### Ac - dc Separation Capacitor The high pass filter capacitor connected between terminals HPT and HPR provides separation between circuits sensing TIPX-RINGX dc conditions and circuits processing vf signals. The recommended $\rm C_{HP}$ capacitance value of 220 nF will position the 3 dB break point at 1.8 Hz. # **Battery Feed** #### Overview The PBL 3799 SLIC synthesizes a resistive battery feed system without the disadvantage of high feed circuit power dissipation on short loops. To reduce power dissipation a switch mode regulator efficiently down-converts the battery supply voltage. The down-converted voltage is applied to the line drive amplifiers and is automatically adjusted to be precisely enough to feed the loop current as well as to allow distortion free vf signal transmission. The synthesized battery feed is a 50 V source in series with a programmable feed resistance. The apparent 50 V battery is independent of actual supply voltage connected to the SLIC. The SLIC feed resistance is set via scaled, external resistors. The battery feed polarity can be set to either normal or reversed polarity via the SLIC digital control inputs. To permit the line drive amplifiers to operate without signal distortion even on high resistance or open circuit loops, a saturation guard circuit limits the loop voltage, when the tip to ring dc voltage approaches the available battery supply voltage. With the SLIC set to the stand-by state, power is further conserved by limiting the short circuit loop current to 2/3 of the active state short circuit current. The following paragraphs describe the battery feed circuit in detail. At the end of this section a paragraph, Battery feed circuit programming procedure, summarizes the few simple calculations necessary to program the battery feed. # Case 1: SLIC in the active or active polarity reversal state; $|V_{TRdc}| < V_{SGRef}$ , $|V_{Bat}| > V_{SGRef} + 12 V$ In the active state C3, C2, C1 = 0, 1, 0 and in the active polarity reversal state C3, C2, C1 = 1, 1, 0. The battery feed control loop is shown in block diagram form in figure 16. For tip to ring dc voltages less than the saturation guard reference voltage, $V_{\rm sGRef}$ (refer to Case 2) the following expression is obtained from the block diagram for $R_{\rm F}=0$ : $$\left[ \left| V_{TRdc} \cdot \frac{1}{20} \right| - 2.5 \right] \cdot p \cdot \frac{1}{R_{DC1} + R_{DC2}} \cdot 100 = -I_{Ldc}$$ where $V_{TRdc}$ is the tip to ring dc voltage I<sub>I dc</sub> is the dc loop current $\boldsymbol{R}_{\text{DC1}},\,\boldsymbol{R}_{\text{DC2}}$ are the external feed resistance programming resistors p = 1 for normal polarity and p = -1 for reversed polarity By defining the feed resistance $R_{\mbox{\tiny Feed}}$ $$R_{\text{Feed}} = \frac{R_{\text{DC1}} + R_{\text{DC2}}}{5}$$ and substituting into the above expression the familiar resistive battery feed formula is obtained: $$I_{Ldc} = p \bullet \frac{50 - |V_{TRdc}|}{R_{Feed}}$$ where 50 V is the apparent battery voltage. The loop current may also be described as a function of loop resistance $R_L$ since $V_{TRdc} = I_{Ldc} \cdot R_L$ : $$I_{Ldc} = p \bullet \frac{50}{R_L + R_{Feed}}$$ In figure 17, PBL 3799 battery feed examples, curve segment AB or AD is described by Case 1. # Case 2: SLIC in the Active or Active Polarity Reversal State; |V<sub>TRdc</sub>| > V<sub>SGRef</sub>, |V<sub>Bat</sub>| > V<sub>TRdc</sub>+12V In the active state C3, C2, C1 = 0, 1, 0 and in the active polarity reversal state C3, C2, C1 = 1, 1, 0. When the tip to ring dc voltage approaches the $V_{\text{Bat}}$ supply voltage, a circuit named saturation guard limits the two wire voltage to a small additional increase beyond the saturation guard threshold, $V_{\text{SGref}}$ . This is to maintain $$\begin{split} R_{\rm DC1} &= R_{\rm DC2} = 2 \; k\Omega, \\ i.e. \; R_{\rm Feed} &= 2 \; \bullet \; 400 \; \Omega. \end{split}$$ Curve ABC: active state. PBL 3799 in 28-pin DIP, 32-pin or 44- pin PLCC with $R_{SG} = \infty \Omega, V_{Bat} = -48 V.$ Curve ADE: active state. PBL 3799 in 44-pin PLCC with $R_{SG} = 0 \Omega$ , $V_{Bat} = -63 V$ . Curve FGBC: stand-by state. PBL 3799 in 28-pin DIP, 32-pin or 44-pin PLCC with $R_{SG} = \infty \ \Omega, \ V_{Bat} = -48 \ V.$ Curve FGDE: stand-by state. PBL 3799 in 44-pin PLCC with $R_{SG} = 0 \Omega$ , $V_{Bat} = -63 V$ . 70 60 50 40 20 10 0 10 20 30 C 40 E 50 V<sub>TRdc</sub> distortion free vf transmission through the line drive amplifiers. The saturation guard feature makes on-hook transmission possible. The tip to ring voltage at which the saturation guard becomes active, $V_{\text{SGRef}}$ , can be calculated from $$V_{SGRef} = \frac{32,0}{1 - \frac{0,921}{R_{SG} + 2,73}}$$ where $V_{\rm SGRef}$ is in volts for $R_{\rm SG}$ in kohms $R_{\rm SG}$ is a resistor connected between terminal RSG and -5V. Note that the RSG terminal is available only on the 44-pin surface mount package. The 28-pin dual-in-line and 32-pin surface mount package have the saturation guard internally set to $$V_{\text{SGRef}} = 32,0V$$ $R_{\text{SG}} = \text{open circuit yields } V_{\text{SGRef}} = 32,0V.$ $R_{\text{SG}} = 0 \text{ ohm yields } V_{\text{SGRef}} = 48,3V.$ The loop current, $I_{Ldc}$ , as a function of the loop voltage, $V_{TRdc}$ , for $V_{TRdc} > V_{SGRef}$ is described by $$I_{Ldc} = \frac{V_{SG\,Re\,f} - V_{TRdc}}{180} + \frac{50 - V_{SG\,Re\,f}}{(R_{DC1} + R_{DC2}) \, / \, 5}$$ from which the open loop voltage ( $I_L = 0$ ) is calculated to $$\begin{split} V_{TRdc}(@\ I_{Ldc} = 0) &= \\ V_{SGRef} + \frac{180 \cdot (50 - V_{SGRef})}{(R_{DC1} + R_{DC2}) / 5} \end{split}$$ The open circuit voltage is then, for a programmed feed resistance of $2^{\bullet}400~\Omega$ , 36,0V for R<sub>SG</sub> = open circuit and 48,7V for R<sub>SG</sub> = 0 $\Omega$ . In figure 17, PBL 3799 battery feed examples, curve segment BC and DE are described by case 2. ### Case 3: SLIC in the stand-by or standby polarity reversal state; $$|V_{TRdc}| < V_{SGRef}$$ , $|V_{Bat}| > V_{SGRef} + 12 V$ The stand-by operating states reduce power dissipation while the line is idle. The loop feed in the stand-by state (C3, C2, C1 = 0, 1, 1) and in the stand-by polarity reversal state (C3, C2, C1 = 1, 1, 1) is current limited on short loops. For loop current values less than the limiting threshold, $I_{\rm LLimSb}$ , the stand-by state line feed characteristic is the same as described under Cases 1 and 2. Loop current is limited when exceeding $I_{\text{LLimSb}}$ , the loop current limiting threshold $$I_{LLimSb}^{I} = \frac{105}{R_{DC1} + R_{DC2}}$$ At I<sub>LLimSb</sub> the loop current is 0.5 mA less than predicted by the resistive battery feed formula $$I_{Ldc} = \frac{50}{(R_{DC1} + R_{DC2})/5 + R_{L}}$$ The loop resistance at the current limiting threshold, $I_{\rm LLimSb}$ , can be calculated from $$R_{LLimSb} = \frac{29 - (R_{DC1} + R_{DC2}) \cdot 10^{-4}}{5 \cdot 10^{-4} + 105 / (R_{DC1} + R_{DC2})}$$ At short circuit, i.e. $R_1 = 0$ ohm, the Figure 18. Switch mode regulator. loop current is limited to $$I_{LShSb} = \frac{130}{R_{DC1} + R_{DC2}}$$ $$\begin{split} & \text{Stand-by state loop currents between} \\ & I_{\text{LShSb}} \text{ and } I_{\text{LLimSb}} \text{ may be calculated from} \\ & I_{\text{Ldc}} \approx \frac{1}{R_{\text{DC1}} + R_{\text{DC2}}} \bullet \left[ 130 - 25 \bullet \frac{R_{\text{L}}}{R_{\text{LimSb}}} \right] \end{split}$$ In figure 17, PBL 3799 battery feed examples, this corresponds to curve segment FG. # C<sub>DC</sub> Capacitor Refer to the battery feed block diagram, figure 16. The battery feed programming resistors $R_{DC1}$ and $R_{DC2}$ together with capacitor $C_{DC}$ form a low pass filter, which removes noise and vf signals from the battery feed control loop. The recommended 3 db break point frequency is 160 Hz < $f_{3dB}$ < 240 Hz. The $C_{DC}$ capacitance value is then calculated from: $$C_{DC} = \frac{1}{2\pi \cdot f_{3dR}} \cdot \left[ \frac{1}{R_{DC1}} + \frac{1}{R_{DC2}} \right]$$ Note that $R_{DC1} = R_{DC2}$ yields minimum $C_{DC}$ capacitance value. #### Switch Mode Regulator The switch mode regulator downconverts the $V_{\mbox{\scriptsize Bat}}$ supply voltage to a value, which is just enough for the line drive amplifiers to feed the required loop current and maintain transmission quality. Since the voltage conversion efficiency is high and the minimum required voltage drop across the line drive amplifiers is low, a significant power dissipation reduction is realized. A 2 x 400 $\Omega$ resistive battery feed with 200 $\Omega$ line resistance and -48 V battery will have 1.84 W dissipated in the line feed resistors. The PBL 3799 set up for the same 2 x 400 Ofeed and with the same 200 $\Omega$ line resistance and -48 V, V<sub>Bat</sub> would generate only 0.78 W in the line feed circuits (90% power conversion efficiency), i.e. a 1.06 W or 57.6% reduction in line card power dissipation. Refer to figure 18 for a block diagram of the switch mode regulator. VBAT is the input voltage, which the regulator converts to VREG with high efficiency. VREG powers the line drive amplifiers. The switch mode regulator adjusts its $V_{\rm Reg}$ output to be equal to the reference voltage, $V_{\rm Ref}$ . The reference voltage is derived from the TIPX to RINGX dc metallic voltage according to $$V_{Ref} = -(|V_{TRdc}| + V_{Bias})$$ where $V_{\text{Bias}}$ is approximately 12 V. Since $V_{\text{Bias}}$ is the voltage drop across the line drive amplifiers, the SLIC power loss is greatly reduced compared to supplying the amplifiers directly from the $V_{Bat}$ supply. The battery supply voltage, |V<sub>Bat</sub>|, must be larger than $|V_{Req}|$ , i.e. $|V_{Bat}| \ge |V_{TRdc}| + V_{Bias}$ . If this condition is not met, the tip to ring voltage will be limited by the SLIC according to $|V_{TRdc}| = |V_{Bat}| - V_{Bias}$ . Although the SLIC continues to function, this mode of operation should be avoided due to increased noise and a much reduced V<sub>Bat</sub> to transmission ports rejection ratio. To minimize noise as well as battery feed circuit power dissipation on long loops the switch mode regulator is automatically turned off for tip to ring dc voltages exceeding a threshold value of approximately $V_{\text{SGRef}}$ - 1V. With the regulator disabled, the V<sub>Bat</sub> supply voltage is passed on to the VREG input without being down-converted. The inductor, L, should be 1 mH with a series resistance larger than 15 $\Omega$ . A saturated inductor with less than 15 $\Omega$ of series resistance may damage the SLIC due to excessive regulator switch $C_{FH}$ , 0.47 $\mu F$ , is the regulator output filter capacitor. The catch diode, D<sub>1</sub>, (e.g.1N4448) must withstand 70 V reverse voltage, conduct an average of 50 mA (150 mA peak) and turn off in less than 10 nsec. $C_{CH1}$ , $C_{CH2}$ and $R_{CH}$ make up a compensation network for an internal voltage comparator. Values are given in the applications example, figure 12. The components associated with the switching regulator must be connected via the shortest possible PCB trace lengths. Other circuits should be kept isolated from this area. The L terminal voltage variations are large and very fast. To avoid interference the inductor and the catch diode should be located directly at this terminal. Inductors with closed magnetic path core (e.g. toroid, pot core) will reduce interference originating from the inductor. #### **Battery Feed Circuit Programming Procedure** Extracting the key elements from the preceeding description results in the following step-by-step procedure. 1. Establish the battery feed requirements. Maximum loop resistance, including fuse resistors $R_{F1}$ and $R_{F2}$ , $R_{LMax} = ?$ Loop current at the maximum loop resistance, $I_{I,Min} = ?$ SLIC supply voltage, VBAT = ? 2. Calculate the feed resistance programming components R<sub>DC1</sub> and R<sub>DC2</sub> $R_{DC1} = R_{DC2} = \left[ \frac{50}{I_{LME}} - R_{Lmax} \right] \cdot 2.5$ 3. Calculate $$C_{DC}$$ from $$C_{DC} = \frac{1}{2\pi \cdot f_{3dB}} \cdot \left[ \frac{1}{R_{DC1}} + \frac{1}{R_{DC2}} \right]$$ where $f_{_{3dR}} \approx 200 \text{ Hz}$ 4. Calculate the saturation guard programming resistor, R<sub>sg</sub>. PBL 3799 in 28-pin dual-in-line and 32-pin surface mount package: No RSG terminal provided. $V_{SGRef}$ is internally set to 32,0V. The minimum required battery voltage is |V<sub>Batmin</sub>| = V<sub>SGRef</sub>+12V. For loop voltages greater than $V_{SGRef}$ , $|V_{Batmin}| = V_{TRdc} + 12V$ . PBL 3799 in 44-pin surface mount RSG terminal open circuit: V<sub>SGRef</sub> = RSG terminal shorted to $V_{EE}$ : $V_{SGRef}$ = For intermediate V<sub>SGRef</sub> values calculate R<sub>sc</sub> according to $$R_{SG} = -\frac{1,81}{1 + \frac{16,3}{V_{SGRef} - 48,3}}$$ where $R_{sc}$ is in kohms for $V_{scpet}$ in The minimum required battery voltage is $|V_{Batmin}| = V_{SGRef} + 12V$ . For loop voltages greater than $V_{SGRef}$ , $|V_{Batmin}| =$ $V_{TRdc}$ +12V. Recommended switch mode regulator component values: $$\begin{split} L &= 1 \text{ mH} \pm 10 \text{ %;} \\ C_{\text{Fit}} &= 0.47 \text{ } \mu\text{F} \pm 10\%, \text{ } 100 \text{ V;} \\ D_{\text{1}} &= 1\text{N4448 (or equivalent),} \\ R_{\text{CH}} &= 909 \text{ } \Omega \pm 2\%, \text{ } 0.25 \text{ W;} \\ C_{\text{CH1}} &= 0.047 \text{ } \mu\text{F} \pm 10\%, \text{ } 100 \text{ V;} \\ C_{\text{CH2}} &= 1500 \text{ pF} \pm 10\%, \text{ } 100 \text{ V.} \end{split}$$ # **Loop Monitoring Functions** #### Overview The PBL 3799 SLIC contains three detectors: the loop current, the ground key and the ring trip detector. These three detectors report their status via the shared DET output. The detector to be connected to the DET output is selected according to the logic states at the control inputs C1, C2, C3 and enable input E1. Enable input E0 (available only on the 32-pin and 44-pin surface mount package) sets the DET output to either active or high impedance state. # **Loop Current Detector - Active State** and Stand-by State Active state (C3, C2, C1 = 0, 1, 0), active polarity reversal state (C3, C2, C1 = 1, 1, 0), stand-by state (C3, C2, C1 = 0, 1, 1) and stand-by polarity reversal state (C3, C2, C1 = 1, 1, 1). The loop current value at which the loop current detector changes state is programmable by calculating a value for resistor R<sub>D</sub>. R<sub>D</sub> connects between terminals RD and VEE. Figure 20 shows a block diagram for the loop current detector. The two-wire interface produces a current, I<sub>RR</sub>, flowing $$I_{RD} = 0.5 \bullet \frac{|I_{LT} - I_{LR}|}{300} = \frac{|I_L|}{300}$$ where $\mathbf{I}_{\mathrm{LT}}$ and $\mathbf{I}_{\mathrm{LR}}$ are currents flowing into the TIPX and RINGX terminals and I, is the loop current. The voltage generated across the programming resistor $R_{\scriptscriptstyle D}$ by $I_{\scriptscriptstyle RD}$ is applied to an internal comparator with hysteresis. The comparator reference voltage for transition on-hook to off-hook is 1.55 V. The reference voltage for a transition off-hook to on-hook is 1.37 V. A logic low level results at the DET output, when the comparator reference voltage is For a specified on-hook to off-hook loop current threshold, $I_{LThOff}$ , $R_D$ is calculated from $$R_{D} = \frac{1.55 \cdot 300}{|I_{LThOff}|}$$ The calculated R<sub>D</sub> value corresponds to an off-hook to on-hook loop current threshold, I, ThOn, of $$|I_{LThOn}| = \frac{1.37 \cdot 300}{R_D}$$ # Loop Current Detector - Tip Open Circuit State Tip open circuit state (C3, C2, C1 = 1, 0, 0) In the tip open circuit state the loop current detector function is similar to the active state, but the RD terminal current, $I_{\rm pp}$ , is calculated from $I_{RD} = \frac{I_{LR}}{600}$ where $I_{LR}$ is the ring lead current. The detector is triggered at a ring lead threshold current $I_{LRThOffTo}$ with the $R_{D}$ resistance value set to $$R_{D} = \frac{1.55 \cdot 600}{I_{LRThOffTo}}$$ The ring lead current must be reduced to less than $$I_{LRThOnTo} = \frac{1.37 \cdot 600}{R_{D}}$$ for the detector to return to its non-triggered state. # Loop Current Detector - Filter Capacitor To increase the loop current detector noise immunity, a filter capacitor may be added from terminal RD to ground. A suggested value for $C_{\rm D}$ is: $$C_D = \frac{1}{2\pi \cdot R_D \cdot f_{3dB}}$$ Figure 19. Loop current and ground key detector. Figure 20. Ring trip network, balanced ringing. where $f_{3dB}$ = 500 Hz is the high end frequency response 3dB break point for the low pass filter created. ${\rm C_D}$ is in farads for RD in ohms. Note that ${\rm C_D}$ may not be required if the detector output is software filtered. #### **Ground Key Detector** Refer to figure 19 for a block diagram of the ground key detector. The ground key detector examines the difference between TIPX and RINGX currents. When the longitudinal current from ground exceeds an internally set threshold value of nominally 8 mA, the detector triggers and sets the DET output to a logic low level. The E1 enable input must be set to logic high level to gate the ground key detector to the DET output. The Electrical characteristics table specifies the threshold level as a function of longitudinal resistance to ground. The ground key detector threshold is pre-programmed and cannot be changed by external components. #### **Ring Trip Detector** Ring trip detection is accomplished by monitoring the two-wire line for presence of dc current while ringing is applied. When the subscriber goes off-hook with ringing applied, dc loop current starts to flow. The comparator in the SLIC with inputs DT and DR detects this current flow via an interface network. The result of the comparison is presented at the DET output. The ring trip comparator is automatically connected to the DET output, when the SLIC control inputs are set to the ringing state (C3, C2, C1 = 0, 0, 1). When off-hook during ringing is detected, the line card or system controller will proceed to disconnect the ringing source (software ringtrip) by resetting the control input logic states. Alternatively, the DET output may be monitored by circuits on the line card, which perform the ringtrip function (hardware ringtrip). The ringing source may be balanced or unbalanced, superimposed on the $V_{\text{Bat}}$ supply voltage. The unbalanced ringing source may be applied to either the tip lead or the ring lead with return on the other wire. A ring relay, energized by the SLIC ring relay driver, connects the ringing source to tip and ring. For unbalanced ringing systems the loop current sensing resistor may be placed either in series with the ringing generator or in series with the return lead to ground. Figures 20 and 21 show examples of balanced and unbalanced ringing systems. For either ringing system the ringtrip detection function is based on a polarity change at the inputs DT and DR of the ringtrip comparator. In the unbalanced case the dc voltage drop across resistor $R_{\rm RT}$ is zero as long as the telephone remains on-hook. With the telephone off-hook during ringing, dc loop current will flow, causing a voltage drop across $R_{\rm RT}$ . The $R_{\rm RT}$ voltage is applied to the comparator input DT via resistor $R_3$ . $R_4$ shifts the voltage level to be within the comparator common mode range. $C_{RT}$ removes the ac component of the ringing signal. $R_1$ and $R_2$ establish a bias voltage at comparator input DR, which is more negative than DT when the telephone is on-hook and is more positive than DT when the telephone goes off-hook during ringing. Complete removal of the ringing signal ac component at the DT input may not be necessary. Some residual ac component at the DT input may under certain operating conditions cause the DET output to toggle between the on-hook and off-hook states at the ringing frequency. However, with the telephone off-hook the DET output will be at logic low level for more than half the time. Therefore, by sampling the DET output, a software routine can discriminate between on-hook and off-hook through examination of the duty cycle. Full removal of the ringing frequency from the DT input while maintaining ringtrip within required time limits (approximately < 100 ms) usually mandates a second order filter rather than the first order shown in figure 21. The software approach minimizes the number of line card components. In the balanced ringing system shown in figure 21, $R_1$ and $R_2$ are the loop current sensing resistors. With the telephone on-hook, no dc loop current flows to cause a dc voltage drop across resistors $R_1$ and $R_2$ . Voltage dividers $R_{\rm g2}$ , Figure 21. Ring trip network, unbalanced ringing. $R_{_4}$ and $R_{_{B1}}$ , $R_{_3}$ bias the ringtrip comparator input DT to be more positive than DR. With the telephone off-hook during ringing dc loop current will flow, causing a voltage drop across resistors $R_{_1}$ and $R_{_2}$ , which in turn will make comparator input DT more negative than DR, setting the DET output to logic low level, indicating ringtrip condition. Capacitors $C_{_{RT1}}$ and $C_{_{RT2}}$ filter the ring voltage at the comparator inputs. For 20 Hz ringing it is suitable to calculate these capacitors for a time constant of T = 50 ms, i. e. $$C_{RT1} = T \bullet \left[ \frac{1}{R_{B2}} + \frac{1}{R_4} \right]$$ ### Detector Output, DET The loop current detector, ground key detector and ringtrip comparator share a common output, DET. The DET output is open collector with internal pull-up resistor to V<sub>cc</sub>. Via control inputs C1 through C3 and enable input E1 one of the three detectors is selected to be connected to the DET output. With enable input E0 set to logic high level the DET output is activated. In the DET active state a logic low level indicates a triggered detector condition and a logic high level reports a non-triggered detector. With E0 set to logic low level, the DET output is set to its high impedance state, i.e. connected to V<sub>cc</sub> via the internal pull-up resistor. Note that the DET high impedance state is available only on the 32-pin or 44-pin surface mount package. # **Relay Drivers** The PBL 3799 SLIC contains two identical drivers for test and ring relays. The drivers are pnp transistors in open collector configuration, sourcing up to 80 mA from the $V_{\rm GS}$ supply. Each driver has an | State # | C4<br>Note | C3<br>e 1 | C2 | C1 | Operating State | Active detector<br>Note 2 | |---------|------------|-----------|----|----|----------------------------|----------------------------| | 1 | Х | 0 | 0 | 0 | Open circuit | Ring trip comparator | | 2 | Χ | 0 | 0 | 1 | Ringing | Ring trip comparator | | 3 | Χ | 0 | 1 | 0 | Active | Loop current or ground key | | 4 | Χ | 0 | 1 | 1 | Stand-by | Loop current or ground key | | 5 | Χ | 1 | 0 | 0 | Tip open | Loop current, Note 3 | | 6 | Χ | 1 | 0 | 1 | Reserved | None | | 7 | Χ | 1 | 1 | 0 | Active polarity reversal | Loop current or ground key | | 8 | Χ | 1 | 1 | 1 | Stand-by polarity reversal | Loop current or ground key | #### Notes - 1. Control input C4 logic state (X) affects only the test relay driver and does not change the SLIC operating state. C4 at logic low level activates the test relay driver. C4 at logic high level turns the test relay driver off. - Enable input E1 must be set to select between loop current and ground key detector. - 3. The ground key detector is not functional in the tip open circuit state. Table 1. PBL 3799 operating states | Enable state # | E0<br>Not | E1<br>e 1 | DET output state | Active detector | |----------------|-----------|-----------|------------------|----------------------------------| | 1 | 0 | Χ | High impedance | None | | 2 | 1 | 0 | Active | Loop current or ringtrip. Note 2 | | 3 | 1 | 1 | Active | Ground key | #### **Notes** - 1. Enable input E0 is available only on the 32-pin and 44-pin surface mount package option. - 2. The loop current detector or the ring trip comparator is selected via C3, C2, C1 (state # 2 selects the ring trip comparator) Table 2. Enable inputs E0 and E1 internal inductive kick-back clamp diode. The relay coil may be connected to negative supply voltages ranging from ground to V<sub>Bat</sub>. Control input C4 activates the test relay driver. Control inputs C1, C2 and C3 are used to operate the ring relay. # **Control Inputs** #### Overview The PBL 3799 SLIC has four TTL compatible control inputs, C1 through C4. A decoder in the SLIC interprets the control input logic conditions and sets up the commanded operating state. C1 through C3 allow for eight operating states. The C4 control input acts directly on the test relay driver. The control inputs interface with programmable CODEC/filters, e.g. SLAC, SiCoFi, Combo II without any interface components. Via serial I/O ports on the programmable CODEC/filter devices a micro processor can communicate with the SLIC. In designs utilizing conventional CODEC/filters without control latches, the line card logic must contain the neccessary latches for inputs C1 through C4. Table 1 contains a summary description of the Control Inputs. ## **Test Relay Control (C4)** With C4 set to logic low level the test relay driver (TESTRLY) is activated. The active driver can source up to 80 mA from the $V_{\rm CC}$ supply. C4 set to logic high level causes the relay driver to be deenergized. The test relay driver is controlled exclusively by C4 and is independent of the C1, C2 and C3 logic levels. #### Open Circuit State (C3, C2, C1= 0, 0, 0) In the Open Circuit State both the TIPX and RINGX power amplifiers present a high impedance to the line. The loop current and ground key detectors are not active in this state. ### Ringing State (C3, C2, C1= 0, 0, 1) The ring relay driver (RINGRLY) is activated and the ring trip comparator is connected to the detector output (DET). The TIPX and RINGX terminals are in the high impedance state and signal transmission is inhibited. #### Active State (C3, C2, C1= 0, 1, 0) TIPX is the terminal closest to ground potential and sources loop current, while RINGX is the more negative terminal and sinks loop current. Signal transmission is normal and the loop current or ground key detector is gated to the DET output according to enable input E1 logic state. ### Stand-by State (C3, C2, C1 = 0, 1, 1) In the stand-by state the short circuit loop current is limited to a maximum of $I_{LShSb} = 130 / (R_{DC1} + R_{DC2})$ . Loop current limiting starts to take effect for currents larger than the threshold value $I_{LLimSb} = 105 / (R_{DC1} + R_{DC2})$ . For loop currents less than $I_{LLimSb}$ , battery feed is identical to the Active state loop feed. The loop current or ground key detector is connected to the DET output in accordance with the E1 input logic state. # TIPX Open Circuit State (C3, C2, C1 = 1, 0, 0) The TIPX power amplifier presents a high impedance to the line. The RINGX terminal is active and sinks current. The loop current detector is connected to the DET output for enable input E1 = 0. The detection threshold for the on-hook to offhook transition is $I_{LRThOffTo} = (1.55 \cdot 600) / R_D$ . Note that the ground key detector is not functional in the tip open circuit state. ### Reserved State (C3, C2, C1 = 1, 0, 1) This state has no assigned function. # Active Polarity Reversal State (C3, C2, C1 = 1, 1, 0) TIPX and RINGX polarity is reversed from the Active State: RINGX is the terminal closest to ground and sources loop current while TIPX is the more negative terminal and sinks current. Polarity reversal transition time is 4 msec. The loop current or ground key detector is connected to the DET output in accordance with the E1 input logic state. Signal transmission is normal. # Stand-by Polarity Reversal State (C3, C2, C1 = 1, 1, 1) Polarity Reversal as described under state C3, C2, C1 = 1, 1, 0 and Stand-by as described under state C3, C2, C1 = 0, 1, 1. # **Enable Inputs** The 44-pin and 32-pin surface mount package version of the PBL 3799 SLIC has two TTL compatible enable inputs, E0 and E1. The 28 pin dual-in-line package version of the PBL 3799 has one enable input, E1. E0 sets the DET output to active state, when at logic high level and to high impedance state when at logic low level. E1 selects the loop current detector to be gated to the DET output, when at logic low level and the ground key detector when at logic high level. Table 2 summarizes the above description of the Enable Inputs. # Overvoltage Protection The PBL 3799 SLIC must be protected against overvoltages on the telephone line caused by lightning, ac power contact and induction. Refer to Maximum Ratings, TIPX and RINGX terminals, for maximum allowable continuous and transient voltages that may be applied to the SLIC. The circuit shown in figure 12 utilizes series resistors together with a programmable overvoltage protector (e g Texas Instrument), serving as a secondary protection. The protection network in figure 12 is designed to meet requirements in ITU-T K20, Table 1. The TISP PBL2 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to negative supply voltage (i e the battery voltage, V<sub>Bat</sub>). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized. Positive overvoltages are clamped to ground by an internal diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage. If sufficient current is available from the overvoltage, then the protector will crowbar into a low voltage on-state condition, clamping the overvoltage close to ground. A gate decoupling capacitor, $C_{\text{TISP}}$ is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector. Without the capacitor even the low inductance in the track to the $V_{\text{Bat}}$ supply will limit the current and delay the activation of the thyristor clamp. The fuse resistors $R_{\rm F}$ serve the dual purposes of being non- destructive energy dissipators, when transients are clamped and of being fuses, when the line is exposed to a power cross. Ericsson Components AB offers a series of thick film resistors networks (e g PBR 51- series and PBR 53-series) designed for this application. Also devices with a built in resetable fuse function is offered (e g PBR 52-series) including positive temperature coefficient (PTC) resistors, working as resetable fuses, in series with thick film resistors. Note that it is important to always use PTC's in series with resistors not sensitive to temperature, as the PTC will act as a capacitance for fast transients and therefore the ability to protect the SLIC will be reduced. If there is a risk overvoltages on the $V_{\text{Bat}}$ terminal on the SLIC, then this terminal should also be protected. # **Over-temperature Protection** A ring lead to ground short circuit fault condition, as well as other improper operating modes, may cause excessive SLIC power dissipation. If junction temperature increases beyond 140 °C, the temperature guard will trigger, causing the SLIC to be set to a high impedance state. In this high impedance state power dissipation is reduced and the junction temperature will return to a safe value. Once below 130 °C junction temperature the SLIC is returned back to its normal operating mode and will remain in that state assuming the fault condition has been removed. ### Power-up Sequence The voltage at pin VBAT sets the substrate voltage VQBAT (supplied internally from VBat through a resistor), which must at all times be kept more negative than the voltage at any other terminal. This is to maintain correct junction isolation between devices on the chip. To prevent possible latch-up, the correct power-up sequence is to connect ground and $V_{\text{Bat}}$ , then other supply voltages and signal leads. A diode with a 2 A current rating, connected with its cathode to $V_{\text{EE}}$ and anode to $V_{\text{QBAT}}$ , ensures the presence of the most negative supply voltage at the VQBATpin, should the V<sub>Bat</sub> supply voltage be absent. The $V_{Bat}$ voltage should not be applied at a faster rate than $dV_{Bat}/dt = 4 \ V/\mu sec$ , e.g. a time constant formed by a 5.1 ohm resistor in series with the VBAT pin and a 0.47 microfarad capacitor from the VBAT pin to ground. One resistor may be shared by several SLICs. # **Printed Circuit Board Layout** Care in PCB layout is essential for proper function. The components connecting to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the RSN terminal. A ground plane surrounding the RSN pin is advisable. The $C_{\rm HP}$ capacitor should be placed close to terminals HPT and HPR to avoid unwanted disturbances. The switch mode regulator components must be located near the pins to which they connect. It is particularly important that the catch diode and the inductor are connected via shortest possible trace lengths. Ground terminals GND1 and GND2 should be connected via a direct PCB trace at the device location. # Ordering Information | Package | Temp. Range | Part No. | |-------------|-------------|--------------| | Plastic DIP | 0 to 70°C | PBL 3799N | | PLCC 44 pin | 0 to 70°C | PBL 3799QN | | PLCC 32 pin | 0 to 70°C | PBL 3799RN | | PLCC 44 pin | 0 to 70°C | PBL 3799/2QN | | PLCC 32 pin | 0 to 70°C | PBL 3799/2RN | Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Ericsson Components AB. These products are sold only according to Ericsson Components AB' general conditions of sale, unless otherwise confirmed in writing. Specifications subject to change without notice. 1522-PBL 3799 Uen Rev. A © Ericsson Components AB, April 1997 This product is an original Ericsson product protected by US, European and other patents. #### **Ericsson Components AB** S-164 81 Kista-Stockholm, Sweden Telephone: (08) 757 50 00