# PBL 3766, PBL 3766/6 Subscriber Line Interface Circuit ### **Description** The PBL 3766 Subscriber Line Interface Circuit (SLIC) is a monolithic integrated circuit, manufactured in 75 V bipolar technology. The PBL 3766 SLIC facilitates the design of cost effective, high performance on-premises (ONS) analog line interface cards for PABX systems and terminal adapters. Small package size and few required external components result in a miniaturized design. The PBL 3766 programmable, constant current loop feed system can operate with battery supply voltages between -24 V and -58 V. The SLIC incorporates loop current and ring trip detection functions as well as a ring relay driver. The two- to four-wire and four- to two-wire voice frequency (vf) signal conversion, i.e. the hybrid function, is provided by the SLIC in conjunction with either a conventional or a programmable CODEC/filter. The PBL 3766 package is a 22 pin, plastic dual-in-line (batwing) or a 28-pin, plastic i-leaded chip carrier (PLCC). The differences between PBL 3766 and PBL 3766/6 are the specifications for balance, output offset voltage, and insertion loss. Figure 1. Block diagram. Pin numbers PLCC/DIP. ### **Key Features** - Low cost - · Few external components - Programmable, constant current loop feed - Line feed characteristics independent of battery supply variations - -24 V to -58 V battery supply voltage range - Detectors - programmable loop current detector - ring trip detector - Ring relay driver - Hybrid function with conventional or programmable CODEC/filters - Line terminating impedance, complex or real, set by a simple external network or controlled by a programmable CODEC/filter - Idle noise typ. -83 dBmp, typ. 7 dBrnC - Low on-hook power dissipation: 20 mW @ -28 V, 35 mW @ -48 V - Tip-ring open circuit state for subscriber loop power denial - · On-hook transmission -4.75 -24 -5.25 -58 | Absolute Maximum Ratings | <b>Absolute</b> | <b>Maximum</b> | Ratings | |--------------------------|-----------------|----------------|---------| |--------------------------|-----------------|----------------|---------| | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------|----------------------|-----------------------|----------------------|------| | Temperature and humidity | | | | | | Storage temperature range | T <sub>Stg</sub> | -60 | +150 | °C | | Operating temperature range | T <sub>Case</sub> | -10 | +110 | °C | | Operating junction temperature | $T_{J}$ | -10 | +140 | °C | | Storage humidity | R <sub>H</sub> | 5 | 95 | % RH | | Power supply, -10 °C < T <sub>Amb</sub> < 80 °C | | | | | | V <sub>cc</sub> with respect to GND | V <sub>cc</sub> | -0.5 | 6.5 | V | | V <sub>EE</sub> with respect to GND | V | -6.5 | 0.5 | V | | V <sub>Bat</sub> with respect to GND | V <sub>Bat</sub> | -70 | V <sub>EE</sub> +0,7 | V | | Power dissipation | | | | | | Continuous power dissipation at T <sub>Amb</sub> ≤ 70 °C | P <sub>D</sub> | | 1.5 | W | | Peak power dissipation at $T_{Amb} = 70^{\circ}C$ , t < 10 ms, $t_{rep} > 10$ sec. | $P_{DP}$ | | 4 | W | | Relay driver | | | | | | Ring relay supply voltage | V <sub>RRly</sub> | $V_{\text{Bat}}$ | 0 | V | | Ring relay current | I <sub>RRIy</sub> | | 50 | mA | | Ring trip comparator | | | | | | Input voltage | $V_{DT}$ | V <sub>Bat</sub> | 0 | V | | Input current | I <sub>DT</sub> | -2 | 2 | mA | | Digital inputs, outputs (C1, C2, E0, DET) | | | | | | Input voltage | $V_{_{ID}}$ | 0 | $V_{cc}$ | V | | Output voltage (DET disabled) | V <sub>OD</sub> | 0 | V <sub>cc</sub> | V | | Output current (DET enabled) | I <sub>od</sub> | | 5 | mA | | TIPX or RINGX terminals, V <sub>BAT</sub> = -50 V | | | | | | TIPX or RINGX voltage, continuous, (Note 1) | $V_{T}, V_{R}$ | V <sub>Bat</sub> | 0.5 | V | | TIPX or RINGX pulse = $t_{\omega}$ < 10 ms, $t_{rep}$ > 10 s (Notes 2, 3) | $V_T, V_R$ | V <sub>Bat</sub> - 20 | 5 | V | | TIPX or RINGX pulse = $t_{\omega}$ < 1 $\mu$ s, $t_{rep}$ > 10 s (Notes 2, 3) | $V_{T}, V_{R}$ | V <sub>Bat</sub> - 40 | 10 | V | | TIP or RING pulse = $t_{\omega}$ < 250 ns, $t_{rep}$ > 10 s (Notes 2, 3) | $V_{T}, V_{R}$ | V <sub>Bat</sub> - 70 | 15 | V | | TIPX or RINGX current | | | | | | Active | $I_{Ldc} + I_{Lodc}$ | | 80 | mA | | Stand-by | Ldc | | 25 | mA | | Recommended Operating Conditions | | | | | | Parameter | Symbol | Min | Max | Unit | | Case temperature | T <sub>Case</sub> | 0 | 90 | °C | | V <sub>cc</sub> with respect to ground | V <sub>CC</sub> | 4.75 | 5.25 | V | | No self-transport | | F 0F | 4.75 | - \ | ### **Notes** $\overline{V_{\text{EE}}}$ with respect to ground V<sub>Bat</sub> with respect to ground (Note 4) - 1. With a diode (D<sub>2</sub>) connected in series with the V<sub>Bat</sub> supply, as shown in figure 11, -70 V may be continuously applied to the TIPX or RINGX lead. - 2. These voltage ratings require a diode $(D_2)$ to be installed in series with the $V_{Bat}$ supply as shown in figure 11. - 3. $V_T$ and $V_R$ are referenced to ground. $t_{\omega}$ is the pulse width of a rectangular test pulse and $t_{rep}$ is the pulse repetition rate. - 4. $-24 \text{ V} < V_{\text{Bat}} < -21 \text{ V}$ may be used in applications requiring maximum vf signal amplitudes less than 3 $V_{\text{pk}}$ (8.75 dBm, 600 ohms). ### **Electrical Characteristics** 0 °C < $T_{Amb}$ < 70 °C, $V_{CC}$ = +5 V ±5 %, $V_{EE}$ = -5 V ±5 %, $V_{Bat}$ = -48 V, $R_{SG}$ = 0 ohm , $R_{DC}$ = 41.7 kohms, $R_{D}$ = $\infty$ , $Z_{L}$ = 600 ohms, $C_{HP}$ = 33 nF, $C_{DC}$ = 1.5 $\mu$ F unless otherwise specified. | Ref<br>arameter Fig. Conditions | | | | Тур | Max | Unit | |-----------------------------------------------------------------|---|-----------------------------------------------------------------------|--------|-----|-----|------------------------| | Two-wire port | | | | | | | | Overload level, V <sub>TRO</sub> | 2 | Z <sub>L</sub> = 600 ohms, 1% THD, Note 1 | 3.1 | | | $V_{pk}$ | | Input impedance, Z <sub>TRX</sub> | | Note 2 | | | | | | Longitudinal impedance, Z <sub>LoT</sub> , Z <sub>LoR</sub> | | f < 100 Hz | | 25 | 40 | ohm/wire | | Longitudinal current limit, I <sub>LoT</sub> , I <sub>LoR</sub> | | active state, C2, C1 = 1, 0 | | 20 | | mA <sub>⊳k</sub> /wire | | Longitudinal to metallic balance, B <sub>LM</sub> | | IEEE standard 455-1985 | | | | , | | | | $0.2 \text{ kHz} \le f \le 3 \text{ kHz}$ | | | | | | PBL 3766 | | | 53 | 58 | | dB | | PBL 3766/6 | | | 48 | 58 | | dB | | Longitudinal to metallic balance, B <sub>LME</sub> | 3 | $B_{LME} = 20 \cdot log \frac{ E_{Lo} }{ V_{TP} }$ | | | | | | | | $0.05$ kHz $\leq$ f $\leq$ 3.4kHz | | | | | | PBL 3766 | | | 53 | 58 | | dB | | PBL 3766/6 | | | 48 | 58 | | dB | | Longitudinal to four-wire balance, B <sub>LFE</sub> | 3 | $B_{LFE} = 20 \cdot log \frac{ E_{Lo} }{ V_{TX} }$ | | | | | | | | $0.05kHz \le f \le 3.4kHz$ | | | | | | PBL 3766 | | | 53 | 58 | | dB | | PBL 3766/6 | | | 48 | 58 | | dB | | Metallic to longitudinal balance, $\mathbf{B}_{\text{MLE}}$ | 4 | $B_{MLE} = 20 \cdot log \frac{ E_{TR} }{ V_{Lo} }, E_{RX} = 0$ | | | | | | | | $0.2kHz \le f \le 3.4kHz$ | | | | | | PBL 3766 | | | 50 | 55 | | dB | | PBL 3766/6 | | | 48 | 55 | | dB | | Four-wire to longitudinal balance, $\mathbf{B}_{\text{FLE}}$ | 4 | $B_{FLE} = 20 \cdot log \frac{ E_{RX} }{ V_{Lo} }, E_{TR} source res$ | emoved | | | | | | | 0.2kHz ≤ f ≤ 3.4kHz | 40 | 55 | | dB | | | | | | | | | Figure 2. Overload level, $V_{TRO}$ , two-wire port. $$\frac{1}{\omega C}$$ $\ll$ R<sub>L</sub>, R<sub>L</sub> = 600 ohms, $R_{T} = 600 \text{ kohms}, R_{RX} = 300 \text{ kohms}$ Figure 3. Longitudinal to metallic ( $B_{LME}$ ) and longitudinal to four-wire ( $B_{LFE}$ ) balance $$\frac{1}{\omega C} \ll 150 \text{ ohms, } R_{LR} = R_{LT} = 300 \text{ ohms,}$$ $R_{\scriptscriptstyle T} = 600 \text{ kohms}, \ R_{\scriptscriptstyle RX} = 300 \text{ kohms}$ | Parameter | Ref.<br>Fig. | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------|--------------|-----------------------------------------------------------------|-------|------|-------|----------| | Two-wire return loss, r | | $r = 20 \cdot \log \frac{ Z_{TRX} + Z_L }{ Z_{TRY} - Z_L }$ | | | | | | | | $Z_{TRX} \approx Z_L = \text{nom. } 600\Omega, \text{ Note } 3$ | | | | | | | | $0.2 \text{ kHz} \leq f \leq 0.5 \text{ kHz}$ | 25 | 30 | | dB | | | | $0.5 \text{ kHz} \le \text{f} \le 1.0 \text{ kHz}$ | 27 | 32 | | dB | | | | $1.0 \text{ kHz} \le \text{f} \le 3.4 \text{ kHz}$ | 23 | 25 | | dB | | TIPX idle voltage, V <sub>Ti</sub> | | active, I <sub>1</sub> = 0 | | -5 | | V | | - II | | stand-by, $I_L = 0$ | | 0 | | V | | RINGX idle voltage, V <sub>Ri</sub> | | active, I <sub>1</sub> = 0 | | -43 | | V | | - N | | stand-by, $I_L = 0$ | | -48 | | V | | Four-wire transmit port (VTX) | | | | | | | | Overload level, V <sub>TXO</sub> | 5 | Load impedance > 20 kohms, | | 3.1 | | $V_{Pk}$ | | | | 1% THD, Note 4 | | | | | | Output offset voltage, $\Delta V_{TX}$ | | | | | | | | PBL 3766 | | | -40 | | +40 | mV | | PBL 3766/6 | | | -55 | | +55 | mV | | Output impedance, z <sub>TX</sub> | | 0.2 kHz < f < 3.4 kHz | | <5.0 | 20 | ohm | | Four-wire receive port (RSN) | | | | | | | | RSN dc voltage, V <sub>RSN</sub> | | $I_{RSN} = 0$ | | 0 | | V | | RSN impedance, z <sub>RSN</sub> | | 0.3 kHz ≤ f ≤ 3.4 kHz | | <5 | 20 | ohm | | RSN current (I <sub>RSN</sub> ) to metallic loop current | t | 0.3 kHz ≤ f ≤ 3.4 kHz | | 1000 | | ratio | | $(I_L)$ gain, $\alpha_{RSN}$ | | | | | | | | Frequency response | | | | | | | | Two-wire to four-wire, g <sub>2-4</sub> | 6 | 0.3 kHz < f < 3.4 kHz relative | -0.1 | 0 | +0.1 | dB | | - ' | | to 0 dBu, 1.0 kHz. $E_{RX} = 0 \text{ V}$ | | | | | | Four-wire to two-wire, g <sub>4-2</sub> | 6 | 0.3 kHz < f < 3.4 kHz relative | -0.1 | 0 | +0.1 | dB | | | | to 0 dBu, 1.0 kHz. $E_{L} = 0 \text{ V}$ | | | | | | Four-wire to four-wire, g <sub>4-4</sub> | 6 | 0.3 kHz < f < 3.4 kHz relative | -0.1 | 0 | +0.1 | dB | | | | to 0 dBu, 1.0 kHz. $E_L = 0 \text{ V}$ | | | | | | Insertion loss | | | | | | | | Two-wire to four-wire, G <sub>2-4</sub> | 6 | 0 dBm, 1.0 kHz, Note 5 | | | | | | PBL 3766 | | | -0.20 | 0 | +0.20 | dB | | PBL 3766/6 | | | -0.25 | 0 | +0.25 | dB | | Four-wire to two-wire, G <sub>4-2</sub> | 6 | 0 dBm, 1.0 kHz, Notes 5, 6 | | | | | | PBL 3766 | | | -0.20 | 0 | +0.20 | dB | | PBL 3766/6 | | | -0.25 | 0 | +0.25 | dB | | Four-wire to four-wire, G <sub>4-4</sub> | | | 0.20 | O | . 00 | 45 | Figure 4. Metallic to longitudinal ( $B_{\rm MLE}$ ) and four-wire to longitudinal ( $B_{\rm FLE}$ ) balance. $$\frac{1}{\omega C} \ll 150 \text{ ohms, } R_{LR} = R_{LT} = 300 \text{ ohms,}$$ $R_{T} = 600 \text{ kohms}, R_{RX} = 300 \text{ kohms}$ Figure 5. Overload level, $V_{\text{TXO}}$ , four-wire transmit port. $$\frac{1}{\omega C} \ll R_L$$ , $R_L = 600$ ohms, $$R_{\scriptscriptstyle T}$$ = 600 kohms, $R_{\scriptscriptstyle RX}$ = 300 kohms | Parameter | Ref<br>Fig. | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------|-----------------------------|----------------|-----------------------|---------------| | Gain tracking | | | | | | | | Two-wire to four-wire | 6 | Ref10 dBm, 1.0 kHz, Note 7<br>-40 dBm to +7 dBm<br>-55 dBm to -40 dBm | -0.15 | ±0.03<br>±0.03 | +0.15 | dB<br>dB | | Four-wire to two-wire | 6 | Ref10 dBm, 1.0 kHz, Note 8 -40 dBm to +7 dBm -55 dBm to -40 dBm | -0.15 | ±0.03<br>±0.03 | +0.15 | dB<br>dB | | Noise | | | | | | | | Idle channel noise at two-wire | | Note 9 | | | | | | (TIPX-RINGX) or four-wire (VTX) port | | Psophometrical weighting<br>C-message weighting | | -83<br>7 | -78<br>12 | dBmp<br>dBrnC | | Harmonic distortion | | | | | | | | Two-wire to four-wire | | $0.3 \text{ kHz} \le f \le 3.4 \text{ kHz}$ | | -65 | -54 | dB | | Four-wire to two-wire | | 0 dBm, 1.0 kHz test signal | | | | | | Battery feed characteristics | | | | | | | | Loop current in constant current region, $\mathbf{I}_{\scriptscriptstyle L}$ | | Active state, C2, C1 = 1, 0 | 0.85 · I <sub>L</sub> | I <sub>L</sub> | 1.15 · I <sub>L</sub> | Α | | | | $I_{L} = \overline{R_{DC} + 41700}$ $R_{DC} \text{ in ohms}$ | | | | | | Stand-by state loop current, I <sub>L</sub> , tolerance range | | Stand-by state, C2, C1 = 1, 1 $I_{L} = \frac{ V_{Bat} - 3}{R_{L} + 1800}$ | 0.75·I <sub>∟</sub> | I <sub>L</sub> | 1.25∙I <sub>∟</sub> | A | | | | $V_{Bat}$ tol. $\pm 5\%$ , $T_{Amb} = 25 ^{\circ}C$ | | | | | | Loop current detector | | D Note 40 | | 0.0 | | A | | On-hook to off-hook threshold, I <sub>LThOff</sub> | | $R_D = \infty$ , Note 10<br>$R_D = \infty$ , Note 10 | | 7.3 | | mA | | Off-hook to on-hook threshold, $I_{LThOn}$<br>Detector threshold hysteresis, $\partial I_{LTh}$ | | $R_D = \infty$ , Note 10 | | 0.7 | | mA<br>mA | | Loop current detector conversion factor on-hook to off-hook, K <sub>LThOff</sub> | | [1 1] | 375 | 500 | 660 | V | | | | $I_{LThOff} = K_{LThOff} \cdot \left[ \begin{array}{c} - \\ R_D \end{array} \right] + 62500$ | | | | | | Loop surrent detector conversion factor | | Note 11 | | 155 | | V | | Loop current detector conversion factor off-hook to on-hook, K <sub>LThOn</sub> | | $I_{LThOn} = K_{LThOn} \cdot \left[ \frac{1}{R_D} + \frac{1}{62500} \right]$ | | 455 | | V | | | | Note 11 | | | | | | Ring trip detector | | | | | | | | Offset voltage, $\Delta V_{DTR}$ | | Source resistance, R <sub>s</sub> = 0 | -25 | 100 | 25 | mV | | Input bias current, I <sub>DT</sub> Input common mode range, V <sub>DT</sub> | | $V_{Bat} < V_{DT} < 0 V$ | -300<br>V <sub>Bat</sub> +1 | -100 | -2 | nA<br>V | | | | | V Bat T I | | | • | | Ring relay driver | | J 05 A | 0.5 | 0.0 | | \ / | | On-state voltage, V <sub>RRIy</sub> | | $I_{RRiy} = 25 \text{ mA}$ | -0.5 | -0.2 | 10 | V | | Off state leakage current, I <sub>RRIy</sub> | | $V_{\text{Bat}} < V_{\text{RRIy}} < 0$ | | | 10 | μΑ | Figure 6. Frequency response, insertion loss, gain tracking. $$\frac{1}{\omega C} \ll R_{_L}, \ R_{_L} = 600 \ ohms,$$ $R_{\rm T}$ = 600 kohms, $R_{\rm RX}$ = 300 kohms | Parameter | Ref.<br>Fig. | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------|--------------|------------------------------------------------------|------|------|-----------------|------| | Digital inputs (C1, C2, E0) | | | | | | | | Input low voltage, V <sub> </sub> | | | 0 | | 0.8 | V | | Input high voltage, V <sub>IH</sub> | | | 2.0 | | V <sub>cc</sub> | V | | Input low current, I | | V <sub>II</sub> = 0.4 V | | | | | | C1, C2 | | IL | -200 | | | μΑ | | E0 | | | -100 | | | μΑ | | Input high current, I <sub>IH</sub> | | $V_{IH} = 2.4 \text{ V}$ | | | 40 | μΑ | | Digital output (DET) | | | | | | | | Output low voltage, V <sub>OL</sub> | | $I_{OL} = 2 \text{ mA}, E0 = 0$ | | 0.4 | 0.6 | V | | Output high voltage, V <sub>OH</sub> | | $I_{OH} = -100 \mu A, E0 = 0$ | 2.7 | | | V | | Internal pull-up resistor | | | 10 | 15 | 20 | kohm | | DET short circuit current, I <sub>ODs</sub> | | $E0 = 1$ , $\overline{DET}$ shorted to ground | | -330 | | μΑ | | Power supply rejection ratio, PSRR | | | | | | | | To two-wire or four-wire port, from | | Note 12 | | | | | | $V_{cc}$ , $PSRR_{cc}$ | | 50 Hz $\leq$ f $\leq$ 4 kHz | 30 | 35 | | dB | | | | $4 \text{ kHz} \le \text{f} \le 50 \text{ kHz}$ | 30 | 35 | | dB | | $V_{EE}$ , $PSRR_{EE}$ | | $50 \text{ Hz} \le f \le 4 \text{ kHz}$ | 30 | 35 | | dB | | | | $4 \text{ kHz} \le f \le 50 \text{ kHz}$ | 12 | 18 | | dB | | $V_{Bat}$ , $PSRR_{Bat}$ | | $50 \text{ Hz} \le \text{f} \le 4 \text{ kHz}$ | 40 | 50 | | dB | | | | $4 \text{ kHz} \le \text{f} \le 50 \text{ kHz}$ | 30 | 35 | | dB | | Power supply currents (relay driver off) | ) | | | | | | | V <sub>cc</sub> current, I <sub>cc</sub> | | Open circuit state | | 1 | | mA | | V <sub>EE</sub> current, I <sub>EE</sub> | | C2, C1 = 0, 0 | | 1 | | mA | | V <sub>Bat</sub> current, I <sub>Bat</sub> | | On-hook | | 0.5 | | mA | | V <sub>cc</sub> current, I <sub>cc</sub> | | Stand-by state | | 2 | | mA | | V <sub>EE</sub> current, I <sub>EE</sub> | | C2, C1 = 1, 1 | | 1 | | mA | | $V_{\text{Bat}}$ current, $I_{\text{Bat}}$ | | On-hook | | 0.5 | | mA | | V <sub>cc</sub> current, I <sub>cc</sub> | | Active state | | 4 | | mA | | $V_{EE}$ current, $I_{EE}$ | | C2, C1 = 1, 0 | | 2 | | mA | | $V_{\text{Bat}}$ current, $I_{\text{Bat}}$ | | On-hook | | 3 | | mA | | Power dissipation | | | | | | | | Open circuit state total dissipation, P <sub>Op</sub> | | C2, C1 = 0, 0 | | 25 | 35 | mW | | | | On-hook ( $R_L = \infty$ ) or off-hook ( $R_L = 0$ ) | | | | | | Stand-by state total dissipation, P <sub>OnSb</sub> | | C2, C1 = 1, 1 | | 35 | 45 | mW | | | | On-hook (R <sub>L</sub> = ∞) | | | | | | Active state total dissipation, P <sub>OnAct</sub> | | C2, C1 = 1, 0 | | 160 | 220 | mW | | | | On-hook (R <sub>L</sub> = ∞) | | | | | | Active state total dissipation, | | C2, C1 = 1, 0, Note 13 | | | | | | P <sub>OffAct200</sub> | | Off-hook, $R_L = 200$ ohm | | 1.35 | 1.50 | W | | P <sub>OffAct600</sub> | | Off-hook, $R_L = 600$ ohm | | 1.05 | 1.20 | W | | Temperature guard | | | | | | | | Junction temperature at threshold, $T_{\rm JG}$ | | | 145 | 160 | 170 | °C | | Temperature guard hysteresis, ∂T <sub>JG</sub> | | | | 20 | | °C | | Thermal resistance | | | | | | | | 28-pin PLCC, θ <sub>JP28plcc</sub> | | Junction to terminals 3, 6, 10, 17, 24 | | 10 | 15 | °C/W | | | | connected together, Note 14 | | | | | | 22-pin plastic DIP, $\theta_{\text{JP22dip}}$ | | Junction to terminals 5, 6, 17, 18 | | 10 | 15 | °C/W | | | | connected together, Note 14 | | | | | ### **Notes** - 1. The overload level is specified at the two-wire port with the signal source at the four-wire receive port. - 2. The two-wire impedance is programmable by selection of external component values according to: $$Z_{TRX} = Z_T / |G_{2-4} \cdot \alpha_{RSN}|$$ where $Z_{TRX}$ = impedance between the TIPX and RINGX terminals $Z_{\scriptscriptstyle T}$ = programming network between the $V_{\scriptscriptstyle TX}$ and RSN terminals G<sub>2-4</sub> = TIPX-RINGX to VTX gain, nominally = 1 $\alpha_{RSN}$ = receive current gain, nominally = -1000 (current defined as positive when flowing into the receive summing node, RSN and when flowing from TIPX to RINGX). - 3. Higher return loss values can be achieved by adding a reactive component to $R_{\tau}$ , the two-wire terminating impedance programming resistor, e.g. by dividing $R_{\tau}$ into two equal halves and connecting a capacitor from the common point to ground. For $R_{\tau}$ = 600 kohms the capacitance value is approximately 33 pF. - 4. The overload level is specified at the four-wire transmit port, VTX, with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is $G_{2,4} = 1$ . - Fuse resistors R<sub>F</sub> impact the insertion loss as explained in the text, section Transmission. The specified insertion loss is for R<sub>F</sub> = 0. - 6. The specified insertion loss tolerance does not include errors caused by external components. - 7. The level is specified at the two-wire port. - 8. The level is specified at the four-wire receive port and referenced to a 600 ohm impedance level. - The two-wire idle noise is specified with the port terminated in 600 ohms (R<sub>L</sub>) and with the four-wire receive port grounded (E<sub>RX</sub> = 0, see figure 6). - The four-wire idle noise at VTX is specified with the two-wire port terminated in 600 ohms ( $R_L$ ). The noise specification is with respect to a 600 ohm impedance level at VTX. The four-wire receive port is grounded ( $E_{RX} = 0$ , see figure 6). - 10. With the RD terminal left open, the loop current detector on-hook to off-hook threshold is internally set to 8.0 mA and the off-hook to on-hook threshold to 7.3 mA. The loop current detection threshold can be set to higher values by connecting a resistor, $R_D$ , between terminal RD and $V_{EE}$ (-5 V), as described in section Loop Monitoring Functions. - 11. Refer to section Loop Monitoring Functions, Loop Current Detector. - 12. Power supply rejection ratio test signal is 100 mVrms (sinusoidal). - 13. Line resistor $R_F = 0$ ohm. - 14. Junction to ambient thermal resistance will be dependent on external thermal resistance from VBAT terminals to ambient. Figure 7. Pin configuration, 28-pin plastic leaded chip carrier and 22-pin plastic dual-in-line package, top view. ## **Pin Description** PLCC: 28-pin, plastic, j-leaded chip carrier. DIP: 22-pin, dual-in-line (batwing), plastic package. Refer to figure 7. | - RINGX <sub>Sense</sub> RINGX <sub>Sense</sub> is internally connected to RINGX. RINGX <sub>Sense</sub> is used during manufacturing, but | C DIP Symbol | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | requires no connection in SLIC applications, i.e. leave open. | - RINGX <sub>Sense</sub> | | 2 1 GND Ground. | 1 GND | | 3 - VBAT Refer to PLCC, terminal 6 description. | - VBAT | | 4 2 VCC +5 V power supply. | 2 VCC | | RINGRLY Ring relay driver output. Open emitter with grounded collector (npn). Sources 50 mA from ground to a relay coil connected to a negative voltage. Must be protected by external inductive kick-back diode. Positive voltage relay driver can be provided as a metal mask option. Contact factory for availability. | | | Battery supply voltage. Negative with respect to GND21 V to -58 V. All VBAT terminals should be connected to printed circuit board traces to provide heatsinking. | | | 7 4 RSG Saturation guard programming resistor, R <sub>sg</sub> , connects from this terminal to VEE. Leave open for nominal battery voltages from -24 V to -28 V. Connect to VEE for a nominal battery voltage of -48 V. For other battery voltages and for detailed information refer to section Battery Feed. | | | 3 - NC No internal connection. Note 1. | - NC | | 7 E0 TTL compatible enable input. Enables the DET output, when set to logic level low and disables the DET output, when set to logic level high. Refer to section Enable Input for detailed information. | | | 10 - VBAT Refer to PLCC, terminal 6 description. | - VBAT | | PLCC<br>11 | DIP<br>8 | Symbol<br>DET | Description Detector output. Inputs C1 and C2 select one of the two detectors to be connected to the DET output. A logic low level at the enabled (refer to E0) DET output indicates a triggered detector condition. The DET output is open collector with internal pull-up resistor (approximately 15 kohms) to VCC. | |------------|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12<br>13 | 9<br>10 | C2<br>C1 | C1 and C2 are TTL compatible inputs controlling the SLIC operating states. Refer to section Control inputs for details. | | 14 | 11 | RDC | Dc loop feed is programmed by one resistor connected from this pin to the receive summing node (RSN) A decoupling capacitor, $C_{\rm DC}$ , connected from RDC to GND removes noise and other ac signals from the battery feed control loop. | | 15 | - | NC | No internal connection. Note 1. | | 16 | 12 | RSN | Receive summing node. 1000 times the current (dc and ac) flowing into this pin equals the metallic (transversal) current flowing from RINGX to TIPX. Programming networks for constant dc loop current, two-wire impedance and receive gain connect to the receive summing node. | | 17 | - | VBAT | Refer to PLCC, terminal 6 description. | | 18 | 13 | VEE | -5V power supply. | | 19 | 14 | VTX | Transmit vf output. The ac voltage difference between TIPX and RINGX, the ac metallic voltage, is reproduced as an unbalanced GND referenced signal at VTX with a gain of one. The two-wire terminating impedance programming network connects between VTX and RSN. | | 20 | 15 | HPT | Tip side of ac/dc separation capacitor $C_{HP}$ . Other end of $C_{HP}$ connects to pin, HPR. | | 21 | 16 | HPR | Ring side of ac/dc separation capacitor $C_{HP}$ . Other end of $C_{HP}$ capacitor connects to pin, HPT. | | 22 | 19 | RD | Loop current detector programming resistor $R_{\rm D}$ connects from RD to VEE. An optional filter capacitor $C_{\rm D}$ may be connected between terminal RD and ground. With the RD pin left open, the loop current detect threshold is internally set to 8.0 mA. Refer to section Loop monitoring functions for additional information. | | 23 | 20 | DT | DT is the non-inverting ring trip comparator input. The inverting comparator input is internally connected to $V_{\text{EE}}$ . With DT more negative than the inverting input, the detector output, $\overline{\text{DET}}$ , is at logic level low, indicating off-hook condition. The ring trip network connects to the DT input. | | 24 | - | VBAT | Refer to PLCC, terminal 6 description. | | 25 | - | NC | No internal connection. Note 1. | | 26 | - | TIPX <sub>Sense</sub> | $TIPX_{Sense}$ is internally connected to $TIPX$ . $TIPX_{Sense}$ is used during manufacturing, but requires no connection in SLIC applications, i.e. leave open. | | 27 | 21 | TIPX | The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage | | 28 | 22 | RINGX | protection components and ring relay (and optional test relays). | ### **Notes** 1. Terminals marked NC are not internally connected to the chip. These terminals may be connected to ground for shielding. # **Functional Description and Applications Information** ### **Transmission** ### General A simplified ac model of the transmission circuits is shown in figure 8. Circuit analysis yields: $$V_{TR} = V_{TX} + I_{I} \cdot 2R_{F} \tag{1}$$ $$\frac{V_{TX}}{Z_{T}} + \frac{V_{RX}}{Z_{RX}} = \frac{I_{L}}{1000}$$ (2) $$V_{TR} = E_{L} - I_{L} \cdot Z_{L} \tag{3}$$ #### where $V_{TX}$ is a ground referenced unity gain version of the ac metallic voltage between the TIPX and RINGX terminals, i.e. $V_{TX} = 1 \cdot V_{TRX}$ . $V_{\text{TR}}$ is the ac metallic voltage between tip and ring. E<sub>L</sub> is the line open circuit ac metallic voltage. I is the ac metallic current. R<sub>F</sub> is a current limiting resistor in the overvoltage protection network. Z, is the line impedance. Z<sub>T</sub> determines the SLIC TIPX to RINGX impedance. Z<sub>RX</sub> controls four- to two-wire gain. V<sub>RX</sub> is the analog ground referenced receive signal. ### **Two-wire Impedance** To calculate $Z_{TR}$ , the impedance presented to the two-wire line by the SLIC including the fuse resistors $R_F$ , let $V_{RX} = 0$ . From (1) and (2): $$Z_{TR} = \frac{Z_{T}}{1000} + 2R_{F}$$ With $Z_{TR}$ and $R_F$ known $Z_T$ may be calculated from $$Z_{T} = 1000 \cdot (Z_{TR} - 2R_{F})$$ Example: calculate $Z_{_T}$ to make the terminating impedance $Z_{_{TR}}$ = 600 ohms in series with 2.16 $\mu$ F. $R_{_F}$ = 40 ohms. Using the expression above $$Z_{T} = 1000 \cdot (600 + \frac{1}{j\omega \cdot 2.16 \cdot 10^{-6}} - 2 \cdot 40)$$ i.e $Z_T$ = 520 kohms in series with 2.16 nF. It is necessary to have a high ohmic resistor in parallel with the capacitor. This gives a DC-feedback loop, for low frequency which ensures stability and reduces noise. ### Two-wire to Four-wire gain The two-wire to four-wire gain, $G_{2-4}$ , is obtained from (1) and (2) with $V_{PX} = 0$ : $$G_{2-4} = \frac{V_{TX}}{V_{TR}} = \frac{Z_T/1000}{Z_T/1000 + 2R_E}$$ ### Four-wire to Two-wire gain The four-wire to two-wire gain, $G_{4-2}$ , is derived from (1), (2) and (3) with $E_1 = 0$ : $$G_{_{4\text{-}2}} = \frac{V_{_{TR}}}{V_{_{RX}}} = -\frac{Z_{_{T}}}{Z_{_{RX}}} \cdot \frac{Z_{_{L}}}{Z_{_{T}}/1000 + 2R_{_{F}} + Z_{_{L}}}$$ ### Four-wire to Four-wire gain The four-wire to four-wire gain, $G_{4-4}$ , is derived from (1), (2) and (3) with $E_1 = 0$ : $$G_{4-4} = \frac{V_{TX}}{V_{RX}} = -\frac{Z_{T}}{Z_{RX}} \cdot \frac{Z_{L} + 2R_{F}}{Z_{T}/1000 + 2R_{F} + Z_{L}}$$ ### **Hybrid Function** The PBL 3766 SLIC forms a particularly flexible and compact line interface when used with programmable CODEC/filters. The programmable CODEC/filters allows for system controller adjustment of hybrid balance to accommodate different line impedances without change of hardware. It also permits the system controller to adjust transmit and receive gains as well as terminating impedance. Refer to programmable CODEC/filter data sheets for design information. The hybrid function in an implementation utilizing the uncommitted amplifier in a conventional CODEC/filter combination is shown in figure 9. Via impedance $Z_{\rm B}$ a current proportional to $V_{\rm RX}$ is injected into the summing node of the combination CODEC/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain a voltage proportional to $V_{\rm RX}$ is returned to VTX. This voltage is converted by $R_{\rm TX}$ to a current into the same summing node. These currents can be made to cancel by letting: $$\frac{V_{TX}}{R_{TX}} + \frac{V_{RX}}{Z_{B}} = 0$$ (E<sub>L</sub> = 0) Substituting the four-wire to four-wire gain expression, $G_{4-4}$ , for $V_{RX}/V_{TX}$ yields the formula for a balanced network: $$Z_{_{B}} = -R_{_{TX}} \cdot \frac{V_{_{RX}}}{V_{_{TX}}} = R_{_{TX}} \cdot \frac{Z_{_{RX}}}{Z_{_{T}}} \cdot \frac{Z_{_{T}}/1000 + 2R_{_{F}} + Z_{_{L}}}{Z_{_{L}} + 2R_{_{F}}}$$ Example: $Z_{TR} = Z_1 = 600$ ohms $(R_1)$ in series with 2.16 $\mu$ F ( $C_L$ ), $R_F$ = 40 ohms, $R_{TX}$ = 20 kohms, $G_{4-2}$ = -1. Calculate $Z_B$ . Using the $Z_B$ formula above: $$\begin{split} Z_{B} &= \{Z_{L} = Z_{TR}\} = R_{TX} \cdot \frac{Z_{RX}}{Z_{T}} \cdot \frac{2Z_{L}}{Z_{L} + 2R_{F}} = \\ &= \{G_{4 \cdot 2} = -1\} = R_{TX} \cdot \frac{Z_{L}}{Z_{L} + 2R_{F}} = \\ &= R_{TX} \cdot \frac{1 + j\omega \cdot R_{L} \cdot C_{L}}{1 + j\omega \cdot (R_{L} + 2R_{F}) \cdot C_{L}} \end{split}$$ A network consisting of $R_{\rm B1}$ in series with the parallel combination of $R_{\rm B}$ and $C_{\rm B}$ has the same form as the required balance network, $Z_{\rm B}$ . Basic algebra yields: $$\begin{split} R_{\text{B1}} &= R_{\text{TX}} \cdot \frac{R_{\text{L}}}{R_{\text{L}} + 2R_{\text{F}}} &= 17.6 \text{ kohms} \\ R_{\text{B}} &= R_{\text{TX}} \cdot \frac{2R_{\text{F}}}{R_{\text{L}} + 2R_{\text{F}}} &= 2353 \text{ ohms} \\ C_{\text{B}} &= \frac{(R_{\text{L}} + 2R_{\text{F}})^2 \cdot C_{\text{L}}}{R_{\text{TX}} \cdot 2R_{\text{F}}} &= 0.62 \, \mu\text{F} \end{split}$$ ### **Longitudinal Impedance** In the active state, a feedback loop counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Therefore longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions, well within the SLIC common mode range. This is accomplished by comparing the instantaneous two-wire longitudinal voltage to an internal reference voltage, V<sub>Bat</sub>/2. As shown below, the SLIC appears as 20 ohms to ground per wire to longitudinal disturbances. It should be noted, that longitudinal currents may exceed the dc loop current without disturbing the vf transmission. From figure 10 the longitudinal impedance can be calculated: $$\frac{V_{Lo}}{I_{Lo}} = \frac{R_{Lo}}{1000} = 20 \text{ ohms}$$ impedance ### where $V_{Lo}$ is the longitudinal voltage $I_{Lo}$ is the longitudinal current $R_{Lo}$ = 20 kohms sets the longitudinal Figure 8. Simplified ac transmission circuit. Figure 9. Hybrid function. Figure 10. Longitudinal feedback loop. Figure 11. Single channel subscriber line interface with PBL 3766 and a combination CODEC/filter. ### Capacitors $C_{TC}$ and $C_{RC}$ The capacitors designated $\mathbf{C}_{\mathrm{TC}}$ and $\mathbf{C}_{\mathrm{RC}}$ in figure 11, connected between TIPX and ground as well as between RINGX and ground, are recommended as an addition to the overvoltage protection network. Very fast transients, appearing on tip and ring, may pass by the diode and SCR clamps in the overvoltage protection network, before these devices have had time to activate and could damage the SLIC. $C_{TC}$ and $C_{RC}$ short such very fast transients to ground. The recommended value for $C_{TC}$ and $C_{RC}$ is 2200 pF. Higher capacitance values may be used, but care must be taken to prevent degradation of either longitudinal balance or return loss. $\boldsymbol{C}_{\text{TC}}$ and $\boldsymbol{C}_{\text{RC}}$ contribute a metallic impedance of $1/(\pi \cdot f \cdot C_{\tau c}) \approx$ $1/(\pi \cdot f \cdot C_{RC})$ , a TIPX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{TC})$ and a RINGX to ground impedance of $1/(2 \cdot \pi \cdot f \cdot C_{PC})$ . ### Ac - Dc Separation Capacitor, C<sub>HP</sub> The high pass filter capacitor connected between terminals HPT and HPR provides the separation between circuits sensing tip-ring dc conditions and circuits processing ac signals. A $C_{\text{HP}}$ value of 33 nF will position the low end frequency response 3dB break point at 12 Hz ( $f_{\text{3dB}}$ ) according to $f_{\text{3dB}}$ = 1/(2 $\pi$ ·R $_{\text{HP}}$ ·C $_{\text{HP}}$ ) where $R_{\text{HP}} \approx 400~\text{k}\Omega$ . ### **Battery Feed** ### Overview The PBL 3766 SLIC synthesizes a constant current feed system. The block dia- gram in figure 12 shows the PBL 3766 active state battery feed system. The magnitude of the constant current is set by a programming resistor, $R_{\rm pc}$ . To permit the line drive amplifiers to operate without vf signal distortion even on high resistance or open circuit loops, a saturation guard circuit limits the loop voltage, when the tip to ring dc voltage approaches the available battery supply voltage. The saturation guard function allows the PBL 3766 to transmit and receive vf signals with the telephone onhook. Figure 13 shows an example of PBL 3766 active state battery feed. With the SLIC set to the stand-by state, most of the circuit is disabled, including the line drive amplifiers, to conserve power. A 2 x 900 ohm resistive feed substitutes for the active state constant current feed. The following paragraphs describe the PBL 3766 battery feed system in detail. # Case 1: SLIC in the Active State $V_{TRdc} < V_{SGRef}$ In the active state C1 = 0 and C2 = 1. In this operating state tip to ring voltages $V_{TRdc}$ less than $V_{SGRef}$ cause the block titled saturation guard in figure 12 to be disabled, i.e. its output is equal to zero. For this case circuit analysis yields: $$I_{Ldc} = \frac{2500}{R_{DC} + 41700}$$ where ${ m I}_{ m Ldc} = { m the~constant~loop~current.~I}_{ m Ldc} { m is~in}$ amperes for ${ m R}_{ m DC}$ in ohms. $R_{\text{DC}}$ = the programming resistance, in ohms, which sets the constant loop current magnitude. When the desired constant loop current is known, $R_{\rm nc}$ is calculated from $$R_{DC} = \frac{2500}{I_{LdC}} - 41700$$ Capacitor $\mathbf{C}_{\mathrm{DC}}$ , connected between the RDC terminal and ground, removes noise and vf signals from the battery feed control loop. $\mathbf{C}_{\mathrm{DC}}$ is calculated according to $$C_{DC} = \frac{1}{2\pi \cdot f_{DC}} \cdot \left[ \frac{1}{41700} + \frac{1}{R_{DC}} \right]$$ where $f_{DC} = 5 Hz$ R<sub>DC</sub> = constant current programming resistance in ohms $C_{DC}$ = filter capacitor in farads # Case 2: SLIC in the Active State $V_{\text{TRdc}} > V_{\text{SGRef}}$ In the active state C1 = 0 and C2 = 1. When the tip to ring dc voltage approaches the $V_{\rm Bat}$ supply voltage, the saturation guard block shown in figure 12 is engaged and will limit the two-wire voltage to a small additional increase beyond the saturation guard threshold, $V_{\rm SGref}$ . This leaves a sufficient voltage margin to the $V_{\rm Bat}$ supply to maintain distortion free vf transmission through the line drive amplifiers. The saturation guard feature makes on-hook transmission The tip to ring voltage at which the possible in the active state. saturation guard becomes active, $\mathbf{V}_{\text{SGRef}},$ can be calculated from $$V_{SGRef} = 12.5 + \frac{5.10^5}{25000 + R_{SG}}$$ where $V_{\text{SGRef}}$ is in volts for $R_{\text{SG}}$ in ohms $R_{\text{SG}}$ is a resistor connected between terminal RSG and $V_{\text{EE}}$ (-5 V). $R_{SG}$ = open circuit yields $V_{SGRef}$ = 12.5 V $R_{SG} = 0$ ohm yields $V_{SGRef} = 32.5 \text{ V}$ The loop voltage, $V_{TRdc}$ , as a function of the loop resistance, $R_L$ , for $V_{TRdc} > V_{SGRef}$ is described by $$V_{TRdc} = \frac{16.66 + 5.00 \cdot 10^{5} / (25000 + R_{SG})}{R_{L} + (R_{DC} + 41700) / 600} \cdot R_{L}$$ from which the open loop voltage ( $I_L = 0$ ) is calculated to $$V_{TRdc} = 16.66 + \frac{5.00 \cdot 10^5}{25000 + R_{SG}}$$ For $R_{\rm SG}$ = open circuit, the on-hook tip to ring dc voltage is 16.7 V, which is compatible with V<sub>Bat</sub> in the -24 V to -28 V range. For $R_{\rm SG}$ = 0 ohm, the on-hook tip to ring dc voltage is 36.7 V, which is compatible with $V_{\rm Bat}$ in the -42 V to -58 V range. For intermediate battery voltage values, $V_{\rm Bat}$ , $R_{\rm SG}$ can be calculated from $$R_{SG} = \frac{5.00 \cdot 10^5}{V_{TRdc} - 16.66} - 25000$$ where $R_{\text{SG}}$ is in ohms for $V_{\text{TRdc}}$ in volts $V_{\text{TRdc}} \text{ is the open loop tip to ring}$ voltage.Let $V_{\text{TRdc}} = |V_{\text{Bat}}|$ - 8 V to allow distortion free transmission of a 3.1 $V_{\text{pk}}$ vf signal in the on-hook mode. The 8 V margin may be reduced if a vf signal of less than 3.1 Vpk is to be transmitted in the on-hook mode. ### Case 3: SLIC in the Stand-by State In the stand-by state C1 = 1 and C2 = 1. With the SLIC operating in the stand-by, power saving state the tip and ring drive amplifiers are disconnected and a resistive battery feed is engaged. The loop current can be calculated from $$I_{Ldc} \approx \frac{I V_{Bat} I - 3 V}{R_L + 1800 \Omega}$$ where I<sub>Ide</sub> = loop current R<sub>L</sub> = loop resistance V<sub>Bat</sub> = battery supply voltage -3 V = voltage drop across internal transistors 1800 $\Omega$ = feed resistance (900 $\Omega$ on the tip side, 900 $\Omega$ on the ring side) # PBL 3766 Power Dissipation and Derating The tip to ring short circuit total power dissipation, $P_{shTot}$ , is $$\begin{aligned} &P_{\text{ShTot}} = I_{\text{LSh}} \cdot (|V_{\text{Bat}}| - I_{\text{LSh}} \cdot 2R_{\text{F}}) + P_{\text{OnAct}} \\ &\text{where} \end{aligned}$$ $$I_{LSh} = 2500/(41700 + R_{DC})$$ is the short circuit loop current ${ m P}_{ m OnAct}$ is the active state on-hook dissipation, typically 160 mW V $_{ m Bat}$ = -48V The permissible maximum device dissipation is 1.5 W. The maximum allowable junction temperature is 140 °C for normal reliability requirements and 110 °C for extreme reliability requirements. The junction temperature is calculated from $$T_J = P_{ShTot} \cdot (\theta_{JP} + \theta_{PA}) + T_{Amb}, T_J < 140 \text{ °C}$$ where $\begin{array}{l} \theta_{\text{JP}} = \theta_{\text{JP28ploc}} = \theta_{\text{JP22dip}} \text{ is the thermal} \\ \text{resistance from junction to all VBAT} \\ \text{terminals, typically 10 °C/W $\theta_{\text{PA}}$ is the} \\ \text{thermal resistance from all VBAT terminals} \\ \text{to ambient. The $\theta_{\text{PA}}$ value will be dependent on line-card thermal design.} \\ T_{\text{Amb}} \text{ is the ambient temperature in °C}. \end{array}$ # **Loop Monitoring Functions** ### Overview The PBL 3766 SLIC contains detectors for loop current and ring trip. These two detectors report their status via the shared $\overline{\text{DET}}$ output. A triggered detector is indicated by a logic low level at the $\overline{\text{DET}}$ output. The detector to be connected to the $\overline{\text{DET}}$ output is selected via the control interface C1 and C2. Refer to section Control Inputs for a description of the control interface. Enable input E0 sets the $\overline{\text{DET}}$ output to either active or high impedance state. ### **Loop Current Detector** The loop current detector is connected to the DET output in the stand-by (C2, C1 = 1, 1) and the active (C2, C1 = 1, 0) states. Refer to figure 14. The loop current value, I LTHOIT at which the loop current detector changes from indicating on-hook to indicating off-hook is internally programmed to 8.0 mA. The internally set loop current detector threshold, $I_{\rm LThOn}$ , for the off-hook to onhook transition is 7.3 mA. An external resistor, $R_{\rm D}$ , may be connected from terminal RD to $V_{\rm EE}$ to increase the loop current detector thresholds. When the desired on-hook to off-hook loop current threshold, $I_{\rm LThoff}$ , is known, the $R_{\rm D}$ value is calculated from $$R_{D} = \frac{1}{I_{LThOff}/500 - 1/62500}$$ where $R_{D}$ is in ohms for $I_{LThOff}$ in amperes The off-hook to on-hook loop current detector threshold, $I_{\rm LThOn}$ , for the selected $R_{\rm D}$ value is calculated from $$I_{LThOn} = K_{LThOn} \cdot \left[ \frac{1}{R_D} + \frac{1}{62500} \right]$$ where $\rm I_{LThOn}$ is in amperes for $\rm R_{D}$ in ohms. $\rm I_{LThOn} > 7.3$ mA, $\rm K_{LThOn} = 455$ V The on-hook to off-hook loop current detector threshold, $I_{\rm LThOff}$ , for a specific $R_{\rm D}$ value is calculated from $$I_{\text{LThOff}} = K_{\text{LThOff}} \cdot \left[ \frac{1}{R_{\text{D}}} + \frac{1}{62500} \right]$$ where $I_{LThOff}$ is in amperes for $R_{\rm D}$ in ohms. $I_{LThOff} > 8.0$ mA, $K_{LThOff} = 500$ V With a lower voltage battery it may be desirable to decrease the loop current detector thresholds. For more information on this issue, please contact the factory. During dial pulsing the loop current detector is aided by a speed-up circuit, acting on the RDC output at loop closures. The speed-up circuit will charge the $C_{\rm DC}$ capacitor at a more rapid rate than that set by the $(C_{\rm DC} \cdot R_{\rm DC} \cdot 41700)/(R_{\rm DC} + 41700)$ time constant, resulting in the loop current reaching the detector threshold value faster and therefore minimizing dial pulse distortion. ### **Loop Current Detector - Filter Capacitor** To increase the loop current detector noise immunity, a filter capacitor may be added from terminal RD to ground. A suggested value for $\mathbf{C}_{\mathrm{D}}$ is $$C_{_{D}} = \frac{R_{_{D}} + 62500}{2\pi \cdot (R_{_{D}} \cdot 62500) \cdot f_{_{3dB}}}$$ where $C_D$ is in farads for $R_D$ in ohms $f_{3dB} = 500 \text{ Hz}$ Note that $C_D$ may not be required if the DET output is software filtered. #### **Ring Trip Detector** Ring trip detection is accomplished by monitoring the two-wire line for presence of dc current while ringing is applied. When the subscriber goes off-hook during ringing, dc loop current starts to flow. The SLIC ring trip comparator detects this current flow via an interface network. The DT comparator input is connected to pin 23/20. The other comparator input is internally connected to V<sub>FF</sub>. The result of the comparison is presented at the DET output with logic low level indicating offhook. The ring trip comparator is automatically connected to the DET output, when the SLIC control inputs are set to the ringing state (C2, C1 = 0, 1). When off-hook during ringing is detected. the line card or system controller will proceed to disconnect the ringing source (software ringtrip) by re-setting the control input logic states. Alternatively, the DET output may be monitored by circuits on the line card, which perform the ringtrip function (hardware ringtrip). The ringing source may be balanced or unbalanced, superimposed on the V $_{\rm Bat}$ supply voltage. A ring relay, energized by the SLIC ring relay driver, connects the ringing source to tip and ring. For unbalanced ringing systems the loop current sensing resistor, $R_{\rm RT}$ , is placed in series with the return lead to ground. Figures 15 and 16 show examples of unbalanced and balanced ringing systems. For either ringing system the ringtrip detection function is based on a polarity change at the inputs of the ringtrip comparator. In the unbalanced case the dc voltage drop across resistor $R_{\rm RT}$ is zero, as long as the telephone remains on-hook. With the telephone off-hook during ringing, dc loop current will flow, causing a voltage drop across $R_{\rm RT}$ . The $R_{\rm RT}$ voltage is applied to the comparator input DT via resistor $R_1$ . $R_2$ shifts the voltage level to be compatible with the inverting input V $_{\rm EE}$ reference voltage. $C_{\rm RT}$ removes part of the ac component of the ringing signal. The inverting comparator input is biased at V<sub>EE</sub>, which is more negative than DT when the telephone is on-hook and is more positive than DT when the telephone goes off-hook during ringing. Complete removal of the ringing signal ac component at the DT input is not necessary. Some residual ac component at the DT input may, under certain operating conditions, cause the DET output to toggle between the on-hook and off-hook states at the ringing frequency. However, with the telephone off-hook, the DET output will be at logic low level for more than half the time. Therefore, by sampling the DET output, a software routine can discriminate between on-hook and off-hook through examination of the duty cycle. Full removal of the ringing frequency from the DT input, while maintaining ringtrip within required time limits (approximately < 100 ms), usually mandates a second order filter rather than the first order shown in figure 15. The software approach minimizes the number of line card components. In the balanced ringing system shown in figure 16, $R_{\rm RT1}$ and $R_{\rm RT2}$ are the ringing feed and loop current sensing resistors. With the telephone on-hook, no dc loop current flows to cause a dc voltage drop across resistor R<sub>RT1</sub>. Voltage divider R<sub>1</sub>, R<sub>2</sub> and R<sub>a</sub> biases the ringtrip comparator input DT to be more positive than V<sub>EE</sub> during on-hook. With the telephone offhook during ringing dc loop current will flow, causing a voltage drop across resistor $R_{\rm RT1}$ , which will make comparator input DT more negative than $V_{\rm FF}$ . This will set the DET output to logic low level, indicating ringtrip condition. Capacitors C. and C<sub>a</sub> filter the ringing voltage at the comparator input. With component values according to figure 16, 20 Hz ringing will be attenuated by 20 dB and 30 Hz ringing will be attenuated by 23 dB before reaching the DT input. ### **Relay Driver** The PBL 3766 SLIC incorporates a ring relay driver designed as open emitter with grounded collector (npn) having a current sourcing capability of 50 mA. The relay coil must be connected to a negative voltage $\leq$ |V<sub>Bat</sub>|. An external inductive kickback clamp diode must be employed to protect the drive transistor. ### Control Inputs ### Overview The PBL 3766 SLIC has two TTL compatible control inputs, C1 and C2. A decoder in the SLIC interprets the control input conditions and sets up the commanded operating state. ### Open Circuit State (C2, C1 = 0, 0) In the Open Circuit State the TIPX and RINGX line drive amplifiers as well as other circuit blocks are powered down. Figure 12. Battery feed (C2, C1 = 1, 0; active state). $$V_{\text{SGRef}} = 12.5 + \frac{5 \cdot 10^5}{R_{\text{SG}} + 25 \text{ k}\Omega}$$ $$V_{SG} = -7.50 - \frac{3.0 \cdot 10^5}{R_{SG} + 25 \text{ k}\Omega}$$ Figure 13. PBL 3766 loop feed examples. $$R_{sg} = 0 \text{ ohms}$$ $$V_{Bat} = -58 \text{ V to } -42 \text{ V}$$ Figure 14. Loop current detector. On-hook to off-hook loop current threshold, $\mathbf{I}_{\mathsf{LThOff}}$ : $$I_{\text{\tiny LThOff}}$$ = 8.0 mA for $R_{\text{\tiny D}} \rightarrow \infty$ For $I_{LThOff} > 8.0 \text{ mA}$ : $$R_{_D} = \frac{1}{I_{_{LThOff}}/K_{_{LThOff}} - 1/62500} \; ,$$ $K_{LThOff} = 500 \text{ V (includes factor K)}$ This causes the SLIC to present a high impedance to the line. Power dissipation is at a minimum. No detectors are active. ### Ringing State (C2, C1 = 0, 1) The ring relay driver, RINGRLY, is activated and the ring trip comparator is connected to the detector out-put. DET. The TIPX and RINGX terminals are in the high impedance state and signal transmission is inhibited. ### Active State (C2, C1 = 1, 0) TIPX is the terminal closest to ground potential and sources loop current, while RINGX is the more negative terminal and sinks loop current. Vf signal transmission is normal. The loop current detector is activated and connected to the $\overline{\text{DET}}$ output. $R_L = \text{loop resistance (ohm)}$ ### **Stand-By State (C2, C1 = 1, 1)** In the stand-by state the line drive amplifiers are disconnected. The loop feed is converted to resistive form according to $$I_{L} \approx \frac{\left|V_{Bat}\right| - 3 V}{R_{L} + 1800 \Omega}$$ I<sub>1</sub> = loop current (A) V<sub>Bat</sub>= battery supply voltage (V) The short circuit loop current (I<sub>LSh</sub>) for $V_{\text{Bat}} = -48\text{V}$ is then limited to $I_{\text{LSh}} \approx 25.0 \text{ mA}$ . The loop current detector is activated in the stand-by state and is gated to the DET output. Table 1 summarizes the above description of the control inputs. Figure 15. Example ring trip network, unbalanced ringing. Note: Ericsson Components unbalanced ring trip network PBA 3310 contains a two-pole filter. Figure 16. Example ring trip network, balanced ringing. ### **Enable Input (E0)** TTL compatible enable input E0 controls the function of the $\overline{\text{DET}}$ output. E0, when set to logic level low, enables the DET output, which is a collector output with internal pull-up resistor (approx. 15 kohms) to V<sub>CC</sub>. A DET output at logic level low indicates triggered detector condition (loop current above threshold current or telephone off-hook during ringing). A DET output at logic level high indicates a non triggered detector condition. E0, when set to logic level high disables the $\overline{\text{DET}}$ output; i.e. it appears as a resistor connected to $V_{\text{CC}}$ . Table 2 summarizes the above description of the enable input. ### **Overvoltage Protection** The PBL 3766 SLIC must be protected against overvoltages and power crosses. Refer to Maximum Ratings, TIPX and RINGX terminals for maximum allowable continuous and transient voltages, that may be applied to the SLIC. The circuit shown in figure 11 utilizes series resistors ( $R_{\rm F},\,R_{\rm F}$ ) together with a programmable overvoltage protector (e g Texas Instrument TISP PBL1), serving as a secondary protection. The protection network in figure 11 is designed to meet requirements in CCITT K20, Table 1. The TISP PBL1 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to negative supply voltage (i e the battery voltage, V<sub>Bat</sub>). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimised. Positive overvoltages are clamped to ground by an internal diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage. If sufficient current is available from the overvoltage, then the protector will crowbar into a low voltage on-state condition. clamping the over-voltage close to ground. A gate decoupling capacitor, $C_{TISP}$ is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector. Without the capacitor even the low inductance in the track to the $V_{\mbox{\scriptsize Bat}}$ supply will limit the current and delay the activation of the thyristor clamp. The fuse resistors $R_{\scriptscriptstyle F}$ serve the dual purposes of being non-destructive energy dissipators, when transients are clamped and of being fuses, when the line is exposed to a power cross. Ericsson Components AB offers a series of thick film resistors networks (e g PBR 51-series and PBR 53-series) designed for this application. Also devices with a build in resetable fuse function is offered (e g PBR 52-series) including positive temperature coefficient (PTC) resistors, working as resetable fuses, in series with thick film resistors. Note that it is important to always use PTC's in series with resistors not sensitive to temperature, as the PTC will act as a capacitance for fast transients and therefore the ability to protect the SLIC will be reduced. If there is a risk for overvoltages on the V<sub>Bat</sub> terminal on the SLIC, then this terminal should also be protected. ### **Overtemperature Protection** A ring lead to ground short circuit fault condition, as well as other improper operating modes, may cause excessive SLIC power dissipation. If junction temperature increases beyond 160 °C, the temperature guard will trigger, causing the SLIC to be set to a high impedance state. In this high impedance state power dissipation is reduced and the junction temperature will return to a safe value. Once below 140 °C junction temperature the SLIC is returned back to its normal operating mode and will remain in that state assuming the fault condition has been removed. Table 1. PBL 3766 operating states ### **Power-up Sequence** The voltage at pin VBAT sets the substrate voltage, which must at all times be kept more negative than the voltage at any other terminal. This is to maintain correct junction isolation between devices on the chip. To prevent possible latch-up, the correct power-up sequence is to connect ground and $V_{\rm Bat}$ , then other supply voltages and signal leads. Should the $V_{\rm Bat}$ supply voltage be absent, a diode with a 2 A current rating, connected with its cathode to $V_{\rm EE}$ and anode to $V_{\rm Bat}$ , ensures the presence of the most negative supply voltage at the VBAT terminals. The $V_{Bat}$ voltage should not be applied at a faster rate than $\partial V_{Bat}/\partial t=4$ V/ $\mu$ sec or with a time constant formed by a 5.1 ohm resistor in series with the VBAT pin and a 0.47 microfarad capacitor from the VBAT pin to ground. One resistor may be shared by several SLICs. ### **Printed Circuit Board Layout** Care in PCB layout is essential for proper function. The components connecting to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the RSN terminal. A ground plane surrounding the RSN pin is advisable. The $\rm C_{HP}$ capacitor should be placed close to terminals HPT and HPR to avoid un-wanted disturbances. | State number | C2 | <b>C</b> 1 | SLIC operating state | Active detector | DET Output Note 1. | |--------------|----|------------|----------------------|---------------------|---------------------| | 1 | 0 | 0 | Open circuit | No active detector | Logic level high | | 2 | 0 | 1 | Ringing | Ring trip detector | Ring trip status | | 3 | 1 | 0 | Active | Loop curr. detector | Loop current status | | 4 | 1 | 1 | Stand-by | Loop curr. detector | Loop current status | ### Note 1. E0 = 0, i.e. the DET output is enabled. A logic low level at the DET output indicates a triggered detector. Table 2. Enable input E0 | Enable state | E0 | DET output status | Active detector | |--------------|----|-------------------|------------------------------------| | 1 | 0 | Active | Loop current or ring trip detector | | | | | Note 1. | | 2 | 1 | High impedance | None | | | | Note 2. | | #### **Notes** - 1. Detector selected according to Table 1. - 2. In the high impedance state the DET output appears as a 15 kohms resistor to $V_{\rm cc}$ ### **Ordering Information** | Temp. Range | Part No. | |---------------|-------------------------------------------------| | 0 °C to 70 °C | PBL 3766N | | 0 °C to 70 °C | PBL 3766/6N | | 0 °C to 70 °C | PBL 3766QN | | 0 °C to 70 °C | PBL 3766/6QN | | | 0 °C to 70 °C<br>0 °C to 70 °C<br>0 °C to 70 °C | Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Ericsson Components AB. These products are sold only according to Ericsson Components AB' general conditions of sale, unless otherwise confirmed in writing. Specifications subject to change without notice. 1522-PBL 3766 Uen Rev. B © Ericsson Components AB September 1997 This product is an original Ericsson product protected by US, European and other patents. **Ericsson Components AB** S-164 81 Kista-Stockholm, Sweden Telephone: (08) 757 50 00