### **OPA2107** # Precision Dual *Difet* ® OPERATIONAL AMPLIFIER #### **FEATURES** ● VERY LOW NOISE: 8nV/√Hz at 10kHz ● LOW V<sub>os</sub>: 1mV max ● LOW DRIFT: 10μV/°C max ● LOW I<sub>R</sub>: 10pA max ● FAST SETTLING TIME: 2µs to 0.01% UNITY-GAIN STABLE #### **APPLICATIONS** - DATA ACQUISITION - DAC OUTPUT AMPLIFIER - OPTOELECTRONICS - HIGH-IMPEDANCE SENSOR AMPS - HIGH-PERFORMANCE AUDIO CIRCUITRY - MEDICAL EQUIPMENT, CT SCANNERS #### **DESCRIPTION** The OPA2107 dual operational amplifier provides precision *Difet* performance with the cost and space savings of a dual op amp. It is useful in a wide range of precision and low-noise analog circuitry and can be used to upgrade the performance of designs currently using BIFET® type amplifiers. The OPA2107 is fabricated on a proprietary dielectrically isolated (*Difet*) process. This holds input bias currents to very low levels without sacrificing other important parameters, such as input offset voltage, drift and noise. Laser-trimmed input circuitry yields excellent DC performance. Superior dynamic performance is achieved, yet quiescent current is held to under 2.5mA per amplifier. The OPA2107 is unitygain stable. The OPA2107 is available in plastic DIP and SOIC packages. Industrial temperature range versions are available. **Difet**® Burr-Brown Corp. BIFET® National Semiconductor International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** At $T_{\text{A}} = +25^{\circ}\text{C}, \ V_{\text{S}} = \pm 15\text{V}, \ \text{unless otherwise noted}.$ | | | | OPA2107AP, AU | | | |---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------|------------------------------------------------|---------------------|---------------------------------------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE <sup>(1)</sup> Input Offset Voltage Over Specified Temperature Average Drift Over Specified Temperature | V <sub>CM</sub> = 0V | | 100<br>0.5<br>3 | 1<br>2<br>10 | mV<br>mV<br>μV/°C | | Power Supply Rejection | $V_S = \pm 10 \text{ to } \pm 18V$ | 80 | 96 | | dB | | INPUT BIAS CURRENT <sup>(1)</sup> Input Bias Current Over Specified Temperature Input Offset Current Over Specified Temperature | $V_{CM} = 0V$ $V_{CM} = 0V$ | | 4<br>0.25<br>1 | 10<br>1.5<br>8<br>1 | pA<br>nA<br>pA<br>nA | | INPUT NOISE Voltage: f = 10Hz | R <sub>S</sub> = 0 | | 30<br>12<br>9<br>8<br>1.2<br>0.85<br>1.2<br>23 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p<br>μVrms<br>fA/√Hz<br>fAp-p | | INPUT IMPEDANCE Differential Common-Mode | | | 10 <sup>13</sup> 2<br>10 <sup>14</sup> 4 | | Ω pF<br>Ω pF | | INPUT VOLTAGE RANGE Common-Mode Input Range Over Specified Temperature Common-Mode Rejection | V <sub>CM</sub> = ±10V | ±10.5<br>±10.2<br>80 | ±11<br>±10.5<br>94 | | V<br>V<br>dB | | OPEN-LOOP GAIN Open-Loop Voltage Gain Over Specified Temperature | $V_O = \pm 10V, R_L = 2k\Omega$ | 82<br>80 | 96<br>94 | | dB<br>dB | | DYNAMIC RESPONSE Slew Rate Settling Time: 0.1% 0.01% Gain Bandwidth Product THD + Noise Channel Separation | $G = +1$ $G = -1, 10V Step$ $G = 100$ $G = +1, f = 1kHz$ $f = 100Hz, R_L = 2k\Omega$ | 13 | 18<br>1.5<br>2<br>4.5<br>0.001<br>120 | | V/μs<br>μs<br>μs<br>MHz<br>%<br>dB | | POWER SUPPLY Specified Operating Voltage Operating Voltage Range Current | | ±4.5 | ±15<br>±4.5 | | V<br>V<br>mA | | OUTPUT Voltage Output Over Specified Temperature Short Circuit Current Output Resistance, Open-Loop Capacitive Load Stability | $R_L = 2k\Omega$ $1MHz$ $G = +1$ | ±11<br>±10.5<br>±10 | ±12<br>±11.5<br>±40<br>70<br>1000 | | V<br>V<br>mA<br>Ω<br>pF | | TEMPERATURE RANGE Specification Operating Storage Thermal Resistance $(\theta_{\text{J-A}})$ | | -25<br>-25<br>-40 | | +85<br>+85<br>+125 | °C<br>°C<br>°C | | 8-Pin DIP<br>8-Lead Surface Mount | | | 90<br>175 | | °C/W | NOTE: (1) Specified with devices fully warmed up. #### **PIN CONFIGURATION** ## ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ABSOLUTE MAXIMUM RATINGS(1) | Supply Voltage ±18V | |---------------------------------------------------------| | Input Voltage Range±V <sub>S</sub> ±2V | | Differential Input Voltage Total V <sub>S</sub> ±4V | | Operating Temperature | | P and U Packages –25°C to + 85°C | | Storage Temperature | | P and U Packages40°C to +125°C | | Output Short Circuit to Ground (T <sub>A</sub> = +25°C) | | Junction Temperature+175°C | | Lead Temperature | | P Package (soldering, 10s)+300°C | | U Package, SOIC (3s)+260°C | | | NOTE: Stresses above these ratings may cause permanent damage. #### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE | |-----------|-------------|---------------------------------------------|----------------------| | OPA2107AP | Plastic DIP | 006 | −25 to +85°C | | OPA2107AU | SO-8 SOIC | 182 | −25 to +85°C | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. ### **TYPICAL PERFORMANCE CURVES** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. ## TYPICAL PERFORMANCE CURVES (CONT) $\rm T_A = +25^{\circ}C,~V_S = \pm 15V$ unless otherwise noted. ## **TYPICAL PERFORMANCE CURVES (CONT)** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. ## APPLICATIONS INFORMATION AND CIRCUITS The OPA2107 is unity-gain stable and has excellent phase margin. This makes it easy to use in a wide variety of applications. Power supply connections should be bypassed with capacitors positioned close to the amplifier pins. In most cases, $0.1\mu F$ ceramic capacitors are adequate. Applications with larger load currents and fast transient signals may need up to $1\mu F$ tantalum bypass capacitors. #### **INPUT BIAS CURRENT** The OPA2107's **Difet** input stages have very low input bias current—an order of magnitude lower than BIFET op amps. Circuit board leakage paths can significantly degrade performance. This is especially evident with the SO-8 surface-mount package where pin-to-pin dimensions are particularly small. Residual soldering flux, dirt, and oils, which conduct leakage current, can be removed by proper cleaning. In most instances a two-step cleaning process is adequate using a clean organic solvent rinse followed by de-ionized water. Each rinse should be followed by a 30-minute bake at 85°C. A circuit board guard pattern effectively reduces errors due to circuit board leakage (Figure 1). By encircling critical high impedance nodes with a low impedance connection at the same circuit potential, any leakage currents will flow harmlessly to the low impedance node. Guard traces should be placed on all levels of a multiple-layer circuit board. FIGURE 1. Connection of Input Guard. FIGURE 2. FET Input Instrumentation Amplifier. FIGURE 3. Precision Instrumentation Amplifier.