# **4-Bit Magnitude Comparator** High–Performance Silicon–Gate CMOS

The MC74HC85 is identical in pinout and function to the LS85. This device is similar in function to the MM74C85 and L85, but has a different pinout. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This 4–Bit Magnitude Comparator compares two 4–bit nibbles and gives a high voltage level on either the A > B<sub>out</sub>, A = B<sub>out</sub>, or A < B<sub>out</sub> output, leaving the other two at a low voltage level. This device also has A > B<sub>in</sub>, A = B<sub>in</sub>, and A < B<sub>in</sub> inputs, eliminating the need for external gates when cascading.

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 248 FETs or 62 Equivalent Gates







# LOGIC DIAGRAM

10/95

## **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                 | Value                          | Unit |
|------------------|---------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                     | – 0.5 to + 7.0                 | V    |
| Vin              | DC Input Voltage (Referenced to GND)                                      | – 1.5 to V <sub>CC</sub> + 1.5 | V    |
| Vout             | DC Output Voltage (Referenced to GND)                                     | – 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                 | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                | ± 25                           | mA   |
| ICC              | DC Supply Current, $V_{CC}$ and GND Pins                                  | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP†<br>TSSOP Package†             | 750<br>450                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                       | – 65 to + 150                  | °C   |
| т∟               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or TSSOP) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

\* Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

TSSOP Package: – 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                                                        | Min                  | Max         | Unit               |    |
|------------------------------------|----------------------------------------------------------------------------------|----------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GND)                                            | 2.0                  | 6.0         | V                  |    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GI                               | 0                    | VCC         | V                  |    |
| TA                                 | Operating Temperature, All Package Types                                         | - 55                 | + 125       | °C                 |    |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time $V_{CC} = 2$<br>(Figure 1) $V_{CC} = 4$<br>$V_{CC} = 6$ | .0 V<br>.5 V<br>.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                                        |                   | Guaranteed Limit   |                    |                    |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                        | VCC<br>V          | – 55 to<br>25°C    | ≤ <b>85</b> °C     | ≤ 125°C            | Unit |
| VIH             | Minimum High–Level Input<br>Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                 | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| VIL             | Maximum Low–Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                 | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| Vон             | Minimum High–Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                                 | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                   | $ \begin{array}{ll} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &  I_{\text{out}}  \leq 4.0 \text{ mA} \\ &  I_{\text{out}}  \leq 5.2 \text{ mA} \end{array} $             | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                                 | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                   | $ \begin{aligned} \label{eq:Vin} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \leq 4.0 \text{ mA} \\  I_{\text{out}}  \leq 5.2 \text{ mA} \end{aligned} $ | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                                                                                                                                               | 6.0               | ± 0.1              | ± 1.0              | ± 1.0              | μΑ   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND<br>$I_{out} = 0 \mu A$                                                                                                                                        | 6.0               | 8                  | 80                 | 160                | μA   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

Unit ns

ns

ns

ns

ns

ns

pF

| AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ ) |                                                                                            |                   |                  |                 |                 |  |  |
|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|--|--|
|                                                                                            |                                                                                            |                   | Guaranteed Limit |                 |                 |  |  |
| Symbol                                                                                     | Parameter                                                                                  | VCC<br>V          | – 55 to<br>25°C  | ≤ 85°C          | ≤ 125°C         |  |  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL                                          | Maximum Propagation Delay, Inputs A or B to Outputs A > B<br>or A < B<br>(Figures 1 and 2) | 2.0<br>4.5<br>6.0 | 230<br>46<br>39  | 290<br>58<br>49 | 345<br>69<br>59 |  |  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL                                          | Maximum Propagation Delay, Inputs A or B to Output A = B<br>(Figures 1 and 2)              | 2.0<br>4.5<br>6.0 | 200<br>40<br>34  | 250<br>50<br>43 | 300<br>60<br>51 |  |  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL                                          | Maximum Propagation Delay, Inputs A < B or A = B to Output A > B (Figures 1 and 2)         | 2.0<br>4.5<br>6.0 | 175<br>35<br>30  | 220<br>44<br>37 | 265<br>53<br>45 |  |  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL                                          | Maximum Propagation Delay, Inputs A>B or A = B to Output A < B<br>(Figures 1 and 2)        | 2.0<br>4.5<br>6.0 | 175<br>35<br>30  | 220<br>44<br>37 | 265<br>53<br>45 |  |  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL                                          | Maximum Propagation Delay, Input A = B to Output A = B<br>(Figures 1 and 2)                | 2.0<br>4.5<br>6.0 | 145<br>29<br>25  | 180<br>36<br>31 | 220<br>44<br>38 |  |  |
| <sup>t</sup> TLH <sup>,</sup><br>tTHL                                                      | Maximum Output Transition Time, Any Output<br>(Figures 1 and 2)                            | 2.0<br>4.5<br>6.0 | 75<br>15<br>13   | 95<br>19<br>16  | 110<br>22<br>19 |  |  |
| C <sub>in</sub>                                                                            | Maximum Input Capacitance                                                                  | —                 | 10               | 10              | 10              |  |  |

# Α

NOTES:

1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 50                                      | pF |

\* Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).



Figure 1. Switching Waveforms



\* Includes all probe and jig capacitance

# Figure 2. Test Circuit

## **PIN DESCRIPTIONS**

#### INPUTS

## A0, A1, A2, A3 (Pins 10, 12, 13, 15)

Data Nibble A Inputs. The data nibble present at these inputs is compared to Data Nibble B. A3 is the most significant bit and A0 is the least significant bit.

#### B0, B1, B2, B3 (Pins 9, 11, 14, 1)

Data Nibble B Inputs. The data nibble present at these inputs is compared to Data Nibble A. B3 is the most significant bit and B0 is the least significant bit.

#### CONTROLS

#### $A > B_{in}, A = B_{in}, A < B_{in}$ (Pins 4, 3, 2)

Cascading Inputs. These inputs determine the states of the outputs only when Data Nibble A equals Data Nibble B. The  $A = B_{in}$  input overrides both the  $A > B_{in}$  and  $A < B_{in}$  inputs.

For single stage operation or for the least significant stage in cascaded operation, the A <  $B_{in}$  and A >  $B_{in}$  inputs should be tied to ground and the A =  $B_{in}$  input tied to V<sub>CC</sub>. Between cascaded comparators, the A <  $B_{out}$ , A =  $B_{out}$ , and A >  $B_{out}$  outputs should be tied to  $A < B_{in}$ ,  $A = B_{in}$ , and  $A > B_{in}$ , respectively, of the succeeding stage.

#### OUTPUTS

#### A > Bout (Pin 5)

A–Greater–Than–B Output. This output is at a high voltage level when Nibble A is greater than Nibble B, regardless of the data present at the cascading inputs. This output is also high when Nibble A equals Nibble B and the A >  $B_{in}$  input is high (A <  $B_{in}$  and A =  $B_{in}$  are at a low voltage level).

## $A = B_{out}$ (Pin 6)

A–Equals–B Output. This output is high when Nibble A equals Nibble B and the A =  $B_{in}$  input is high. A <  $B_{in}$  and A >  $B_{in}$  have no effect when the comparator is in this condition and A =  $B_{in}$  is at a high voltage level.

#### $A < B_{out}$ (Pin 7)

A-Less-Than-B Output. This output is at a high voltage level when Nibble A is less than Nibble B, regardless of data present at the cascading inputs. This output is also high when Nibble A equals Nibble B and the A <  $B_{in}$  input is high (A >  $B_{in}$  and A =  $B_{in}$  are at a low voltage level).

| FUNCTION | TABLE |
|----------|-------|
|----------|-------|

| Data Inputs                               |                                                    |                                                     | Cascading Inputs                          |                   |                   | Output                |                    |                    |                       |
|-------------------------------------------|----------------------------------------------------|-----------------------------------------------------|-------------------------------------------|-------------------|-------------------|-----------------------|--------------------|--------------------|-----------------------|
| A3, B3                                    | A2, B2                                             | A1, B1                                              | A0, B0                                    | A>B <sub>in</sub> | A=B <sub>in</sub> | A <b<sub>in</b<sub>   | A>B <sub>out</sub> | A=B <sub>out</sub> | A <b<sub>out</b<sub>  |
| A3 > B3<br>A3 < B3<br>A3=B3<br>A3=B3      | X<br>X<br>A2 > B2<br>A2 < B2                       | X<br>X<br>X<br>X                                    | × × × ×                                   | X<br>X<br>X<br>X  | X<br>X<br>X<br>X  | X<br>X<br>X<br>X      | エーエー               | L<br>L<br>L        | L<br>H<br>L<br>H      |
| A3=B3<br>A3=B3<br>A3=B3<br>A3=B3          | A2=B2<br>A2=B2<br>A2=B2<br>A2=B2                   | A1 > B1<br>A1 < B1<br>A1 = B1<br>A1 = B1            | X<br>X<br>A0 > B0<br>A0 < B0              | X<br>X<br>X<br>X  | X<br>X<br>X<br>X  | X<br>X<br>X<br>X      | H<br>L<br>H<br>L   | L<br>L<br>L        | L<br>H<br>L<br>H      |
| A3=B3<br>A3=B3<br>A3=B3<br>A3=B3<br>A3=B3 | A2=B2<br>A2=B2<br>A2=B2<br>A2=B2<br>A2=B2<br>A2=B2 | A1 = B1<br>A1 = B1<br>A1 = B1<br>A1 = B1<br>A1 = B1 | A0=B0<br>A0=B0<br>A0=B0<br>A0=B0<br>A0=B0 | L<br>L<br>H<br>X  | L<br>L<br>L<br>H  | L<br>H<br>L<br>H<br>X | H<br>L<br>H<br>L   | L<br>L<br>L<br>H   | H<br>H<br>L<br>L<br>L |

X = Don't Care

## EXPANDED LOGIC PROGRAM





.

## TYPICAL APPLICATION CASCADING COMPARATORS

# MC74HC85

## **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



