# **Dual JK Flip-Flop With Set and Reset**

# **High-Performance Silicon-Gate CMOS**

The MC74HC76 is identical in pinout to the LS76. The device inputs are compatible with Standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

Each flip-flop is negative-edge clocked and has active-low asynchronous Set and Reset inputs.

The HC76 is identical in function to the HC112, but has a different pinout.

### Similar in Function to the LS76 Except When Set and Reset Are Low Simultaneously

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2 to 6V
- Low Input Current: 1μA
- · High Noise Immunity Characteristic of CMOS Devices
- In Compliance With the JEDEC Standard No. 7A Requirements
- Chip Complexity: 100 FETs or 25 Equivalent Gates

# **LOGIC DIAGRAM** Set1 15 Q1 Clock1 14 Q1 J1 Reset1 $\frac{3}{}$ Set2 $\frac{7}{}$ 12 11 02 Clock2 6 10 Q2 J2 = 9 PIN 5 = V<sub>CC</sub> Reset2 PIN 13 = GND

#### **FUNCTION TABLE**

| Inputs |       |       |   |   | Out  | puts  |
|--------|-------|-------|---|---|------|-------|
| Set    | Reset | Clock | J | K | Q    | Q     |
| L      | Н     | Х     | Х | Х | Н    | L     |
| Н      | L     | Х     | X | Χ | L    | Н     |
| L      | L     | Х     | X | Χ | L*   | L*    |
| Н      | Н     | ~     | L | L | No C | hange |
| Н      | Н     | ~     | L | Н | L    | Н     |
| Н      | Н     | ~     | Н | L | Н    | L     |
| Н      | Н     | ~     | Н | Н | Tog  | ggle  |
| Н      | Н     | L     | X | Χ | No C | hange |
| Н      | Н     | Н     | Х | Χ | No C | hange |
| Н      | Н     |       | Х | Χ | No C | hange |

<sup>\*</sup> Both outputs will remain low as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously.

# **MC74HC76**







#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                      | Value                         | Unit |
|------------------|--------------------------------------------------------------------------------|-------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                          | - 0.5 to + 7.0                | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                           | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                          | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                      | ± 20                          | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                     | ± 25                          | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                | ± 50                          | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP† SOIC Package†                      | 750<br>500                    | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                                      | - 65 to + 150                 | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>Plastic DIP or SOIC Package | 260                           | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC).

Unused outputs must be left open.

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                                                                           | Max         | Unit               |    |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               |             | 6.0                | V  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                               |             | VCC                | V  |
| TA                                 | Operating Temperature, All Package Types             |                                                                               |             | + 125              | °C |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise/Fall Time (Figure 1)                      | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

#### **DC CHARACTERISTICS** (Voltages Referenced to GND)

|                 |                                                |                                                                                                                                           | VCC               | Guaranteed Limit     |                      |                      |      |
|-----------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------|
| Symbol          | Parameter                                      | Condition                                                                                                                                 | v                 | –55 to 25°C          | ≤85°C                | ≤125°C               | Unit |
| VIH             | Minimum High-Level Input Voltage               | $V_{\text{out}} = 0.1 \text{V or V}_{\text{CC}} -0.1 \text{V}$<br>$ I_{\text{out}}  \le 20 \mu \text{A}$                                  | 2.0<br>4.5<br>6.0 | 1.50<br>3.15<br>4.20 | 1.50<br>3.15<br>4.20 | 1.50<br>3.15<br>4.20 | V    |
| VIL             | Maximum Low-Level Input Voltage                | $V_{out}$ = 0.1V or $V_{CC}$ - 0.1V $ I_{out}  \le 20\mu A$                                                                               | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2    | 0.3<br>0.9<br>1.2    | 0.3<br>0.9<br>1.2    | V    |
| VOH             | Minimum High-Level Output<br>Voltage           | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{Out}  \le 20 \mu A$                                                                          | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | V    |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \qquad  I_{\text{out}}  \le 4.0 \text{mA} \\  I_{\text{out}}  \le 5.2 \text{mA}$ | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34         | 3.70<br>5.20         |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage            | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{Out}  \le 20 \mu A$                                                                          | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | V    |
|                 |                                                | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad  I_{out}  \le 4.0 \text{mA} $<br>$ I_{out}  \le 5.2 \text{mA}$                                 | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33         | 0.40<br>0.40         |      |
| I <sub>in</sub> | Maximum Input Leakage Current                  | $V_{in} = V_{CC}$ or GND                                                                                                                  | 6.0               | ±0.1                 | ±1.0                 | ±1.0                 | μΑ   |
| ICC             | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC}$ or GND<br>$I_{out} = 0\mu A$                                                                                            | 6.0               | 4                    | 40                   | 80                   | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

MOTOROLA 2

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C

SOIC Package: -7 mW/ $^{\circ}$ C from  $65^{\circ}$  to  $125^{\circ}$ C

# **AC CHARACTERISTICS** ( $C_L = 50pF$ , Input $t_f = t_f = 6ns$ )

|                 |                                                               | vcc               | Gua             | aranteed Lim    | nit             |      |
|-----------------|---------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------|
| Symbol          | Parameter                                                     | 100               | –55 to 25°C     | ≤85°C           | ≤125°C          | Unit |
| fmax            | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 1 and 4) | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz  |
| tPLH,<br>tPHL   | Maximum Propagation Delay, Clock to Q or Q (Figures 1 and 4)  | 2.0<br>4.5<br>6.0 | 125<br>25<br>21 | 155<br>31<br>26 | 190<br>38<br>32 | ns   |
| tPLH,<br>tPHL   | Maximum Propagation Delay, Reset to Q or Q (Figures 2 and 4)  | 2.0<br>4.5<br>6.0 | 155<br>31<br>26 | 195<br>39<br>33 | 235<br>47<br>40 | ns   |
| tPLH,<br>tPHL   | Maximum Propagation Delay, Set to Q or Q (Figures 2 and 4)    | 2.0<br>4.5<br>6.0 | 165<br>33<br>28 | 205<br>41<br>35 | 250<br>50<br>43 | ns   |
| tTLH,<br>tTHL   | Maximum Output Transition Time, Any Output (Figures 1 and 4)  | 2.0<br>4.5<br>6.0 | 75<br>15<br>13  | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub> | Maximum Input Capacitance                                     | _                 | 10              | 10              | 10              | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

|                 |                                                | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ , $V_{EE} = 0 \text{ V}$ |    |
|-----------------|------------------------------------------------|-------------------------------------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Flip–Flop)* | 35                                                                | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

# **TIMING REQUIREMENTS** (Input $t_f = t_f = 6ns$ )

|                                 |                                                                  | vcc               | Gu                 | aranteed Lim       | nit                |      |
|---------------------------------|------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                        | "                 | –55 to 25°C        | ≤85°C              | ≤125°C             | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, J or K to Clock (Figure 3)                   | 2.0<br>4.5<br>6.0 | 100<br>20<br>17    | 125<br>25<br>21    | 150<br>30<br>26    | ns   |
| <sup>t</sup> h                  | Minimum Hold Time, Clock to J or K (Figure 3)                    | 2.0<br>4.5<br>6.0 | 3<br>3<br>3        | 3<br>3<br>3        | 3<br>3<br>3        | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock (Figure 2) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17    | 125<br>25<br>21    | 150<br>30<br>26    | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                         | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Set or Reset (Figure 2)                     | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                  | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: For information on typical parametric values, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

MOTOROLA

# **SWITCHING WAVEFORMS**







Figure 2.



Figure 3.



\*Includes all probe and jig capacitance

Figure 4. Test Circuit



Figure 5. Expanded Logic Diagram

MOTOROLA

#### **OUTLINE DIMENSIONS**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
- ROUNDED CORNERS OPTIONAL.

|     | INC   | HES     | MILLIMETERS |         |  |
|-----|-------|---------|-------------|---------|--|
| DIM | MIN   | MAX     | MIN         | MAX     |  |
| Α   | 0.740 | 0.770   | 18.80       | 19.55   |  |
| В   | 0.250 | 0.270   | 6.35        | 6.85    |  |
| С   | 0.145 | 0.175   | 3.69        | 4.44    |  |
| D   | 0.015 | 0.021   | 0.39        | 0.53    |  |
| F   | 0.040 | 0.070   | 1.02        | 1.77    |  |
| G   | 0.    | 100 BSC | 2.54 BSC    |         |  |
| Н   | 0.    | 050 BSC | 1           | .27 BSC |  |
| J   | 0.008 | 0.015   | 0.21        | 0.38    |  |
| K   | 0.110 | 0.130   | 2.80        | 3.30    |  |
| L   | 0.295 | 0.305   | 7.50        | 7.74    |  |
| M   | 0°    | 10°     | 0° 10°      |         |  |
| S   | 0.020 | 0.040   | 0.51        | 1.01    |  |



- DIMENSIONING AND TOLERANCING PER ANSI
- CONTROLLING DIMENSION: MILLIMETER
- DIMENSIONS A AND B DO NOT INCLUDE
- MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION

|     | MILLIM | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.2    | 7 BSC  | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| Р   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298



