# 128K x 8 Bit Static Random Access Memory The MCM6226B is a 1,048,576 bit static random access memory organized as 131,072 words of 8 bits, fabricated using high–performance silicon–gate CMOS technology. Static design eliminates the need for external clocks or timing strobes while CMOS circuitry reduces power consumption and provides for greater reliability. The MCM6226B is equipped with both chip enable ( $\overline{E1}$ and E2) and output enable ( $\overline{G}$ ) pins, allowing for greater system flexibility and eliminating bus contention problems. The MCM6226B is available in 300 mil and 400 mil, 32 lead surface-mount SOJ packages. - Single 5 V ± 10% Power Supply - Fast Access Times: 15/17/20/25/35 ns - Equal Address and Chip Enable Access Times - All Inputs and Outputs are TTL Compatible - Three State Outputs - Low Power Operation: 130/125/120/115/110 mA Maximum, Active AC ## **BLOCK DIAGRAM** ## MCM6226B | PIN NAMES | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 - A16 Address Inputs W Write Enable G Output Enable E1, E2 Chip Enables DQ0 - DQ7 Data Inputs/Outputs NC No Connection VCC + 5 V Power Supply | | VSS Ground | REV 2 5/95 ## **TRUTH TABLE** | E1 | E2 | G | w | Mode | I/O Pin | Cycle | Current | |----|----|---|---|-----------------|------------------|-------|-------------------------------------| | Н | Х | Х | Х | Not Selected | High–Z | _ | I <sub>SB1</sub> , I <sub>SB2</sub> | | Х | L | Х | Х | Not Selected | High-Z | _ | I <sub>SB1</sub> , I <sub>SB2</sub> | | L | Н | Η | Н | Output Disabled | High-Z | _ | ICCA | | L | Н | L | Н | Read | D <sub>out</sub> | Read | ICCA | | L | Н | Х | L | Write | D <sub>in</sub> | Write | ICCA | H = High, L = Low, X = Don't Care ## ABSOLUTE MAXIMUM RATINGS (See Note) | Rating | Symbol | Value | Unit | |------------------------------------------------|------------------------------------|--------------------------------|------| | Power Supply Voltage Relative to VSS | Vcc | - 0.5 to 7.0 | V | | Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | - 0.5 to V <sub>CC</sub> + 0.5 | V | | Output Current (per I/O) | l <sub>out</sub> | ± 20 | mA | | Power Dissipation | PD | 1.1 | W | | Temperature Under Bias | T <sub>bias</sub> | - 10 to + 85 | °C | | Operating Temperature | TA | 0 to + 70 | °C | | Storage Temperature | T <sub>stg</sub> | - 55 to + 150 | °C | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high-impedance circuits. This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained. ## DC OPERATING CONDITIONS AND CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted) ## RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Min | Max | Unit | |------------------------------------------|-----------------|--------|-------------------------|------| | Supply Voltage (Operating Voltage Range) | Vcc | 4.5 | 5.5 | V | | Input High Voltage | VIH | 2.2 | V <sub>CC</sub> + 0.3** | V | | Input Low Voltage | V <sub>IL</sub> | - 0.5* | 0.8 | V | ## DC CHARACTERISTICS AND SUPPLY CURRENTS | Parameter | | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|---------------------------------|------| | Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> ) | | l <sub>lkg(l)</sub> | _ | ± 1 | μΑ | | Output Leakage Current ( $\overline{E}^* = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ ) | | I <sub>lkg(O)</sub> | _ | ± 1 | μΑ | | AC Active Supply Current (I <sub>OUt</sub> = 0 mA, V <sub>CC</sub> = max) | MCM6226B-15: $t_{AVAV} = 15$ ns<br>MCM6226B-17: $t_{AVAV} = 17$ ns<br>MCM6226B-20: $t_{AVAV} = 20$ ns<br>MCM6226B-25: $t_{AVAV} = 25$ ns<br>MCM6226B-35: $t_{AVAV} = 35$ ns | ICCA | | 130<br>125<br>120<br>115<br>110 | mA | | AC Standby Current ( $V_{CC} = max$ , $\overline{E}^* = V_{IH}$ , $f \le f_{max}$ ) | MCM6226B-15: t <sub>AVAV</sub> = 15 ns<br>MCM6226B-17: t <sub>AVAV</sub> = 17 ns<br>MCM6226B-20: t <sub>AVAV</sub> = 20 ns<br>MCM6226B-25: t <sub>AVAV</sub> = 25 ns<br>MCM6226B-35: t <sub>AVAV</sub> = 35 ns | I <sub>SB1</sub> | _<br>_<br>_<br>_<br>_ | 40<br>35<br>30<br>25<br>20 | mA | | CMOS Standby Current ( $\overline{E}^* \ge V_{CC} - 0.2 \text{ V}, V_{in} \le V_{SS} + \text{or } \ge V_{CC} - 0.2 \text{ V}, V_{CC} = \text{max}, f = 0 \text{ MHz}$ ) | I <sub>SB2</sub> | _ | 5 | mA | | | Output Low Voltage (I <sub>OL</sub> = + 8.0 mA) | VOL | _ | 0.4 | V | | | Output High Voltage (I <sub>OH</sub> = – 4.0 mA) | | Vон | 2.4 | _ | V | <sup>\*</sup> $\overline{E1}$ and E2 are represented by $\overline{E}$ in this data sheet. E2 is of opposite polarity to $\overline{E1}$ . <sup>\*</sup> $V_{IL}$ (min) = -0.5 V dc; $V_{IL}$ (min) = -2.0 V ac (pulse width $\le 20$ ns). \*\* $V_{IH}$ (max) = $V_{CC}$ + 0.3 V dc; $V_{IH}$ (max) = $V_{CC}$ + 2 V ac (pulse width $\le 20$ ns). ## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested) | | Symbol | Тур | Max | Unit | | |-------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------|--------|--------|----| | Input Capacitance | All Inputs Except Clocks and DQs $\overline{\text{E1}}$ , E2, $\overline{\text{G}}$ , and $\overline{\text{W}}$ | C <sub>in</sub><br>C <sub>ck</sub> | 4<br>5 | 6<br>8 | pF | | I/O Capacitance | DQ | C <sub>I/O</sub> | 5 | 8 | pF | ## **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to} + 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ | Input Pulse Levels 0 to 3.0 V | Output Timing Measurement Reference Level 1.5 V | |------------------------------------------------|-------------------------------------------------| | Input Rise/Fall Time | Output Load See Figure 1A | | Input Timing Measurement Reference Level 1.5 V | | #### READ CYCLE TIMING (See Notes 1, 2, and 3) | | 6226B-15 | | 6226 | 6226B-17 | | 6226B-20 | | B-25 | 6226B-35 | | | | | |----------------------------------------|-------------------|-----|------|----------|-----|----------|-----|------|----------|-----|-----|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Read Cycle Time | t <sub>AVAV</sub> | 15 | _ | 17 | _ | 20 | _ | 25 | _ | 35 | _ | ns | 4 | | Address Access Time | <sup>t</sup> AVQV | _ | 15 | _ | 17 | _ | 20 | _ | 25 | _ | 35 | ns | | | Enable Access Time | <sup>t</sup> ELQV | _ | 15 | _ | 17 | _ | 20 | _ | 25 | _ | 35 | ns | 5 | | Output Enable Access Time | <sup>t</sup> GLQV | _ | 6 | _ | 7 | _ | 7 | _ | 8 | _ | 8 | ns | | | Output Hold from Address<br>Change | tAXQX | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | Enable Low to Output Active | <sup>t</sup> ELQX | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | 6, 7, 8 | | Output Enable Low to Output<br>Active | tGLQX | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | 6, 7, 8 | | Enable High to Output High–Z | <sup>t</sup> EHQZ | 0 | 6 | 0 | 7 | 0 | 7 | 0 | 8 | 0 | 8 | ns | 6, 7, 8 | | Output Enable High to Output<br>High–Z | <sup>t</sup> GHQZ | 0 | 6 | 0 | 7 | 0 | 7 | 0 | 8 | 0 | 8 | ns | 6, 7, 8 | ## NOTES: - 1. $\overline{W}$ is high for read cycle. - 2. Product sensitivities to noise require proper grounding and decoupling of power supplies as well as minimization or elimination of bus contention conditions during read and write cycles. - 3. $\overline{E1}$ and E2 are represented by $\overline{E}$ in this data sheet. E2 is of opposite polarity to $\overline{E1}$ . - 4. All timings are referenced from the last valid address to the first transitioning address. - 5. Addresses valid prior to or coincident with $\overline{\mathsf{E}}$ going low. - 6. At any given voltage and temperature, t<sub>EHQZ</sub> max is less than t<sub>ELQX</sub> min, and t<sub>GHQZ</sub> max is less than t<sub>GLQX</sub> min, both for a given device and from device to device. - 7. Transition is measured $\pm$ 500 mV from steady–state voltage with load of Figure 1B. - 8. This parameter is sampled and not 100% tested. - 9. Device is continuously selected ( $\overline{E} \le V_{IL}$ , $\overline{G} \le V_{IL}$ ). #### **AC TEST LOADS** Figure 1A Figure 1B ## **TIMING LIMITS** The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. MOTOROLA FAST SRAM MCM6226B ## READ CYCLE 1 (See Notes 1, 2, 3, and 9) ## READ CYCLE 2 (See Notes 3 and 5) MCM6226B MOTOROLA FAST SRAM WRITE CYCLE 1 (W Controlled, See Notes 1, 2, 3, and 4) | | | 6226 | B-15 | 6226 | B-17 | 6226 | B-20 | 6226 | B-25 | 6226 | B-35 | | | |-------------------------------|-------------------|------|------|------|------|------|------|------|------|------|------|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Write Cycle Time | t <sub>AVAV</sub> | 15 | _ | 17 | _ | 20 | | 25 | _ | 35 | | ns | 5 | | Address Setup Time | <sup>t</sup> AVWL | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | | ns | | | Address Valid to End of Write | <sup>t</sup> AVWH | 12 | _ | 14 | _ | 15 | _ | 17 | _ | 20 | | ns | | | Write Pulse Width | tWLWH,<br>tWLEH | 12 | _ | 14 | _ | 15 | _ | 17 | _ | 20 | _ | ns | | | Data Valid to End of Write | tDVWH | 7 | _ | 8 | _ | 8 | _ | 10 | _ | 11 | | ns | | | Data Hold Time | tWHDX | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | Write Low to Data High–Z | tWLQZ | 0 | 6 | 0 | 7 | 0 | 7 | 0 | 8 | 0 | 8 | ns | 6, 7, 8 | | Write High to Output Active | tWHQX | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | 6, 7, 8 | | Write Recovery Time | tWHAX | 0 | _ | 0 | _ | 0 | | 0 | | 0 | | ns | | ## NOTES: - 1. A write occurs during the overlap of $\overline{E}$ low and $\overline{W}$ low. - 2. Product sensitivities to noise require proper grounding and decoupling of power supplies as well as minimization or elimination of bus contention conditions during read and write cycles. - 3. $\overline{E1}$ and E2 are represented by $\overline{E}$ in this data sheet. E2 is of opposite polarity to $\overline{E1}$ . - 4. If $\overline{G}$ goes low coincident with or after $\overline{W}$ goes low, the output will remain in a high-impedance state. - 5. All timings are referenced from the last valid address to the first transitioning address. - 6. Transition is measured $\pm$ 500 mV from steady–state voltage with load of Figure 1B. - 7. This parameter is sampled and not 100% tested. - 8. At any given voltage and temperature, t<sub>WLOZ</sub> max is less than t<sub>WHOX</sub> min both for a given device and from device to device. ## WRITE CYCLE 1 ( $\overline{W}$ Controlled See Notes 1, 2, 3, and 4) MOTOROLA FAST SRAM MCM6226B WRITE CYCLE 2 (E Controlled, See Notes 1, 2, 3, and 4) | | | 6226 | B-15 | 6226B-17 | | 6226 | B-20 | 6226B-25 | | 6226B-35 | | | | |-------------------------------|-----------------------------------------|------|------|----------|-----|------|------|----------|-----|----------|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Write Cycle Time | t <sub>AVAV</sub> | 15 | _ | 17 | _ | 20 | _ | 25 | _ | 35 | _ | ns | 5 | | Address Setup Time | <sup>t</sup> AVEL | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | Address Valid to End of Write | <sup>t</sup> AVEH | 12 | _ | 14 | _ | 15 | _ | 17 | _ | 20 | _ | ns | | | Enable to End of Write | <sup>t</sup> ELEH,<br><sup>t</sup> ELWH | 10 | _ | 11 | _ | 12 | _ | 15 | _ | 20 | _ | ns | 6, 7 | | Write Pulse Width | tWLEH | 12 | _ | 14 | _ | 15 | _ | 17 | _ | 20 | _ | ns | | | Data Valid to End of Write | <sup>t</sup> DVEH | 7 | _ | 8 | _ | 8 | _ | 10 | _ | 11 | _ | ns | | | Data Hold Time | tEHDX | 0 | _ | 0 | _ | 0 | _ | 0 | | 0 | 1 | ns | | | Write Recovery Time | <sup>t</sup> EHAX | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | | ns | | ## NOTES: - 1. A write occurs during the overlap of $\overline{E}$ low and $\overline{W}$ low. - 2. Product sensitivities to noise require proper grounding and decoupling of power supplies as well as minimization or elimination of bus contention conditions during read and write cycles. - 3. $\overline{E1}$ and E2 are represented by $\overline{E}$ in this data sheet. E2 is of opposite polarity to $\overline{E1}$ . - 4. If $\overline{G}$ goes low coincident with or after $\overline{W}$ goes low, the output will remain in a high-impedance state. - 5. All timings are referenced from the last valid address to the first transitioning address. - 6. If $\overline{E}$ goes low coincident with or after $\overline{W}$ goes low, the output will remain in a high-impedance state. - 7. If E goes high coincident with or before W goes high, the output will remain in a high-impedance state. ## WRITE CYCLE 2 (E Controlled See Notes 1, 2, 3, and 4) ## ORDERING INFORMATION (Order by Full Part Number) MCM6226B MOTOROLA FAST SRAM ## **PACKAGE DIMENSIONS** **CASE 857-02** 32 LEAD 300 MIL SOJ - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DATUM PLANE -X-LOCATED AT TOP OF MOLD PARTING LINE AND COINCIDENT WITH TOP OF LEAD, WHERE LEAD EXITS BODY. 4. TO BE DETERMINED AT PLANE -X-. 5. TO BE DETERMINED AT PLANE -T-. 6. DIMENSION A & B DO NOT INCLUDE MOLD PROTRUSION. MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 7. 857-01 IS OBSOLETE, NEW STANDARD 857-02. | | MILLIM | ETERS | INCHES | | | | | |-----|--------|-------|-----------|-------|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | Α | 20.83 | 21.08 | 0.820 | 0.830 | | | | | В | 7.50 | 7.74 | 0.295 | 0.305 | | | | | С | 3.26 | 3.75 | 0.128 | 0.148 | | | | | D | 0.41 | 0.50 | 0.016 | 0.020 | | | | | E | 2.24 | 2.48 | 0.088 | 0.098 | | | | | F | 0.67 | 0.81 | 0.026 | 0.032 | | | | | G | 1.27 | BSC | 0.050 BSC | | | | | | K | 0.89 | 1.14 | 0.035 | 0.045 | | | | | L | 0.64 | BSC | 0.02 | BSC | | | | | N | 0.76 | 1.14 | 0.030 | 0.045 | | | | | Р | 8.38 | 8.64 | 0.330 | 0.340 | | | | | R | 6.60 | 6.86 | 0.260 | 0.270 | | | | | S | 0.77 | 1.01 | 0.030 | 0.040 | | | | ## 32 LEAD 400 MIL SOJ CASE 857A-02 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - TO BE DETERMINED AT PLANE -T- - DIMENSION A & B DO NOT INCLUDE MOLD PROTRUSION. MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION A & B INCLUDE MOLD MISMATCH AND - ARE DETERMINED AT THE PARTING LINE. | | MILLIM | ETERS | INC | HES | | | |-----|--------|-------|-------------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 20.83 | 21.08 | 0.820 | 0.830 | | | | В | 10.03 | 10.29 | 0.395 | 0.405 | | | | С | 3.26 | 3.75 | 0.128 | 0.148 | | | | D | 0.41 | 0.50 | 0.016 | 0.020 | | | | E | 2.24 | 2.48 | 0.088 | 0.098 | | | | F | 0.67 | 0.81 | 0.026 | 0.032 | | | | G | 1.27 | BSC | 0.05 | ) BSC | | | | K | 0.89 | 1.14 | 0.035 | 0.045 | | | | L | 0.64 | BSC | 0.02 | 5 BSC | | | | N | 0.76 | 1.14 | 0.030 | 0.045 | | | | P | 11.05 | 11.30 | 0.435 0.445 | | | | | R | 9.27 | 9.52 | 0.365 | 0.375 | | | | S | 0.77 | 1.01 | 0.030 | 0.040 | | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 👫 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### **Literature Distribution Centers:** USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.