

# Continuously Variable Slope Delta Modulator/Demodulator

Providing a simplified approach to digital speech encoding/decoding, the MC3418 CVSD is designed for military secure communication and commercial telephone applications. A single IC provides both encoding and decoding functions.

- Encode and Decode Functions on the Same Chip with a Digital Input for Selection
- Utilization of Compatible I<sup>2</sup>L Linear Bipolar Technology
- CMOS Compatible Digital Output
- Digital Input Threshold Selectable (V<sub>CC</sub>/2 Reference Provided On–Chip)
- MC3418 has a 4–Bit Algorithm (Commercial Telephone)

CONTINUOUSLY VARIABLE SLOPE DELTA MODULATOR/DEMODULATOR

LASER-TRIMMED IC

SEMICONDUCTOR TECHNICAL DATA



| ORDERING IN | IFORMATION |
|-------------|------------|
|-------------|------------|

| Device   | Operating<br>Temperature Range | Package     |
|----------|--------------------------------|-------------|
| MC3418DW | T <sub>A</sub> = 0° to +70°C   | SO-16L      |
| MC3418P  | $I_{A} = 0 10 + 70 C$          | Plastic DIP |

**Representative Block Diagram** Encode/Decode Clock 14 **์**15 Analog Input O-Analog O-Feedback Digital 13 Data Input 3- or 4-Bit Shift Register Digital 012 Threshold Vтн <sup>11</sup> Coincidence Logic Output Digital 9 Output V/I Converter V<sub>CC</sub>/2 <u>10</u> Output Integrator V<sub>CC</sub>/2 Ref Slope 3 O Syllabic Filter Amplifier Gain Control Polarity Switch • — I<sub>GC</sub> lo∤ | Int 70 6 50 Analog Ref Filter Output Input Input (+) (-)

This device contains 144 active transistors.

© Motorola, Inc. 1996

## **MAXIMUM RATINGS** (All voltages referenced to $V_{EE}$ , $T_A = 25^{\circ}C$ ,

unless otherwise noted.)

| Rating                                                    | Symbol              | Value                                       | Unit |
|-----------------------------------------------------------|---------------------|---------------------------------------------|------|
| Power Supply Voltage                                      | VCC                 | -0.4 to +18                                 | Vdc  |
| Differential Analog Input Voltage                         | VID                 | ±5.0                                        | Vdc  |
| Digital Threshold Voltage                                 | VTH                 | –0.4 to $V_{CC}$                            | Vdc  |
| Logic Input Voltage<br>Clock, Digital Data, Encode/Decode | VLogic              | -0.4 to +18                                 | Vdc  |
| Coincidence Output Voltage                                | V <sub>O(Con)</sub> | -0.4 to +18                                 | Vdc  |
| Syllabic Filter Input Voltage                             | V <sub>I(Syl)</sub> | –0.4 to $V_{CC}$                            | Vdc  |
| Gain Control Input Voltage                                | VI(GC)              | –0.4 to $V_{CC}$                            | Vdc  |
| Reference Input Voltage                                   | V <sub>I(ref)</sub> | V <sub>CC</sub> /2 – 1.0 to V <sub>CC</sub> | Vdc  |
| V <sub>CC</sub> /2 Output Current                         | I <sub>ref</sub>    | -25                                         | mA   |

NOTE: ESD data available upon request.

# **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 12 V, $V_{EE}$ = Gnd, $T_A$ = 0 to 70°C, unless otherwise noted.)

| Characteristic                                                                                                                                                                                                             | Symbol                                                                       | Min              | Тур                      | Max                      | Unit  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------|--------------------------|--------------------------|-------|
| Power Supply Voltage Range (Figure 1)                                                                                                                                                                                      | VCCR                                                                         | 4.75             | 12                       | 16.5                     | Vdc   |
| Power Supply Current (Figure 1)<br>@ Idle Channel                                                                                                                                                                          | ICC                                                                          |                  |                          |                          | mA    |
| V <sub>CC</sub> = 5.0 V<br>V <sub>CC</sub> = 15 V                                                                                                                                                                          |                                                                              |                  | 3.7<br>6.0               | 5.5<br>11                |       |
| Gain Control Current Range (Figure 2)                                                                                                                                                                                      | IGCR                                                                         | 0.002            | -                        | 3.0                      | mA    |
| Analog Comparator Input Range (Pins 1 and 2) 4.75 V $\leq$ V <sub>CC</sub> $\leq$ 16.5 V                                                                                                                                   | VI                                                                           | 1.3              | -                        | V <sub>CC</sub> – 1.3    | Vdc   |
| Analog Output Range (Pin 7)<br>4.75 V $\leq$ V <sub>CC</sub> $\leq$ 16.5 V, I <sub>O</sub> = ±5.0 mA                                                                                                                       | VO                                                                           | 1.3              | -                        | V <sub>CC</sub> – 1.3    | Vdc   |
| Input Bias Currents (Figure 3)<br>Comparator in Active Region                                                                                                                                                              | IIB                                                                          |                  |                          |                          | μA    |
| Analog Input (I1)                                                                                                                                                                                                          |                                                                              | -                | 0.25                     | 1.0                      |       |
| Analog Feedback (I2)                                                                                                                                                                                                       |                                                                              | -                | 0.25                     | 1.0                      |       |
| Syllabic Filter Input (I3)<br>Reference Input (I5)                                                                                                                                                                         |                                                                              | _                | 0.06                     | 0.3<br>0.3               |       |
| Input Offset Current<br>Comparator in Active Region<br>Analog Input/Analog Feedback<br> I1 – I2  (Figure 3)                                                                                                                | IO                                                                           | _                | 0.05                     | 0.4                      | μΑ    |
| Analog Input/Analog Feedback<br> I5 – I6  (Figure 4)                                                                                                                                                                       |                                                                              | _                | 0.01                     | 0.1                      |       |
| Input Offset Voltage<br>V/I Converter (Pins 3 and 4) (Figure 5)                                                                                                                                                            | VIO                                                                          | -                | 2.0                      | 6.0                      | mV    |
| Transconductance<br>V/I Converter, 0 to 3.0 mA<br>Integrator Amplifier, 0 to ±5.0 mA Load                                                                                                                                  | gm                                                                           | 0.1<br>1.0       | 0.3<br>10                |                          | mA/mV |
| Propagation Delay Times (Note 1)<br>Clock Trigger to Digital Output<br>$C_L = 25 \text{ pF}$ to Gnd<br>Clock Trigger to Coincidence Output<br>$C_L = 25 \text{ pF}$ to Gnd, $R_L = 4.0 \text{ k}\Omega$ to V <sub>CC</sub> | <sup>t</sup> PLH<br><sup>t</sup> PHL<br><sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>_<br>_<br>_ | 1.0<br>0.8<br>1.0<br>0.8 | 2.5<br>2.5<br>3.0<br>2.0 | μs    |
| Coincidence Output Voltage – Low Logic Stage<br>IOL(Con) = 3.0 mA                                                                                                                                                          | VOL(Con)                                                                     | -                | 0.12                     | 0.25                     | Vdc   |

NOTES: 1. All propagation delay times measured 50% to 50% from the negative going (from V<sub>CC</sub> to +0.4 V) edge of the clock. 2. Dynamic total loop offset (ΣVoffset) equals VIO (comparator) (Figure 3) minus VIOX (Figure 5). The input offset voltages of the analog comparator and of the integrator amplifier include the effects of input offset current through the input resistors. The slope polarity switch current mismatch appears as an average voltage across the 10 k integrator resistor. The clock frequency is 32 kHz. Idle channel performance is guaranteed if this dynamic total loop offset is less than one-half of the change in integrator output voltage during one clock cycle (ramp step size). Laser trimming is used to ensure good idle channel performance.

| Characteristic                                                                                                                                                                                                                                                                             | Symbol              | Min                                      | Тур                           | Мах                          | Unit           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------|-------------------------------|------------------------------|----------------|
| Coincidence Output Leakage Current – High Logic State $V_{OH}$ = 15 V, 0°C $\leq$ T_A $\leq$ 70°C                                                                                                                                                                                          | IOH(Con)            | -                                        | 0.01                          | 0.5                          | μA             |
| Applied Digital Threshold Voltage Range (Pin 12)                                                                                                                                                                                                                                           | VTH                 | 1.2                                      | -                             | V <sub>CC</sub> – 2.0        | Vdc            |
| Digital Threshold Input Current<br>1.2 V $\leq$ V <sub>th</sub> $\leq$ V <sub>CC</sub> - 2.0 V<br>V <sub>IL</sub> Applied to Pins 13, 14 and 15<br>V <sub>IH</sub> Applied to Pins 13, 14 and 15                                                                                           | ll(th)              |                                          | _<br>_10                      | 5.0<br>50                    | μΑ             |
| Maximum Integrator Amplifier Output Current                                                                                                                                                                                                                                                | lo                  | ±5.0                                     | -                             | -                            | mA             |
| V <sub>CC</sub> /2 Generator Maximum Output Current (Source Only)                                                                                                                                                                                                                          | Iref                | 10                                       | -                             | -                            | mA             |
| V <sub>CC</sub> /2 Generator Output Impedance (0 to –10 mA)                                                                                                                                                                                                                                | zref                | -                                        | 3.0                           | 6.0                          | Ω              |
| $V_{CC}/2$ Generator Tolerance (4.75 V $\leq$ V <sub>CC</sub> $\leq$ 16.5 V)                                                                                                                                                                                                               | εr                  | -                                        | _                             | ±3.5                         | %              |
| Logic Input Voltage (Pins 13, 14 and 15)<br>Low Logic State<br>High Logic State                                                                                                                                                                                                            | VIL<br>VIH          | V <sub>EE</sub><br>V <sub>th</sub> + 0.4 |                               | V <sub>th</sub> – 0.4<br>18  | Vdc            |
| Dynamic Total Loop Offset Voltage (Note 2) (Figures 3, 4 and 5)<br>$I_{GC} = 12 \ \mu A$ , $V_{CC} = 12 \ V$<br>$T_A = 25^{\circ}C$<br>$0^{\circ}C \le T_A \le +70^{\circ}C$<br>$I_{GC} = 12 \ \mu A$ , $V_{CC} = 5.0 \ V$<br>$T_A = 25^{\circ}C$<br>$0^{\circ}C \le T_A \le +70^{\circ}C$ | ΣVoffset            |                                          | ±0.5<br>±0.75<br>±1.0<br>±1.3 | ±3.0<br>±3.8<br>±3.5<br>±4.3 | mV             |
| Digital Output Voltage<br>I <sub>OL</sub> = 3.6 mA<br>I <sub>OH</sub> = -0.35 mA                                                                                                                                                                                                           | Vol<br>Voh          | _<br>V <sub>CC</sub> – 1.0               | 0.1<br>V <sub>CC</sub> – 0.2  | 0.4<br>-                     | Vdc            |
| Syllabic Filter Applied Voltage (Pin 3) (Figure 2)                                                                                                                                                                                                                                         | V <sub>I(Syl)</sub> | 3.2                                      | -                             | VCC                          | Vdc            |
| Integrating Current (Figure 2)<br>$I_{GC} = 12 \ \mu A$<br>$I_{GC} = 1.5 \ m A$<br>$I_{GC} = 3.0 \ m A$                                                                                                                                                                                    | I <sub>Int</sub>    | 8.0<br>1.42<br>2.75                      | 10<br>1.5<br>3.0              | 12<br>1.58<br>3.25           | μA<br>mA<br>mA |
| Dynamic Integrating Current Match (Figure 6)<br>I <sub>GC</sub> = 1.5 mA                                                                                                                                                                                                                   | V <sub>O(Ave)</sub> | -                                        | ±100                          | ±280                         | mV             |
| Input Current – High Logic State (V <sub>IH</sub> = 18 V)<br>Digital Data Input<br>Clock In <u>put</u><br>Encode/Decode Input                                                                                                                                                              | Чн                  |                                          |                               | 5.0<br>5.0<br>5.0            | μΑ             |
| Input Current – Low Logic State ( $V_{IL} = 0 V$ )<br>Digital Data Input<br>Clock In <u>put</u><br>Encode/Decode Input<br>Clock Input, $V_{IL} = 0.4 V$                                                                                                                                    | ΙL                  | -10<br>-360<br>-36<br>-72                | -<br>-<br>-<br>-              | -<br>-<br>-<br>-             | μA             |

NOTES: 1. All propagation delay times measured 50% to 50% from the negative going (from V<sub>CC</sub> to +0.4 V) edge of the clock. 2. Dynamic total loop offset (ΣVoffset) equals VIO (comparator) (Figure 3) minus VIOX (Figure 5). The input offset voltages of the analog comparator and of the integrator amplifier include the effects of input offset current through the input resistors. The slope polarity switch current mismatch appears as an average voltage across the 10 k integrator resistor. The clock frequency is 32 kHz. Idle channel performance is guaranteed if this dynamic total loop offset is less than one-half of the change in integrator output voltage during one clock cycle (ramp step size). Laser trimming is used to ensure good idle channel performance.

## **DEFINITION AND FUNCTION OF PINS**

#### Pin 1 — Analog Input

This is the analog comparator inverting input where the voice signal is applied. It may be ac or dc coupled depending on the application. If the voice signal is to be level shifted to the internal reference voltage, then a bias resistor between Pins 1 and 10 is used. The resistor is used to establish the reference as the new dc average of the ac coupled signal. The analog comparator was designed for low hysteresis (typically less than 0.1 mV) and high gain (typically 70 dB).

### Pin 2 — Analog Feedback

This is the noninverting input to the analog signal comparator. In an encoder application it should be connected to the analog output of the encoder circuit. This may be Pin 7 or a low pass filter output connected to Pin 7. In a decode circuit Pin 2 is not used and may be tied to V<sub>CC</sub>/2 at Pin 10 or ground.

The analog input comparator has bias currents of 1.0 µA max, thus the driving impedances at Pins 1 and 2 should be equal to avoid disturbing the idle channel characteristics of the encoder.

## Pin 3 — Syllabic Filter

This is the point at which the syllabic filter voltage is returned to the IC in order to control the integrator step size. It is an NPN input to an op amp. The syllabic filter consists of an RC network between Pins 11 and 3. Typical time constant values of 6.0 to 50 ms are used in voice codecs.

## Pin 4 — Gain Control Input

The syllabic filter voltage appears across C<sub>S</sub> of the syllabic filter and is the voltage between V<sub>CC</sub> and Pin 3. The active voltage to current (V – I) converter drives Pin 4 to the same voltage at a slew rate of typically 0.5 V/µs. Thus the current injected into Pin 4 (I<sub>GC</sub>) is the syllabic filter voltage divided by the R<sub>X</sub> resistance. Figure 7 shows the relationship between I<sub>GC</sub> (x–axis) and the integrating current, I<sub>Int</sub> (y–axis). The discrepancy, which is most significant at very low currents, is due to circuitry within the slope polarity switch which enables trimming to a low total loop offset. The R<sub>X</sub> resistor is then varied to adjust the loop gain of the codec, but should be no larger than 5.0 kΩ to maintain stability.

## Pin 5 — Reference Input

This pin is the noninverting input of the integrator amplifier. It is used to reference the dc level of the output signal. In an encoder circuit it must reference the same voltage as Pin 1 and is tied to Pin 10.

## Pin 6 — Filter Input

This inverting op amp input is used to connect the integrator external components. The integrating current ( $I_{Int}$ ) flows into Pin 6 when the analog input (Pin 1) is high with respect to the analog feedback (Pin 2) in the encode mode or when the digital data input (Pin 13) is high in the decode mode. For the opposite states,  $I_{Int}$  flows out of Pin 6. Single integration systems require a capacitor and resistor between Pins 6 and 7. Multipole configurations will have different circuitry. The resistance between Pins 6 and 7 should always be between 8.0 k $\Omega$  and 13 k $\Omega$  to maintain good idle channel characteristics.

## Pin 7 — Analog Output

This is the integrator op amp output. It is capable of driving a 600  $\Omega$  load referenced to V<sub>CC</sub>/2 to +6.0 dBm and can otherwise be treated as an op amp output. Pins 5, 6 and 7 provide full access to the integrator op amp for designing integration filter networks. The slew rate of the internally compensated integrator op amp is typically 0.5 V/µs. Pin 7 output is current limited for both polarities of current flow at typically 30 mA.

## Pin 8 — VEE

The circuit is designed to work in either single or dual power supply applications. Pin 8 is always connected to the most negative supply.

## Pin 9 — Digital Output

The digital output provides the results of the delta modulator's conversion. It swings between V<sub>CC</sub> and V<sub>EE</sub> and is CMOS or TTL compatible. Pin 9 is inverting with respect to Pin 1 and noninverting with respect to Pin 2. It is clocked on the falling edge of Pin 14. The typical 10% to 90% rise and fall times are 250 ns and 50 ns respectively for V<sub>CC</sub> = 12 V and C<sub>L</sub> = 25 pF to ground.

## Pin 10 — V<sub>CC</sub>/2 Output

An internal low impedance mid-supply reference is provided for use in single supply applications. The internal

regulator is a current source and must be loaded with a resistor to ensure its sinking capability. If a +6.0 dBmo signal is expected across a 600  $\Omega$  input bias resistor, then Pin 10 must sink 2.2 V/600  $\Omega$  = 3.66 mA. This is possible only if Pin 10 sources 3.66 mA into a resistor normally and will source the difference under peak load. The reference load resistor is chosen accordingly. A 0.1  $\mu F$  bypass capacitor from Pin 10 to V<sub>EE</sub> is also recommended. The V<sub>CC</sub>/2 reference is capable of sourcing 10 mA and can be used as a reference elsewhere in the system circuitry.

## Pin 11 — Coincidence Output

The duty cycle of this pin is proportional to the voltage across C<sub>S</sub>. The coincidence output will be low whenever the content of the internal shift register is all 1s or all 0s. The MC3418 contains a 4-bit register. Pin 11 is an open collector NPN device and requires a pull-up resistor. If the syllabic filter is to have equal charge and discharge time constants, the value of Rp should be much less than R<sub>S</sub>. In systems requiring different charge and discharge constants, the charging constant is R<sub>S</sub>C<sub>S</sub> while the decay constant is (R<sub>S</sub> + R<sub>p</sub>)C<sub>S</sub>. Thus longer decays are easily achievable. The NPN device should not be required to sink more than 3.0 mA in any configuration. The typical 10% to 90% rise and fall times are 200 ns and 100 ns respectively for R<sub>L</sub> = 4.0 k $\Omega$  to 12 V and C<sub>L</sub> = 25 pF to ground.

## Pin 12 — Digital Threshold

This input sets the switching threshold for Pins 13, 14 and 15. It is intended to aid in interfacing different logic families without external parts. Often it is connected to the  $V_{CC}/2$  reference for CMOS interface or can be biased two diode drops above  $V_{EE}$  for TTL interface.

## Pin 13 — Digital Data Input

In a decode application, the digital data stream is applied to Pin 13. In an encoder it may be unused or may be used to transmit signaling message under the control of Pin 15. It is an inverting input with respect to Pin 9. When Pins 9 and 13 are connected, a toggle flip–flop is formed and a forced idle channel pattern can be transmitted. The digital data input level should be maintained for 0.5  $\mu$ s before and after the clock trigger for proper clocking.

#### Pin 14 — Clock Input

The clock input determines the data rate of the codec circuit. A 32 k bit rate requires a 32 kHz clock. The switching threshold of the clock input is set by Pin 12. The shift register circuit toggles on the falling edge of the clock input. The minimum high time for the clock input is 300 ns and minimum low time is 900 ns.

## Pin 15 — Encode/Decode

This pin controls the connection of the analog input comparator and the digital input comparator to the internal shift register. If high, the result of the analog comparison will be clocked into the register on the falling edge at Pin 14. If low, the digital input state will be entered. This allows use of the IC as an encoder/decoder or simplex codec without external parts. Furthermore, it allows non-voice patterns to be forced onto the transmission line through Pin 13 in an encoder.

## Pin 16 — V<sub>CC</sub>

The power supply range is from 4.75 to 16.5 V between Pin VCC and VEE.



NOTE: The analog comparator offset voltage is tested under dynamic conditions and therefore must be measured with appropriate filtering.





NOTES: 1. Digital Output = Digital Data Input 2. For static testing, the clock is only necessary for

Voltage and Current





**NOTES:** 1. Integrator amplifier offset voltage plus slope polarity switch mismatch.

Figure 6. Dynamic Integrating Current Match



NOTES: 1.  $V_{O(AV)}$ , Dynamic Integrating Current Match, is the average voltage of the triangular waveform observed at the measurement points, across 10 k $\Omega$  resistor with I<sub>GC</sub> = 1.5 mA. 2. See Note 2 in the Electrical Characteristics table.

3. See Figures 8 and 9.

## **TYPICAL PERFORMANCE CURVES**



<sup>2.</sup> V<sub>IOX</sub> is the average voltage of the triangular wave form observed at the measurement points.















Figure 14. 16 kHz Simplex Voice Codec (Single–Pole Companding and Single Integration)



## **CIRCUIT DESCRIPTION**

The continuously variable slope delta modulator (CVSD) is a simple alternative to more complex conventional conversion techniques in systems requiring digital communication of analog signals. The human voice is analog, but digital transmission of any signal over great distance is attractive. Signal/noise ratios do not vary with distance in digital transmission and multiplexing, switching and repeating hardware is more economical and easier to design. However, instrumentation A to D converters do not meet the communications requirements. The CVSD A to D is well suited to the requirements of digital communications and is an economically efficient means of digitizing analog inputs for transmission.

#### The Delta Modulator

The innermost control loop of a CVSD converter is a simple delta modulator. A block diagram CVSD Encoder is shown in Figure 11. A delta modulator consists of a comparator in the forward path and an integrator in the feedback path of a simple control loop. The inputs to the comparator are the input analog signal and the integrator output. The comparator output reflects the sign of the difference between the input voltage and the integrator output. That sign bit is the digital output and also controls the direction of ramp in the integrator. The comparator is normally clocked so as to produce a synchronous and band–limited digital bit stream.

If the clocked serial bit stream is transmitted, received, and delivered to a similar integrator at a remote point, the remote integrator output is a copy of the transmitting control loop integrator output. To the extent that the integrator at the transmitting locations tracks the input signal, the remote receiver reproduces the input signal. Low pass filtering at the receiver output will eliminate most of the quantizing noise, if the clock rate of the bit stream is an octave or more above the bandwidth of the input signal. Voice bandwidth is 4.0 kHz and clock rates from 8.0 k and up are possible. Thus the delta modulator digitizes and transmits the analog input to a remote receiver. The serial, unframed nature of the data is ideal for communications networks. With no input at the transmitter, a continuous one zero alternation is transmitted. If the two integrators are made leaky, then during any loss of contact the receiver output decays to zero and receive restart begins without framing when the receiver reacquires. Similarly, a delta modulator is tolerant of sporadic bit errors. Figure 12 shows the delta modulator waveforms while Figure 13 shows the corresponding CVSD decoder block diagram.

#### The Companding Algorithm

The fundamental advantages of the delta modulator are its simplicity and the serial format of its output. Its limitations are its ability to accurately convert the input within a limited digital bit rate. The analog input must be band limited and amplitude limited. The frequency limitations are governed by the nyquist rate while the amplitude capabilities are set by the gain of the integrator.

The frequency limits are bounded on the upper end; that is, for any input bandwidth there exists a clock frequency larger than that bandwidth which will transmit the signal with a specific noise level. However, the amplitude limits are bounded on both upper and lower ends. For a signal level, one specific gain will achieve an optimum noise level. Unfortunately, the basic delta modulator has a small dynamic range over which the noise level is constant.

The continuously variable slope circuitry provides increased dynamic range by adjusting the gain of the integrator. For a given clock frequency and input bandwidth the additional circuitry increases the delta modulator's dynamic range. External to the basic delta modulator is an algorithm which monitors the past few outputs of the delta modulator in a simple shift register. The register is 4–bits long. The accepted CVSD algorithm simply monitors the contents of the shift register and indicates if it contains all 1s or 0s. This condition is called coincidence. When it occurs, it indicates that the gain of the integrator is too small. The coincidence output charges a single–pole low pass filter. The voltage output of this syllabic filter controls the integrator gain through a pulse amplitude modulator whose other input is the sign bit or up/down control.

The simplicity of the all 1s, all 0s algorithm should not be taken lightly. Many other control algorithms using the shift register have been tried. The key to the accepted algorithm is that it provides a measure of the average power or level of the input signal. Other techniques provide more instantaneous information about the shape of the input curve. The purpose of the algorithm is to control the gain of the integrator and to increase the dynamic range. Thus a measure of the average input level is what is needed.

The algorithm is repeated in the receiver and thus the level data is recovered in the receiver. Because the algorithm operates only on the past serial data, it changes the nature of the bit stream without changing the channel bit rate.

The effect of the algorithm is to compand the input signal. If a CVSD encoder is played into a basic delta modulator, the output of the delta modulator will reflect the shape of the input signal but all of the output will be at an equal level. Thus the algorithm at the output is needed to restore the level variations. The bit stream in the channel is as if it were from a standard delta modulator with a constant level input.

The delta modulator encoder with the CVSD algorithm provides an efficient method for digitizing a voice input in a manner which is especially convenient for digital communications requirements.

## **APPLICATIONS INFORMATION**

#### **CVSD DESIGN CONSIDERATIONS**

A simple CVSD encoder using the MC3418 is shown in Figure 14. This IC is a general purpose CVSD building block which allows the system designer to tailor the encoder's transmission characteristics to the application. Thus, the achievable transmission capabilities are constrained by the fundamental limitations of delta modulation and the design of encoder parameters. The performance is not dictated by the internal configuration of the MC3418. There are seven design considerations involved in designing these basic CVSD building blocks into a specific codec application, and they are as follows:

- 1. Selection of clock rate
- 2. Required number of shift register bits
- 3. Selection of loop gain
- 4. Selection of minimum step size
- 5. Design of integration filter transfer function
- 6. Design of syllabic filter transfer function
- 7. Design of low pass filter at the receiver

The circuit in Figure 14 is the most basic CVSD circuit possible. For many applications in secure radio or other intelligible voice channel requirements, it is entirely sufficient. In this circuit, items 5 and 6 are reduced to their simplest form. The syllabic and integration filters are both single–pole networks. The selection of items 1 through 4 govern the codec performance.

#### Layout Considerations

Care should be exercised to isolate all digital signal paths (Pins 9, 11, 13 and 14) from analog signal paths (Pins 1 to 7 and 10) in order to achieve proper idle channel performance.

#### **Clock Rate**

With minor modifications, the circuit in Figure 14 may be operated anywhere from 9.6 to 64 kHz clock rates. Obviously the higher the clock rate the higher the S/N performance. The circuit in Figure 14 typically produces the S/N performance shown in Figure 16. The selection of clock rate is usually dictated by the bandwidth of the transmission medium. Voice bandwidth systems will require no higher than 9600 Hz. Some radio systems are often operated at 16 kHz and commercial telephone performance can be achieved at 32 k bits and above. Other codecs may use bit rates up to 200 k bits/sec.

#### Shift Register Length (Algorithm)

The MC3418 has a 4-bit algorithm well suited for 32 kHz and higher clock rates. Since the algorithm records a fixed past history of the input signal, a longer shift register is required to obtain the same internal history. At 16 kHz and below, the 4-bit algorithm will produce a slightly wider dynamic range at the expense of level change response. Basically the MC3418 is intended for high performance, high bit rate systems.





#### Figure 16. Signal-to-Noise Performance with Single Integration, Single-Pole and Companding at 16 k Bits (Typical)

## **Selection of Loop Gain**

The gain of the circuit in Figure 14 is set by resistor  $R_X$ .  $R_X$  must be selected to provide the proper integrator step size for high level signals such that the companding ratio does not exceed about 25%. The companding ratio is the active low duty cycle of the coincidence output on Pin 11 of the codec circuit. Thus the system gain is dependent on:

1. The maximum level and frequency of the input signal.

2. The transfer function of the integration filter.

For voice codecs the typical input signal is taken to be a sine wave at 1.0 kHz of 0 dBmo level. In practice, the useful dynamic range extends about 6.0 dB above the design level. In any system the companding ratio should not exceed 30%.

To calculate the required step size current, we must describe the transfer characteristics of the integration filter. In the basic circuit of Figure 14, a single–pole of 160 Hz is used.

R1 = 10 kΩ, C1 = 0.1 μF  

$$\frac{V_O}{I_i} = \frac{1}{C\left(S + \frac{1}{RC}\right)} = \frac{K}{S + \omega_0}$$

$$\omega_0 = 2 \pi f$$

$$10^3 = \omega_0 = 2 \pi f$$

$$f = 159.2 \text{ Hz}$$

Note that the integration filter produces a single–pole response from 300 to 3.0 kHz. The current required to move the integrator output a specific voltage from zero is simply:

$$I_{i} = \frac{V_{O}}{R1} + \left(C1 \times \frac{dV_{O}}{dt}\right)$$

Now a 0 dBmo sine wave has a peak value of 1.0954 V. In 1/8 of a cycle of a sine wave centered around the zero crossing, the sine wave changes by approximately its peak value. The CVSD step should trace that change. The required current for a 0 dBm 1.0 kHz sine wave is:

$$I_i = \frac{1.1 \text{ V}}{*2 (10 \text{ k}\Omega)} + \frac{0.1 \text{ }\mu\text{F} (1.1)}{0.125 \text{ ms}} = 0.935 \text{ mA}$$

\* The maximum voltage across R1 when maximum slew is required is:

Now the voltage range of the syllabic filter is the power supply voltage, thus:

$$R_{X} = 0.25 (V_{CC}) \frac{1}{0.935 \text{ mA}}$$

A similar procedure can be followed to establish the proper gain for any input level and integration filter type.

#### **Minimum Step Size**

The final parameter to be selected for the simple codec in Figure 14 is idle channel step size. With no input signal, the digital output becomes a one-zero alternating pattern and the analog output becomes a small triangle wave. Mismatches of internal currents and offsets limit the minimum step size which will produce a perfect idle channel pattern. The MC3418 is tested to ensure that a 20 mVpp minimum step size at 16 kHz will attain a proper idle channel. The idle channel step size must be twice the specified total loop offset if a one-zero idle pattern is desired. In some applications a much smaller minimum step size (e.g., 0.1 mV) can produce quiet performance without providing a 1 - 0 pattern.

To set the idle channel step size, the value of  $R_{min}$  must be selected. With no input signal, the slope control algorithm is inactive. A long series of ones or zeros never occurs. Thus, the voltage across the syllabic filter capacitor (C<sub>S</sub>) would decay to zero. However, the voltage divider of R<sub>S</sub> and R<sub>min</sub> (see Figure 14) sets the minimum allowed voltage across the syllabic filter capacitor. That voltage must produce the desired ramps at the analog output. Again we write the filter input current equation:

$$I_{i} = \frac{V_{O}}{R1} + C\frac{dV_{O}}{dt}$$

For values of V<sub>O</sub> near V<sub>CC</sub>/2 the V<sub>O</sub>/R term is negligible; thus:

$$_{i} = C_{S} \frac{\Delta V_{O}}{\Delta T}$$

I

where  $\Delta T$  is the clock period and  $\Delta V_O$  is the desired peak–to–peak value of the idle output. For a 16 k bit system using the circuit in Figure 14:

$$I_i = \frac{0.1 \ \mu F \ 20 \ mV}{62.5 \ \mu s} = 33 \ \mu A$$

The voltage on CS which produces a 33  $\mu A$  current is determined by the value of R\_X.

 $I_i R_x = V_S min$ ; for 33  $\mu$ A,  $V_S min = 41.6 mV$ 

In Figure 14 Rs is 18 k $\Omega$ . That selection is discussed with the syllabic filter considerations. The voltage divider of Rs and R<sub>min</sub> must produce an output of 41.6 mV.

$$V_{CC} \frac{R_S}{R_S + R_{min}} = V_S min R_{min} \approx 2.4 M\Omega$$

Having established these four parameters – clock rate, number of shift register bits, loop gain, and minimum step size – the encoder circuit in Figure 14 will function at near optimum performance for input levels around 0 dBm.

### INCREASING CVSD PERFORMANCE

#### Integration Filter Design

The circuit in Figure 14 uses a single–pole integration network formed with a 0.1  $\mu$ F capacitor and a 10 k $\Omega$  resistor. It is possible to improve the performance of the circuit in Figure 14 by 1.0 or 2.0 dB by using a two–pole integration network. The improved circuit is shown in Figure 17.

The first pole is still placed below 300 Hz to provide the 1/S voice content curve and a second pole is placed somewhere above the 1.0 kHz frequency. For telephony circuits, the second pole can be placed above 1.8 kHz to exceed the 1633 touchtone frequency. In other communication systems, values as low as 1.0 kHz may be selected. In general, the lower in frequency the second pole is placed, the greater the noise improvement. Then, to ensure the encoder loop stability, a zero is added to keep the phase shift less than 180°. This zero should be placed slightly above the low-pass output filter break frequency so as not to reduce the effectiveness of the second pole. A network of 235 Hz, 2.0 kHz, and 5.2 kHz is typical for telephone applications while 160 Hz, 1.2 kHz, and 2.8 kHz might be used in voice only channels. (Voice only channels can use an output low-pass filter which breaks at about 2.5 kHz.) The two-pole network in Figure 17 has a transfer function of:

$$\frac{V_{O}}{I_{i}} = \frac{R0R1\left(S + \frac{1}{R1C1}\right)}{R2C2(R0 + R1)\left(S + \frac{1}{(R0 + R1)C1}\right)S + \left(\frac{1}{R2C2}\right)}$$

Figure 17. Improved Filter Configuration





Thus the two poles and the zero can be selected arbitrarily as long as the zero is at a higher frequency than the first pole. The values in Figure 17 represent one implementation of the telephony filter requirement.

The selection of the two–pole filter network affects the selection of the loop gain value and the minimum step size resistor. The required integrator current for a given change in voltage now becomes:

$$I_{i} = \frac{V_{O}}{R0} + \left(\frac{R2C2}{R0} + \frac{R1C1}{R0} + C1\right) \frac{\Delta V_{O}}{\Delta T} + \left(\frac{R2C2C1}{R0} + \frac{R1C1R2C2}{R0}\right) \frac{\Delta V_{O}^{2}}{\Delta T^{2}}$$

The calculation of desired gain resistor  $R_X$  then proceeds exactly as previously described.

#### Syllabic Filter Design

The syllabic filter in Figure 14 is a simple single–pole network of 18 k $\Omega$  and 0.33  $\mu$ F. This produces a 6.0 ms time constant for the averaging of the coincidence output signal. The voltage across the capacitor determines the integrator current which in turn establishes the step size. The integrator current and the resulting step size determine the companding ratio and the S/N performance. The companding ratio is defined as the voltage across C<sub>S</sub>/V<sub>CC</sub>.

The S/N performance may be improved by modifying the voltage to current transformation produced by  $R_X$ . If different portions of the total  $R_X$  are shunted by diodes, the integrator current can be other than  $(V_{CC} - V_S)/R_X$ . These breakpoint curves must be designed experimentally for the particular system application. In general, one would wish that the current would double with input level. To design the desired curve, supply current to Pin 4 of the codec from an external source. Input a signal level and adjust the current until the S/N performance is optimum. Then record the syllabic filter voltage and the current. Repeat this for all desired signal levels. Then derive the resistor diode network which produces that curve on a curve tracer.

Once the network is designed with the curve tracer, it is then inserted in place of  $R_X$  in the circuit and the forced optimum noise performance will be achieved from the active syllabic algorithm.

Diode breakpoint networks may be very simple or moderately complex and can improve the usable dynamic range of any codec. In the past they have been used in high performance telephone codecs.

Typical resistor-diode networks are shown in Figure 18.

#### Figure 18. Resistor–Diode Networks



If the performance of more complex diode networks is desired, the circuit in Figure 19 should be used. It simulates the companding characteristics of nonlinear  $R_X$  elements in a different manner.

#### **Output Low Pass Filter**

A low pass filter is required at the receiving circuit output to eliminate quantizing noise. In general, the lower the bit rate, the better the filter must be. The filter in Figure 21 provides excellent performance for 12 to 40 kHz systems.

#### **TELEPHONE CARRIER QUALITY CODEC**

Two specifications of the integrated circuit are specifically intended to meet the performance requirements of commercial telephone systems. First, slope polarity switch current matching is laser trimmed to guarantee proper idle channel performance with 5.0 mV minimum step size and a typical 1.0% current match from 15  $\mu$ A to 3.0 mA. Thus a 300 to 1 range of step size variation is possible. Second, the MC3418 provides the 4–bit algorithm currently used in subscriber loop telephone systems. With these specifications and the circuit of Figure 19, a telephone quality codec can be mass produced.

The circuit in Figure 19 provides a 30 dB S/Nc ratio over 50 dB of dynamic range for a 1.0 kHz test tone at a 37.7 k bit rate. At 37.7 k bits, 40 voice channels may be multiplexed on a standard 1.544 MB T1 facility. This codec has also been tested for  $10^{-7}$  error rates with asynchronous and synchronous data up to 2400 baud and for reliable performance with DTMF signaling. Thus, the design is applicable in telephone quality subscriber loop carrier systems, subscriber loop concentrators, and small PABX installations.

#### The Active Companding Network

The unique feature of the codec in Figure 19 is the step size control circuit which uses a companding ratio reference, the present step size, and the present syllabic filter output to establish the optimum companding ratios and step sizes for any given input level. The companding ratio of a CVSD codec is defined as the duty cycle of the coincidence output. It is the parameter measured by the syllabic filter and is the voltage across C<sub>S</sub> divided by the voltage swing of the coincidence output. In Figure 19, the voltage swing of Pin 11 is 6.0 V. The operating companding ratio is analoged by the voltage between Pins 10 and 4 by means of the virtual short across Pins 3 and 4 of the V to I op amp within the integrated circuit. Thus, the instantaneous companding ratio of A1.

The diode D1 and the gain of A1 and A2 provide a companding ratio reference for any input level. If the output of A2 is more than 0.7 V below V<sub>CC</sub>/2, then the positive input of A1 is (V<sub>CC</sub>/2 - 0.7). The on diode drop at the input of A1 represents a 12% companding ratio (12% = 0.7 V/6.0 V).

The present step size of the operating codec is directly related to the voltage across  $R_X$ , which established the integrator current. In Figure 19, the voltage across  $R_X$  is amplified by the differential amplifier A2 whose output is single ended with respect to Pin 10 of the IC.

For large signal inputs, the step size is large and the output of A2 is lower than 0.7 V. Thus D1 is fully on. The present step size is not a factor in the step size control. However, the difference between 12% companding ratio and

the instantaneous companding ratio at Pin 4 is amplified by A1. The output of A1 changes the voltage across  $R_X$  in a direction which reduces the difference between the companding reference and the operating ratio by changing the step size. The ratio of R4 and R3 determines how closely the voltage at Pin 4 will be forced to 12%. The selection of R3 and R4 is initially experimental. However, the resulting companding control is dependent on  $R_X$ , R3, R4, and the full diode drop D1. These values are easy to reproduce from codec to codec.

For small input levels, the companding ratio reference becomes the output of A2 rather than the diode drop. The operating companding ratio on Pin 4 is then compared to a companding ratio smaller than 12% which is determined by the voltage drop across  $R_X$  and the gain of A2 and A1. The gain of A2 is also experimentally determined, but once determined, the circuitry is easily repeated.

With no input signal, the companding ratio at Pin 4 goes to zero and the voltage across  $R_X$  goes to zero. The voltage at the output of A2 becomes zero since there is no drop across  $R_X$ . With no signal input, the actively controlled step size vanished.

The minimum step size is established by the 500 k resistor between  $V_{CC}$  and Pin 4 and is therefore independently selectable.

The signal to noise results of the active companding network are shown in Figure 20. A smooth 2.0 dB drop is realized from 12 dBm to -24 under the control of A1. At -24 dBm, A2 begins to degenerate the companding reference and the resulting step size is reduced so as to extend the dynamic range of the codec by 20 dBm.

The slope overload characteristic is also shown. The active companding network produces improved performance with frequency. The 0 dBm slope overload point is raised to 4.8 kHz because of the gain available in controlling the voltage across  $R_X$ . The curves demonstrate that the level linearity has been maintained or improved.\*

The codec in Figure 19 is designed specifically for 37.7 k bit systems. However, the benefits of the active companding network are not limited to high bit rate systems. By modifying the crossover region (changing the gain of A2), the active technique may be used to improve the performance of lower bit rate systems.

The performance and repeatability of the codec in Figure 19 represents a significant step forward in the art and cost of CVSD codec designs.

<sup>\*</sup>A larger value for C2 is required in the decoder circuit than in the encoder to adjust the level linearity with frequency. In Figure 19,  $0.050 \ \mu$ F would work well.

## Figure 19. Telephone Quality Deltamod Coder\*



<sup>\*</sup> Both double integration and active companding control are used to obtain improved CVSD performance. Laser trimming of the integrated circuit provides reliable idle channel and step size range characteristics.



## Figure 20. Signal-to-Noise Performance and Frequency Response\*

\*Showing the improvement realized with the circuit in Figure 19.



Figure 21. High Performance Elliptic Filter for CVSD Output





#### **Codec Components**

 $\begin{array}{l} R\chi_{1},\,R\chi_{2}=3.3\;k\Omega\\ Rp_{1},\,Rp_{2}=3.3\;k\Omega\\ Rs_{1},\,Rs_{2}=100\;k\Omega\\ Ri_{1},\,Ri_{2}=20\;k\Omega\\ Ri_{2}=1.0\;k\Omega\\ Rm_{1},\,Rm_{2}=15\;M\Omega\\ Minimum\;step\;size=6.0\;mV\\ Cs_{1},\,Cs_{2}=0.05\;\mu\text{F}\\ \end{array}$ 

C<sub>I1</sub>, C<sub>I2</sub> – 0.05 μF 2 MC3418 1 MC3403 (or MC3406)

NOTE: All Res. 5% All Cap. 5%

#### Input Filter Specifications

12 dB/Octave Rolloff above 3.3 kHz 6.0 dB/Octave Rolloff below 50 Hz

## **Output Filter Specifications**

Break Frequency – 3.3 kHz Stop Band – 9.0 kHz Stop Band Atten. – 50 dB Rolloff – > 40 dB/Octave

#### **Filter Components**

| R1 – 965 Ω    | C1 – 3.3 μF  |
|---------------|--------------|
| R2 – 72 kΩ    | C2 – 837 pF  |
| R3 – 72 kΩ    | C3 – 536 pF  |
| R4 – 63.46 kΩ | C4 – 1000 pF |
| R5 – 127 kΩ   | C5 – 222 pF  |
| R6 – 365.5 kΩ | C6 – 77 pF   |
| R7 – 1.645 MΩ | C7 – 38 pF   |
| R8 – 72 kΩ    | C8 – 837 pF  |
| R9 – 72 kΩ    | C9 – 536 pF  |
| R10 – 29.5 Ω  |              |
| R11 – 72 kΩ   |              |
|               |              |

NOTE: All Res. 0.1% to 1% All Cap. 0.1%

## **COMPARATIVE CODEC PERFORMANCE**

The salient feature of CVSD codecs is versatility. The range of codec complexity tradeoffs and bit rate is so wide that one cannot grasp the interdependency of parameters for voice applications in a few pages.

Design of a specific codec must be tailored to the digital channel bandwidth, the analog bandwidth, the quality of signal transmission required, and the cost objectives. To illustrate the choices available, the data in Figure 23 compares the signal-to-noise ratios and dynamic range of various codec design options at 32 k bits. Generally, the relative merits of each design feature will remain intact in any application. Lowering the bit rate will reduce the dynamic range and noise performance of all techniques. As the bit rate is increased, the overall performance of each technique will improve and the need for more complex designs diminishes.

Non-voice applications of the MC3418 are also possible. In those cases, the signal bandwidth and amplitude characteristics must be defined before the specification of codec parameters can begin. However, in general, the design can proceed along the lines of the voice applications shown here, taking into account the different signal bandwidth requirements.

Figure 23. Comparative Codec Performance – Signal-to-Noise Ratio for 1.0 kHz Test Tone



NOTE: These curves demonstrate the improved performance obtained with several codec designs of varying complexity.

Curve a – Complex companding and double integration (Figure 19) Curve b – Double integration (Figure 14 using Figure 17) Curve c – Single integration (Figure 14) with 6.0 mV stepsize

## **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **(A)** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

 $\Diamond$ 

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design\_NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

