# **5 Cascaded BCD Counters** The MC14534B is composed of five BCD ripple counters that have their respective outputs multiplexed using an internal scanner. Outputs of each counter are selected by the scanner and appear on four (BCD) pins. Selection is indicated by a logic high on the appropriate digit select pin. Both BCD and digit select outputs have three–state controls providing an "open–circuit" when these controls are high and allowing multiplexing. Cascading may be accomplished by using the carry–out pin. The counters and scanner can be independently reset by applying a high to the counter master reset (MR) and the scanner reset (SR). The MC14534B was specifically designed for application in real time or event counters where continual updating and multiplexed displays are used. - Four Operating Modes (See truth table) - Input Error Detection Circuit - Clock Conditioning Circuits for Slow Transition Inputs - Counter Sequences on Positive Transition of Clock A - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range # MC14534B L SUFFIX CERAMIC CASE 623 P SUFFIX PLASTIC CASE 709 DW SUFFIX SOIC CASE 751E #### ORDERING INFORMATION MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBDW SOIC $T_A = -55^{\circ}$ to 125°C for all packages. #### **BLOCK DIAGRAM** ## MAXIMUM RATINGS (Voltages referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|--------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage | - 0.5 to + 18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient) | – 0.5 to V <sub>DD</sub> + 0.5 | V | | l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | ° | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic "P and D/DW" Packages: $-\,7.0~\text{mW}/^\circ\text{C}$ From $65^\circ\text{C}$ To $125^\circ\text{C}$ Ceramic "L" Packages: - 12 mW/°C From 100°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open. ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | | Symbol | Vdc | Min | Max | Min | Тур# | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | VOL | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> | "1" Level | VOH | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | VIL | 5.0<br>10<br>15 | _<br>_<br>_ | 1.0<br>2.0<br>3.0 | | 1.5<br>3.0<br>4.5 | 1.0<br>2.0<br>3.0 | _<br>_<br>_ | 1.0<br>2.0<br>3.0 | Vdc | | (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc) | "1" Level | VIH | 5.0<br>10<br>15 | 4.0<br>8.0<br>12 | _<br>_<br>_ | 4.0<br>8.0<br>12 | 3.5<br>7.0<br>11 | _<br>_<br>_ | 4.0<br>8.0<br>12 | _<br>_<br>_ | Vdc | | Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source | lOH | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_ | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | _<br>_<br>_<br>_ | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | lOL | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Output Drive Current — Pins<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | 1 and 22<br>Source | ІОН | 5.0<br>10<br>15 | - 0.31<br>- 0.31<br>- 0.9 | _<br>_ | - 0.25<br>- 0.25<br>- 0.75 | - 0.8<br>- 0.4<br>- 1.6 | _<br>_ | - 0.17<br>- 0.17<br>- 0.51 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | lOL | 5.0<br>10<br>15 | 0.024<br>0.06<br>1.3 | _<br>_<br>_ | 0.02<br>0.05<br>0.25 | 0.03<br>0.09<br>1.63 | _<br>_<br>_ | 0.014<br>0.035<br>0.175 | _<br>_<br>_ | mAdc | | Input Current | | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ± 0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance<br>(V <sub>in</sub> = 0) | | C <sub>in</sub> | | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. (continued) ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) (continued) | | | ٧ <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |--------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------------|-----------------|-------------------------------------------|-------------------------|-----------------|--------------------------|-------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Тур # | Max | Min | Max | Unit | | Quiescent Current<br>(Per Package) | IDD | 5.0<br>10<br>15 | _<br>_<br>_ | 5.0<br>10<br>20 | _<br>_<br>_ | 0.010<br>0.020<br>0.030 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current**† (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | ΙŢ | $= (1.0 \mu A)$ | /kHz) f + l<br>/kHz) f + l<br>/kHz) f + l | DD | | Oscillator<br>y = 1.0 kH | łz | μAdc | | Three–State Leakage Current | l <sub>TL</sub> | 15 | _ | ± 0.1 | _ | ± 0.0001 | ± 0.1 | _ | ± 3.0 | μAdc | <sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: I<sub>T</sub> is in $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001. <sup>\*\*</sup> The formulas given are for the typical characteristics only at 25°C. <sup>†</sup>To calculate total supply current at loads other than 50 pF: # **SWITCHING CHARACTERISTICS\*** ( $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}C$ , see Figure 1) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Тур# | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|--------------------|--------------------|--------------------|------| | Output Rise and Fall Time | tTLH,<br>tTHL | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time, Clock to Q tpLH, tpHL = (1.8 ns/pF) CL + 4.0 μs tpLH, tpHL = (0.8 ns/pF) CL + 1.5 μs tpLH, tpHL = (0.6 ns/pF) CL + 1.0 μs | tPLH,<br>tPHL | 5.0<br>10<br>15 | _<br>_<br>_ | 4.0<br>1.5<br>1.0 | 8.0<br>3.0<br>2.25 | μs | | Clock to Carry Out tpLH = (1.8 ns/pF) C <sub>L</sub> + 3.3 μs tpLH = (0.8 ns/pF) C <sub>L</sub> + 1.1 μs tpLH = (0.6 ns/pF) C <sub>L</sub> + 0.8 μs | <sup>t</sup> PLH | 5.0<br>10<br>15 | _<br>_<br>_ | 3.3<br>1.1<br>0.8 | 6.6<br>2.2<br>1.7 | μs | | Master Reset to Q<br>tpHL = (1.8 ns/pF) C <sub>L</sub> + 1.8 μs<br>tpHL = (0.8 ns/pF) C <sub>L</sub> + 0.6 μs<br>tpHL = (0.6 ns/pF) C <sub>L</sub> + 0.5 μs | <sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 1.8<br>0.6<br>0.5 | 3.6<br>1.2<br>0.9 | μs | | Master Reset to Error Out $t_{PHL} = (1.8 \text{ ns/pF}) \text{ C}_L + 0.57 \text{ μs}$ $t_{PHL} = (0.8 \text{ ns/pF}) \text{ C}_L + 0.19 \text{ μs}$ $t_{PHL} = (0.6 \text{ ns/pF}) \text{ C}_L + 0.11 \text{ μs}$ | <sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 0.6<br>0.2<br>0.12 | 1.5<br>.5<br>0.38 | μѕ | | Scanner Clock to Q<br>tpLH, tpHL = (1.8 ns/pF) CL + 1.8 $\mu$ s tpLH, tpHL = (0.8 ns/pF) CL + 0.6 $\mu$ s tpLH, tpHL = (0.6 ns/pF) CL + 0.5 $\mu$ s | <sup>t</sup> PLH,<br><sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 1.8<br>0.6<br>0.5 | 3.6<br>1.2<br>0.9 | μs | | Scanner Clock to Digit Select tpHL, tpLH = (1.8 ns/pF) CL + 1.5 $\mu$ s tpHL, tpLH = (0.8 ns/pF) CL + 0.5 $\mu$ s tpHL, tpLH = (0.6 ns/pF) CL + 0.4 $\mu$ s | <sup>t</sup> PLH,<br><sup>t</sup> PLH | 5.0<br>10<br>15 | _<br>_<br>_ | 1.5<br>0.5<br>0.4 | 3.0<br>1.0<br>0.75 | μs | | Propagation Delay Time<br>3–State Control to Q | <sup>†</sup> PHZ | 5.0<br>10<br>15 | _<br>_<br>_ | 75<br>45<br>40 | 150<br>90<br>80 | ns | | | <sup>†</sup> PZH | 5.0<br>10<br>15 | = | 120<br>55<br>40 | 240<br>110<br>80 | ns | | | <sup>†</sup> PLZ | 5.0<br>10<br>15 | _<br>_<br>_ | 120<br>55<br>45 | 240<br>110<br>90 | ns | | | †PZL | 5.0<br>10<br>15 | _<br> | 160<br>70<br>45 | 320<br>140<br>90 | ns | | Clock Pulse Frequency | f <sub>C</sub> l | 5.0<br>10<br>15 | _<br>_<br>_ | 1.0<br>3.0<br>5.0 | 0.5<br>1.0<br>1.2 | MHz | | Clock or Scanner Clock Pulse Width | tWH | 5.0<br>10<br>15 | 1000<br>500<br>375 | 500<br>190<br>125 | _<br>_<br>_ | ns | | Scanner Reset Pulse Width | t <sub>W</sub> | 5.0<br>10<br>15 | 320<br>130<br>80 | 160<br>65<br>40 | _<br>_<br>_ | ns | | Scanner Reset Removal Time | <sup>t</sup> rem | 5.0<br>10<br>15 | 900<br>150<br>100 | 270<br>80<br>50 | _<br>_<br>_ | ns | | Master Reset Pulse Width | tWH(R) | 5.0<br>10<br>15 | 2000<br>600<br>450 | 900<br>300<br>250 | _<br>_<br>_ | ns | | Master Reset Removal Time | <sup>t</sup> rem | 5.0<br>10<br>15 | 1060<br>350<br>250 | 550<br>205<br>140 | _<br>_<br>_ | ns | <sup>\*</sup> The formulas given are for the typical characteristics only at 25°C. #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ### **COUNTER TIMING DIAGRAM** ## MODE CONTROL TRUTH TABLE | Mode A | Mode B | First Stage Output | Carry to Second Stage | Application | |--------|--------|------------------------------------------------------|-------------------------------------|------------------------------------------------------| | 0 | 0 | Normal Count and Display | At 9 to 0 transition of first stage | 5-digit Counter | | 0 | 1 | Inhibited | Input Clock | Test Mode: Clock directly into stages 1, 2, and 4. | | 1 | 1 | Inhibited | At 4 to 5 transition of first stage | 4-digit counter with ÷ 10 and roundoff at front end. | | 1 | 0 | Counts 3, 4, 5, 6, 7 = 5<br>Counts 8, 9, 0, 1, 2 = 0 | At 7 to 8 transition of first stage | 4-digit counter with 1/2 pence capability. | #### **SCANNER TIMING DIAGRAM** NOTE: If Mode B = 1, the first decade is inhibited and S1 will not go high, and the cycle will be shortened to four stages. DS5 is selected automatically when Scanner Reset goes high. ## **ERROR DETECTION TIMING DIAGRAM** NOTE: Error detector looks for inverted pulse on Clock B. Whenever a positive edge at Clock A is not accompanied by a negative pulse at Clock B (or vice—versa) within a time period of the one—shots an error is counted. Three errors result in Error Out to go to a "1". If error detection is not needed, tie Clock B high or low and leave Pins 1 and 22 unconnected. #### **CLOCK SKEW RANGE** ### NOTES: - The skew is the time difference between the low-to-high transition of C<sub>A</sub> to the high-tolow transition of C<sub>B</sub> or vice-versa. Capacitors C1 = C22 tied from pins 1 and 22 to V<sub>SS</sub>. - 2. This graph is accurate for C1 = C22 ≥ 100 pF. - 3. When the error detection circuitry in not used, pins 1 and 22 are left open. ## **APPLICATIONS INFORMATION** <sup>\*</sup> Carry Out is high for a single clock period when all five BCD stages go to zero. (Carry Out also goes high when MR is applied.) Figure 1. Cascade Operation When the Q outputs of a given stage are required, this configuration will lock up the selected stage within four clock cycles. The select line feedback may be hardwired or switched. Figure 2. Forcing a BCD Stage to the Q Outputs **PIN ASSIGNMENT** #### 24 D V<sub>DD</sub> MR 🛚 23 CLOCK B 22 C<sub>ext</sub> CLOCK A 21 3-ST BCD MODE A [ 5 D Q0 20 MODE B 19 D Q1 DS1 🛮 7 18 🛭 Q2 DS2 17 🛭 Q3 SR I 9 16 T DS4 SC [ 10 15 3-ST DIG DS5 11 14 DS3 13 Cout Vss [ 12 ## **OUTLINE DIMENSIONS** ## **L SUFFIX** CERAMIC DIP PACKAGE CASE 623-05 ISSUE M - NOTES: 1. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 2. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION (WHEN FORMED DAS ALL EL) PARALLEL). | | MILLIN | IETERS | INC | HES | | | |-----|-----------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 31.24 | 32.77 | 1.230 | 1.290 | | | | В | 12.70 | 15.49 | 0.500 | 0.610 | | | | С | 4.06 | 5.59 | 0.160 | 0.220 | | | | D | 0.41 | 0.51 | 0.016 | 0.020 | | | | F | 1.27 | 1.52 | 0.050 | 0.060 | | | | G | 2.54 | BSC | 0.100 BSC | | | | | J | 0.20 | 0.30 | 0.008 | 0.012 | | | | K | 3.18 | 4.06 | 0.125 | 0.160 | | | | ٦ | 15.24 BSC | | 0.600 | BSC | | | | М | 0 ° | 15° | 0 ° | 15° | | | | N | 0.51 | 1.27 | 0.020 | 0.050 | | | ### **P SUFFIX** PLASTIC DIP PACKAGE CASE 709-02 **ISSUE C** - OTES: 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 31.37 | 32.13 | 1.235 | 1.265 | | В | 13.72 | 14.22 | 0.540 | 0.560 | | С | 3.94 | 5.08 | 0.155 | 0.200 | | D | 0.36 | 0.56 | 0.014 | 0.022 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 | BSC | 0.100 | BSC | | H | 1.65 | 2.03 | 0.065 | 0.080 | | J | 0.20 | 0.38 | 0.008 | 0.015 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 15.24 | BSC | 0.600 | BSC | | M | 0 ° | 15° | 0 ° | 15° | | N | 0.51 | 1.02 | 0.020 | 0.040 | #### **OUTLINE DIMENSIONS** #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION: ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 15.25 | 15.54 | 0.601 | 0.612 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.41 | 0.90 | 0.016 | 0.035 | | G | 1.27 | BSC | 0.050 BSC | | | J | 0.23 | 0.32 | 0.009 | 0.013 | | K | 0.13 | 0.29 | 0.005 | 0.011 | | М | 0° | 8° | 0° | 8° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 or 602-303-5454 MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298