# MC145170-1

# Advance Information PLL Frequency Synthesizer with Serial Interface CMOS

The new MC145170–1 is pin–for–pin compatible with the MC145170. A comparison of the two parts is shown in the table below. The MC145170–1 is recommended for new designs.

The MC145170–1 is a single–chip synthesizer capable of direct usage in the MF, HF, and VHF bands. A special architecture makes this PLL the easiest to program in the industry. Either a bit– or byte–oriented format may be used. Due to the patented BitGrabber™ registers, no address/steering bits are required for *random access* of the three registers. Thus, tuning can be accomplished via a 2–byte serial transfer to the 16–bit N register.

The device features fully programmable R and N counters, an amplifier at the  $f_{in}$  pin, on-chip support of an external crystal, a programmable reference output, and both single- and double-ended phase detectors with linear transfer functions (no dead zones). A configuration (C) register allows the part to be configured to meet various applications. A patented feature allows the C register to shut off unused outputs, thereby minimizing noise and interference.

In order to reduce lock times and prevent erroneous data from being loaded into the counters, a patented jam–load feature is included. Whenever a new divide ratio is loaded into the N register, both the N and R counters are jam–loaded with their respective values and begin counting down together. The phase detectors are also initialized during the jam load.

- Operating Voltage Range: 2.5 to 5.5 V
- Maximum Operating Frequency:
  - 185 MHz @  $V_{in}$  = 500 mV p–p, 4.5 V Minimum Supply 100 MHz @  $V_{in}$  = 500 mV p–p, 3.0 V Minimum Supply
- Operating Supply Current: 0.6 mA @ 3 V, 30 MHz

1.5 mA @ 3 V, 100 MHz 3.0 mA @ 5 V, 50 MHz 5.8 mA @ 5 V, 185 MHz

- Operating Temperature Range: 40 to 85°C
- R Counter Division Range: 1 and 5 to 32,767
- N Counter Division Range: 40 to 65,535
- Direct Interface to Motorola SPI and National MICROWIRE<sup>™</sup> Serial Data
  Ports
- Chip Complexity: 4800 FETs or 1200 Equivalent Gates
- See Application Note AN1207/D

### COMPARISION OF THE PLL FREQUENCY SYNTHESIZERS

| Parameter                                                    | MC145170-1  | MC145170    |
|--------------------------------------------------------------|-------------|-------------|
| Technology                                                   | 1.2 μm CMOS | 1.5 μm CMOS |
| Maximum Frequency with 5 V $\pm$ 10% Supply, $f_{\mbox{in}}$ | 185 MHz     | 160 MHz     |
| Maximum Frequency with 5 V $\pm$ 10% Supply, OSC in          | 25 MHz      | 20 MHz      |
| Maximum Supply Voltage                                       | 5.5 V       | 6.0 V       |
| Maximum Input Capacitance, fin                               | 7 pF        | 5 pF        |

This document contains information on a new product. Specifications and information herein are subject to change without notice. BitGrabber is a trademark of Motorola Inc. MICROWIRE is a trademark of National Semiconductor Corp.



MC145170DT1 TSSOP

| PIN ASSIGNMENT                                                      |    |    |                     |  |  |
|---------------------------------------------------------------------|----|----|---------------------|--|--|
| osc <sub>in</sub> [                                                 | 1● | 16 | ] v <sub>DD</sub>   |  |  |
| OSC <sub>in</sub> [<br>OSC <sub>out</sub> [<br>REF <sub>out</sub> [ | 2  | 15 | ]                   |  |  |
| REF <sub>out</sub>                                                  | 3  | 14 | ]                   |  |  |
| fin [                                                               | 4  | 13 | ] PD <sub>out</sub> |  |  |
| D <sub>in</sub> [                                                   | 5  | 12 | ] V <sub>SS</sub>   |  |  |
| ENB [                                                               | 6  | 11 | ] LD                |  |  |
| CLK [                                                               | 7  | 10 | ] <sub>fV</sub>     |  |  |
| D <sub>out</sub> [                                                  | 8  | 9  | ] f <sub>R</sub>    |  |  |
|                                                                     |    |    |                     |  |  |



REV 1 3/96

### **BLOCK DIAGRAM**



### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol           | Parameter                                       | Value                          | Unit |
|------------------|-------------------------------------------------|--------------------------------|------|
| V <sub>DD</sub>  | DC Supply Voltage                               | – 0.5 to + 5.5                 | V    |
| V <sub>in</sub>  | V <sub>in</sub> DC Input Voltage                |                                | V    |
| Vout             | DC Output Voltage                               | – 0.5 to V <sub>DD</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                       | ± 10                           | mA   |
| lout             | DC Output Current, per Pin                      | ± 20                           | mA   |
| IDD              | IDD DC Supply Current, VDD and VSS Pins         |                                | mA   |
| PD               | Power Dissipation, per Package                  | 300                            | mW   |
| T <sub>stg</sub> | T <sub>stg</sub> Storage Temperature            |                                | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for 10 seconds | 260                            | °C   |

\* Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.

### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to $V_{SS}$ , $T_A = -40$ to + 85°C)

| Symbol           | Parameter                                                                                                                                                       | Test Condition                                                                           | V <sub>DD</sub><br>V | Guaranteed<br>Limit        | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------|----------------------------|------|
| V <sub>DD</sub>  | Power Supply Voltage Range                                                                                                                                      |                                                                                          | —                    | 2.5 to 5.5                 | V    |
| VIL              | Maximum Lo <u>w–Le</u> vel Input Voltage*<br>(D <sub>In</sub> , CLK, ENB, f <sub>in</sub> )                                                                     | dc Coupling to f <sub>in</sub>                                                           | 2.5<br>4.5<br>5.5    | 0.50<br>1.35<br>1.65       | V    |
| VIH              | Minimum Hig <u>h–Le</u> vel Input Voltage*<br>(D <sub>in</sub> , CLK, ENB, f <sub>in</sub> )                                                                    | dc Coupling to f <sub>in</sub>                                                           | 2.5<br>4.5<br>5.5    | 2.00<br>3.15<br>3.85       | V    |
| V <sub>Hys</sub> | Minimum Hysteresis Voltage (CLK, ENB)                                                                                                                           |                                                                                          | 2.5<br>5.5           | 0.15<br>0.20               | V    |
| V <sub>OL</sub>  | Maximum Low–Level Output Voltage<br>(Any Output)                                                                                                                | I <sub>out</sub> = 20 μA                                                                 | 2.5<br>5.5           | 0.1<br>0.1                 | V    |
| VOH              | Minimum High–Level Output Voltage<br>(Any Output)                                                                                                               | I <sub>out</sub> = - 20 μA                                                               | 2.5<br>5.5           | 2.4<br>5.4                 | V    |
| IOL              | Minimum Low–Level Output Current<br>(PD <sub>out</sub> , REF <sub>out</sub> , f <sub>R</sub> , f <sub>V</sub> , LD, \u03c6 <sub>R</sub> , \u03c6 <sub>V</sub> ) | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V         | 2.5<br>4.5<br>5.5    | 0.12<br>0.36<br>0.36       | mA   |
| IOH              | Minimum High–Level Output Current<br>(PD <sub>out</sub> , REF <sub>out</sub> , f <sub>R</sub> , f <sub>V</sub> , LD, φ <sub>R</sub> , φ <sub>V</sub> )          | $V_{out} = 2.2 V$<br>$V_{out} = 4.1 V$<br>$V_{out} = 5.0 V$                              | 2.5<br>4.5<br>5.5    | - 0.12<br>- 0.36<br>- 0.36 | mA   |
| IOL              | Minimum Low–Level Output Current<br>(D <sub>out</sub> )                                                                                                         | $V_{out} = 0.4 V$                                                                        | 4.5                  | 1.6                        | mA   |
| ЮН               | Minimum High–Level Output Current<br>(D <sub>out</sub> )                                                                                                        | V <sub>out</sub> = 4.1 V                                                                 | 4.5                  | - 1.6                      | mA   |
| l <sub>in</sub>  | Maximum Inp <u>ut Le</u> akage Current<br>(D <sub>in</sub> , CLK, ENB, OSC <sub>in</sub> )                                                                      | $V_{in} = V_{DD} \text{ or } V_{SS}$                                                     | 5.5                  | ± 1.0                      | μA   |
| l <sub>in</sub>  | Maximum Input Current<br>(f <sub>in</sub> )                                                                                                                     | $V_{in} = V_{DD} \text{ or } V_{SS}$                                                     | 5.5                  | ± 120                      | μA   |
| I <sub>OZ</sub>  | Maximum Output Leakage Current (PD <sub>out</sub> )                                                                                                             | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> ,<br>Output in High–Impedance State | 5.5                  | ± 100                      | nA   |
|                  | (D <sub>out</sub> )                                                                                                                                             |                                                                                          | 5.5                  | ±5                         | μΑ   |
| IDD              | Maximum Quiescent Supply Current      Vin = VDD or VSS; Outputs Open;<br>Excluding fin Amp Input Current Component                                              |                                                                                          | 5.5                  | 100                        | μA   |
| l <sub>dd</sub>  | Maximum Operating Supply Current                                                                                                                                |                                                                                          | _                    | **                         | mA   |

\*When dc coupling to the OSC<sub>in</sub> pin is used, the pin must be driven rail-to-rail. In this case, OSC<sub>OUt</sub> should be floated. \*\*The nominal values at 3 V are 0.6 mA @ 30 MHz, and 1.5 mA @ 100 MHz. The nominal values at 5 V are 3.0 mA @ 50 MHz, and 5.8 mA @ 185 MHz. These are not guaranteed limits.

| Symbol                              | Parameter                                                               | Figure<br>No. | V <sub>DD</sub><br>V | Guaranteed<br>Limit                 | Unit |
|-------------------------------------|-------------------------------------------------------------------------|---------------|----------------------|-------------------------------------|------|
| <sup>f</sup> clk                    | Serial Data Clock Frequency (Note: Refer to Clock t <sub>w</sub> Below) | 1             | 2.5<br>4.5<br>5.5    | dc to 3.0<br>dc to 4.0<br>dc to 4.0 | MHz  |
| <sup>t</sup> PLH <sup>, t</sup> PHL | Maximum Propagation Delay, CLK to D <sub>out</sub>                      | 1, 5          | 2.5<br>4.5<br>5.5    | 150<br>85<br>85                     | ns   |
| <sup>t</sup> PLZ <sup>, t</sup> PHZ | Maximum Disable Time, D <sub>out</sub> Active to High Impedance         | 2, 6          | 2.5<br>4.5<br>5.5    | 300<br>200<br>200                   | ns   |
| <sup>t</sup> PZL <sup>, t</sup> PZH | Access Time, D <sub>out</sub> High Impedance to Active                  | 2, 6          | 2.5<br>4.5<br>5.5    | 0 to 200<br>0 to 100<br>0 to 100    | ns   |
| <sup>t</sup> TLH <sup>, t</sup> THL | Maximum Output Transition Time, D <sub>OUt</sub> CL = 50 pF             | 1, 5          | 2.5<br>4.5<br>5.5    | 150<br>50<br>50                     | ns   |
|                                     | CL = 200 pF                                                             | 1, 5          | 2.5<br>4.5<br>5.5    | 900<br>150<br>150                   | ns   |
| C <sub>in</sub>                     | Maximum Input Capacitance – Din, ENB, CLK                               |               | —                    | 10                                  | pF   |
| Cout                                | Maximum Output Capacitance – Dout                                       |               | _                    | 10                                  | pF   |

**TIMING REQUIREMENTS** (  $T_A = -40$  to + 85°C, Input  $t_f = t_f = 10$  ns unless otherwise indicated)

| Symbol                                             | Parameter                                            | Figure<br>No. | V <sub>DD</sub><br>V | Guaranteed<br>Limit | Unit |
|----------------------------------------------------|------------------------------------------------------|---------------|----------------------|---------------------|------|
| t <sub>su</sub> , t <sub>h</sub>                   | Minimum Setup and Hold Times, D <sub>in</sub> vs CLK | 3             | 2.5<br>4.5<br>5.5    | 55<br>40<br>40      | ns   |
| <sup>t</sup> su <sup>, t</sup> h, <sup>t</sup> rec | Minimum Setup, Hold, and Recovery Times, ENB vs CLK  | 4             | 2.5<br>4.5<br>5.5    | 135<br>100<br>100   | ns   |
| <sup>t</sup> w(H)                                  | Minimum Inactive–High Pulse Width, ENB               | 4             | 2.5<br>4.5<br>5.5    | 400<br>300<br>300   | ns   |
| t <sub>W</sub>                                     | Minimum Pulse Width, CLK                             | 1             | 2.5<br>4.5<br>5.5    | 166<br>125<br>125   | ns   |
| t <sub>r</sub> , t <sub>f</sub>                    | Maximum Input Rise and Fall Times, CLK               | 1             | 2.5<br>4.5<br>5.5    | 100<br>100<br>100   | μs   |

### SWITCHING WAVEFORMS











Figure 3.



Figure 4.



\* Includes all probe and fixture capacitance.





\* Includes all probe and fixture capacitance.

**Figure 6. Test Circuit** 

## **LOOP SPECIFICATIONS** ( $T_A = -40$ to $+85^{\circ}C$ )

|                                       |                                                                                   |                                                                                                                                                                                 | Figure | V <sub>DD</sub>          | Guaranteed Range       |                          |      |
|---------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------|------------------------|--------------------------|------|
| Symbol                                | Parameter                                                                         | Test Condition                                                                                                                                                                  | No.    | v                        | Min                    | Max                      | Unit |
| f                                     | Input Frequency, f <sub>in</sub>                                                  | $V_{in} \ge 500 \text{ mV } p$ -p Sine Wave, N Counter Set to Divide Ratio Such that $f_V \le 2 \text{ MHz}$                                                                    | 7      | 2.5<br>3.0<br>4.5<br>5.5 | 5*<br>5*<br>25*<br>45* | TBD<br>100<br>185<br>185 | MHz  |
| f                                     | Input Frequency, OSC <sub>in</sub><br>Externally Driven with ac–Coupled<br>Signal | $\begin{array}{l} V_{in} \geq 1 \ V \ p-p \ Sine \ Wave, \\ OSC_{out} = No \ Connect, \\ R \ Counter \ Set \ to \ Divide \ Ratio \\ Such \ that \ f_R \leq 2 \ MHz \end{array}$ | 8      | 2.5<br>3.0<br>4.5<br>5.5 | 1*<br>1*<br>1*<br>1*   | 12<br>14<br>25<br>25     | MHz  |
| <sup>f</sup> XTAL                     | Crystal Frequency, OSC <sub>in</sub> and OSC <sub>out</sub>                       | $C1 \le 30 \text{ pF}$<br>$C2 \le 30 \text{ pF}$<br>Includes Stray Capacitance                                                                                                  | 9      | 2.5<br>3.0<br>4.5<br>5.5 | 2<br>2<br>2<br>2       | 12<br>12<br>15<br>15     | MHz  |
| fout                                  | Output Frequency, REF <sub>out</sub>                                              | C <sub>L</sub> = 30 pF                                                                                                                                                          | 10, 12 | 2.5<br>4.5<br>5.5        | dc<br>dc<br>dc         | TBD<br>10<br>10          | MHz  |
| f                                     | Operating Frequency of the<br>Phase Detectors                                     |                                                                                                                                                                                 |        | 2.5<br>4.5<br>5.5        | dc<br>dc<br>dc         | TBD<br>2<br>2            | MHz  |
| tw                                    | Output Pulse Width, $\phi_{R}, \phi_{V},$ and LD                                  | $f_R$ in Phase with $f_V$<br>C <sub>L</sub> = 50 pF                                                                                                                             | 11, 12 | 2.5<br>4.5<br>5.5        | TBD<br>20<br>16        | TBD<br>100<br>90         | ns   |
| <sup>t</sup> TLH,<br><sup>t</sup> THL | Output Transition Times, $\phi_R, \phi_V, LD, f_R$ , and $f_V$                    | C <sub>L</sub> = 50 pF                                                                                                                                                          | 11, 12 | 2.5<br>4.5<br>5.5        |                        | TBD<br>65<br>60          | ns   |
| C <sub>in</sub>                       | Input Capacitance f <sub>in</sub><br>OSC <sub>in</sub>                            |                                                                                                                                                                                 | —      |                          | _                      | 7<br>7                   | pF   |

\* If lower frequency is desired, use wave shaping or higher amplitude sinusoidal signal in ac-coupled case. Also, see Figure 22 for dc decoupling.



Figure 7. Test Circuit





Figure 9. Test Circuit



Figure 10. Switching Waveform



Figure 11. Switching Waveform



Figure 12. Test Circuit

### **DIGITAL INTERFACE PINS**

### Din

### Serial Data Input (Pin 5)

The bit stream begins with the most significant bit (MSB) and is shifted in on the low-to-high transition of CLK. The bit pattern is 1 byte (8 bits) long to access the C or configuration register, 2 bytes (16 bits) to access the N register, or 3 bytes (24 bits) to access the R register. Additionally, the R register can be accessed with a 15-bit transfer (see Table 1). An optional pattern which resets the device is shown in Figure 13. The values in the C, N, and R registers do not change during shifting because the transfer of data to the registers is controlled by ENB.

The bit stream needs neither address nor steering bits due to the innovative BitGrabber registers. Therefore, all bits in the stream are available to be data for the three registers. Random access of any register is provided (i.e., the registers may be accessed in any sequence). Data is retained in the registers over a supply range of 2.5 to 5.5 V. The formats are shown in Figures 13, 14, 15, and 16.

 $D_{in}$  typically switches near 50% of  $V_{DD}$  to maximize noise immunity. This input can be directly interfaced to CMOS devices with outputs guaranteed to switch near rail-to-rail. When interfacing to NMOS or TTL devices, either a level shifter (MC74HC14A, MC14504B) or pull-up resistor of 1 to 10 k\Omega must be used. Parameters to consider when sizing the resistor are worst-case  $I_{OL}$  of the driving device, maximum tolerable power consumption, and maximum data rate.

| (MSBs are shifted in first, $C0$ , N0, and R0 are the LSBs) |                      |                     |  |  |  |
|-------------------------------------------------------------|----------------------|---------------------|--|--|--|
| Number<br>of Clocks                                         | Accessed<br>Register | Bit<br>Nomenclature |  |  |  |
| 4 + 5                                                       | (Reset)              |                     |  |  |  |
| 8                                                           | C Register           | C7, C6, C5,, C0     |  |  |  |
| 16                                                          | N Register           | N15, N14, N13,, N0  |  |  |  |
| 15 or 24                                                    | R Register           | R14, R13, R12,, R0  |  |  |  |
| Other Values $\leq$ 32                                      | None                 |                     |  |  |  |
| Values > 32                                                 | See Figures          |                     |  |  |  |
|                                                             | 24 — 31              |                     |  |  |  |

Table 1. Register Access

### CLK Serial Data Clock Input (Pin 7)

Low-to-high transitions on Clock shift bits available at  $D_{in}$ , while high-to-low transitions shift bits from  $D_{out}$ . The chip's 16–1/2–stage shift register is static, allowing clock rates down to dc in a continuous or intermittent mode.

Four clock cycles followed by five clock cycles are needed to reset the device; this is optional. Eight clock cycles are required to access the C register. Sixteen clock cycles are needed for the N register. Either 15 or 24 cycles can be used to access the R register (see Table 1 and Figures 13, 14, 15, and 16). For cascaded devices, see Figures 24 - 31.

CLK typically switches near 50% of V<sub>DD</sub> and has a Schmitt-triggered input buffer. Slow CLK rise and fall times are allowed. See the last paragraph of  $D_{in}$  for more information.

### NOTE

To guarantee proper operation of the power–on reset (POR) circuit, the CLK pin must be held at the potential of either the V<sub>SS</sub> or V<sub>DD</sub> pin during power up. That is, the CLK input should not be floated or toggled while the V<sub>DD</sub> pin is ramping from 0 to at least 2.5 V. If control of the CLK pin is not practical during power up, the initialization sequence shown in Figure 13 must be used.

### ENB

### Active-Low Enable Input (Pin 6)

This pin is used to activate the serial int<u>erfac</u>e to allow the transfer of data to/from the device. When ENB is in an inactive high state, shifting is inhibited, D<sub>out</sub> is forced to the high-impedance state, and the port<u>ish</u>eld in the initialized state. To transfer data to the device, ENB (which must start inactive high) is taken low, a serial transfer is made via D<sub>in</sub> and CLK, and ENB is taken back high. The low-to-high transition on ENB transfers data to the C, N, or R register depending on the data stream length per Table 1.

### NOTE

Transitions on ENB must not be attempted while CLK is high. This puts the device out of synchronization with the microcontroller. Resynchronization occurs when ENB is high and CLK is low.

This input is also Schmitt–triggered and switches near 50% of V<sub>DD</sub>, thereby minimizing the chance of loading erroneous data into the registers. See the last paragraph of  $D_{in}$  for more information.

### Dout

### Three–State Serial Data Output (Pin 8)

Data is transferred out of the 16-1/2-stage shift register through  $D_{OUt}$  on the high-to-low transition of CLK. This output is a No Connect, unless used in one of the manners discussed below.

D<sub>out</sub> could be fed back to an MCU/MPU to perform a wraparound test of serial data. This could be part of a system check conducted at power up to test the integrity of the system's processor, PC board traces, solder joints, etc.

The pin could be monitored at an in-line QA test during board manufacturing.

Finally, D<sub>out</sub> facilitates troubleshooting a system and permits cascading devices.

### **REFERENCE PINS**

### OSCin/OSCout

### Reference Oscillator Input/Output (Pins 1, 2)

These pins form a reference oscillator when connected to terminals of an external parallel–resonant crystal. Frequency–setting capacitors of appropriate values as recommended by the crystal supplier are connected from each pin to ground (up to a maximum of 30 pF each, including stray capacitance). An external feedback resistor of 1 to 15 M $\Omega$  is connected directly across the pins to ensure linear operation of the amplifier. The required connections for the components are shown in Figure 9. If desired, an external clock source can be ac coupled to  $OSC_{in}$ . A 0.01  $\mu$ F coupling capacitor is used for measurement purposes and is the minimum size recommended for applications. An external feedback resistor of approximately 10 M $\Omega$  is required across the  $OSC_{in}$  and  $OSC_{out}$  pins in the ac-coupled case (see Figure 8).  $OSC_{out}$  is an internal node on the device and should not be used to drive any loads (i.e.,  $OSC_{out}$  is unbuffered). However, the buffered REF<sub>out</sub> is available to drive external loads.

The external signal level must be at least  $1 \vee p-p$ ; the maximum frequencies are given in the **Loop Specifications** table. These maximum frequencies apply for R Counter divide ratios as indicated in the table. For very small ratios, the maximum frequency is limited to the divide ratio times 2 MHz. (Reason: the phase/frequency detectors are limited to a maximum input frequency of 2 MHz.)

If an external source is available which swings rail-to-rail (V<sub>DD</sub> to V<sub>SS</sub>), then dc coupling can be used. In the dccoupled case, no external feedback resistor is needed. OSC<sub>out</sub> must be a No Connect to avoid loading an internal node on the device, as noted above. *For frequencies below 1 MHz, dc coupling must be used*. The R counter is a static counter and may be operated down to dc. However, wave shaping by a CMOS buffer may be required to ensure fast rise and fall times into the OSC<sub>in</sub> pin. See Figure 22.

Each rising edge on the OSC<sub>in</sub> pin causes the R counter to decrement by one.

### REFout

### **Reference Frequency Output (Pin 3)**

This output is the buffered output of the crystal–generated reference frequency or externally provided reference source. This output may be enabled, disabled, or scaled via bits in the C register (see Figure 14).

REF<sub>out</sub> can be used to drive a microprocessor clock input, thereby saving a crystal. Upon power up, the on-chip power-on-initialize circuit forces REF<sub>out</sub> to the OSC<sub>in</sub> divided-by-8 mode.

REF<sub>out</sub> is capable of operation to 10 MHz; see the **Loop Specifications** table. Therefore, divide values for the reference divider are restricted to two or higher for OSC<sub>in</sub> frequencies above 10 MHz.

If unused, the pin should be floated and should be disabled via the C register to minimize dynamic power consumption and electromagnetic interference (EMI).

### **COUNTER OUTPUT PINS**

### fR

### R Counter Output (Pin 9)

This signal is the buffered output of the 15–stage R counter.  $f_R$  can be enabled or disabled via the C register (patented). The output is disabled (static low logic level) upon power up. If unused, the output should be left disabled and unconnected to minimize interference with external circuitry.

The  $f_R$  signal can be used to verify the R counter's divide ratio. This ratio extends from 5 to 32,767 and is determined by the binary value loaded into the R register. Also, direct access to the phase detector via the OSC<sub>in</sub> pin is allowed by choosing a divide value of 1 (see Figure 15). The maximum frequency which the phase detectors operate is 2 MHz. Therefore, the frequency of  $f_R$  must not exceed 2 MHz.

When activated, the  $f_{R}$  signal appears as normally low and pulses high.

### fy

### N Counter Output (Pin 10)

This signal is the buffered output of the 16–stage N counter.  $f_V$  can be enabled or disabled via the C register (patented). The output is disabled (static low logic level) upon power up. If unused, the output should be left disabled and unconnected to minimize interference with external circuitry.

The fV signal can be used to verify the N counter's divide ratio. This ratio extends from 40 to 65,535 and is determined by the binary value loaded into the N register. The maximum frequency which the phase detectors operate is 2 MHz. Therefore, the frequency of fV must not exceed 2 MHz.

When activated, the  $f_{\rm V}$  signal appears as normally low and pulses high.

### LOOP PINS

fin

### Frequency Input (Pin 4)

This pin is a frequency input from the VCO. This pin feeds the on–chip amplifier which drives the N counter. This signal is normally sourced from an external voltage–controlled oscillator (VCO), and is ac–coupled into f<sub>in</sub>. A 100 pF coupling capacitor is used for measurement purposes and is the minimum size recommended for applications (see Figure 7). The frequency capability of this input is dependent on the supply voltage as listed in the **Loop Specifications** table. For small divide ratios, the maximum frequency is limited to the divide ratio times 2 MHz. (Reason: the phase/frequency detectors are limited to a maximum frequency of 2 MHz.)

For signals which swing from at least the V<sub>IL</sub> to V<sub>IH</sub> levels listed in the **Electrical Characteristics** table, dc coupling may be used. Also, for low frequency signals (less than the minimum frequencies shown in the **Loop Specifications** table), dc coupling is a requirement. The N counter is a static counter and may be operated down to dc. However, wave shaping by a CMOS buffer may be required to ensure fast rise and fall times into the f<sub>in</sub> pin. See Figure 22.

Each rising edge on the  $f_{\mbox{in}}$  pin causes the N counter to decrement by 1.

### PDout

# Single–Ended Phase/Frequency Detector Output (Pin 13)

This is a three–state output for use as a loop error signal when combined with an external low–pass filter. Through use of a Motorola patented technique, the detector's dead zone has been eliminated. Therefore, the phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detector is described below and is shown in Figure 17.

POL bit (C7) in the C register = low (see Figure 14)

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ : negative pulses from high impedance

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R$ : positive pulses from high impedance

Frequency and Phase of  $f_V = f_R$ : essentially high–impe– dance state; voltage at pin determined by loop filter

POL bit (C7) = high

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ : positive pulses from high impedance

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R$ : negative pulses from high impedance

Frequency and Phase of  $f_V = f_R$ : essentially high–impe– dance state; voltage at pin determined by loop filter This output can be enabled, disabled, and inverted via the C register. If desired, PD<sub>out</sub> can be forced to the high–impe–dance state by utilization of the disable feature in the C register (patented).

# $\phi_R$ and $\phi_V$ Double–Ended Phase/Frequency Detector Outputs (Pins 14, 15)

These outputs can be combined externally to generate a loop error signal. Through use of a Motorola patented technique, the detector's dead zone has been eliminated. Therefore, the phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detector is described below and is shown in Figure 17.

POL bit (C7) in the C register = low (see Figure 14)

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R: \phi_V =$  negative pulses,  $\phi_R =$  essentially high

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R: \phi_V =$  essentially high,  $\phi_R =$  negative pulses

Frequency and Phase of  $f_V = f_R$ :  $\phi_V$  and  $\phi_R$  remain essentially high, except for a small minimum time period when both pulse low in phase

POL bit (C7) = high

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ :  $\phi_R$  = negative pulses,  $\phi_V$  = essentially high

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R$ :  $\phi_R$  = essentially high,  $\phi_V$  = negative pulses

Frequency and Phase of  $f_V = f_R$ :  $\phi_V$  and  $\phi_R$  remain essentially high, except for a small minimum time period when both pulse low in phase

These outputs can be enabled, disabled, and interchanged via the C register (patented).

### LD

### Lock Detector Output (Pin 11)

This output is essentially at a high level with narrow low– going pulses when the loop is locked ( $f_R$  and  $f_V$  of the same phase and frequency). The output pulses low when  $f_V$  and  $f_R$ are out of phase or different frequencies (see Figure 17).

This output can be enabled and disabled via the C register (patented). Upon power up, on-chip initialization circuitry disables LD to a static low logic level to prevent a false "lock" signal. If unused, LD should be disabled and left open.

### POWER SUPPLY

### VDD

### Most Positive Supply Potential (Pin 16)

This pin may range from + 2.5 to 5.5 V with respect to V<sub>SS</sub>. For optimum performance, V<sub>DD</sub> should be bypassed to V<sub>SS</sub> using low–inductance capacitor(s) mounted very close to the device. Lead lengths on the capacitor(s) should be minimized. (The very fast switching speed of the device causes current spikes on the power leads.)

### Vss

### Most Negative Supply Potential (Pin 12)

This pin is usually ground. For measurement purposes, the  $\mathsf{V}_{SS}$  pin is tied to a ground plane.





### Figure 13. Reset Sequence



\* At this point, the new byte is transferred to the C register and stored. No other registers are affected.

- C7 POL: Selects the output polarity of the phase/frequency detectors. When set high, this bit inverts  $PD_{out}$  and interchanges the  $\phi_R$  function with  $\phi_V$  as depicted in Figure 17. Also see the phase detector output pin descriptions for more information. This bit is cleared low at power up.
- C6 PDA/B: Selects which phase/frequency detector is to be used. When set high, enables the output of phase/frequency detector A (PD<sub>out</sub>) and disables phase/frequency detector B by forcing  $\phi_R$  and  $\phi_V$  to the static high state. When cleared low, phase/frequency detector B is enabled ( $\phi_R$  and  $\phi_V$ ) and phase/frequency detector A is disabled with PD<sub>out</sub> forced to the high–impedance state. This bit is cleared low at power up.
  - C5 LDE: Enables the lock detector output when set high. When the bit is cleared low, the LD output is forced to a static low level. This bit is cleared low at power up.
- C4 C2, OSC2 OSC0: Reference output controls which determine the REF<sub>out</sub> characteristics as shown below. Upon power up, the bits are initialized such that OSC<sub>in</sub>/8 is selected.

| C4 | C3 | C2 | REF <sub>out</sub> Frequency |
|----|----|----|------------------------------|
| 0  | 0  | 0  | dc (Static Low)              |
| 0  | 0  | 1  | OSC <sub>in</sub>            |
| 0  | 1  | 0  | OSC <sub>in</sub> /2         |
| 0  | 1  | 1  | OSC <sub>in</sub> /4         |
| 1  | 0  | 0  | OSC <sub>in</sub> /8         |
| 1  | 0  | 1  | OSC <sub>in</sub> /16        |
| 1  | 1  | 0  | OSC <sub>in</sub> /8         |
| 1  | 1  | 1  | OSC <sub>in</sub> /16        |

- $\label{eq:C1} C1-f_VE: \quad \mbox{Enables the } f_V \mbox{ output when set high. When cleared low, the } f_V \mbox{ output is forced to a static low level. The bit is cleared low upon power up.}$
- $C0 f_RE$ : Enables the  $f_R$  output when set high. When cleared low, the  $f_R$  output is forced to a static low level. The bit is cleared low upon power up.

### Figure 14. C Register Access and Format (8 Clock Cycles are Used)





\* At this point, the two new bytes are transferred to the N register and stored. No other registers are affected. In addition, the N and R counters are jam–loaded and begin counting down together.





V<sub>H</sub> = High voltage level

V<sub>L</sub> = Low voltage level

\*At this point, when both f<sub>R</sub> and f<sub>V</sub> are in phase, both the sinking and sourcing output FETs are turned on for a very short interval. NOTE: The PD<sub>out</sub> generates error pulses during out–of–lock conditions. When locked in phase and frequency, the output is high impedance and the voltage at that pin is determined by the low–pass filter capacitor. PD<sub>out</sub>, φ<sub>R</sub>, and φ<sub>V</sub> are shown with the polarity bit (POL) = low; see Figure 14 for POL.

### Figure 17. Phase/Frequency Detectors and Lock Detector Output Waveforms

### **DESIGN CONSIDERATIONS**

### **CRYSTAL OSCILLATOR CONSIDERATIONS**

The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers.

### Use of a Hybrid Crystal Oscillator

Commercially available temperature–compensated crystal oscillators (TCXOs) or crystal–controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of CMOS logic levels at the output may be direct or dc coupled to OSC<sub>in</sub>. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac coupling to OSC<sub>in</sub> may be used (see Figure 8).

For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications.

### **Design an Off-Chip Reference**

The user may design an off-chip crystal oscillator using discrete transistors or ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to OSC<sub>in</sub> (see Figure 18). For large amplitude signals (standard CMOS logic levels), dc coupling is used.

### Use of the On-Chip Oscillator Circuitry

The on-chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 18.

The crystal should be specified for a loading capacitance (C<sub>L</sub>) which does not exceed 20 pF when used at the highest operating frequencies listed in the **Loop Specifications** table. Larger C<sub>L</sub> values are possible for lower frequencies. Assuming R1 = 0  $\Omega$ , the shunt load capacitance (C<sub>L</sub>) presented across the crystal can be estimated to be:

$$C_{L} = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_{a} + C_{stray} + \frac{C1 \cdot C2}{C1 + C2}$$

where

C<sub>in</sub> = 5 pF (see Figure 19)

Cout = 6 pF (see Figure 19)

 $C_a = 1 \text{ pF}$  (see Figure 19)

C1 and C2 = external capacitors (see Figure 18)

C<sub>stray</sub> = the total equivalent external circuit stray capacitance appearing across the crystal terminals

The oscillator can be "trimmed" on–frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC<sub>in</sub> and OSC<sub>OUt</sub> pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. Circuit stray capacitance can also be handled by adding the appropriate stray value to the values for C<sub>in</sub> and C<sub>OUt</sub>. For this approach, the term C<sub>Stray</sub> becomes 0 in the above expression for C<sub>L</sub>.

Power is dissipated in the effective series resistance of the crystal,  $R_e$ , in Figure 20. The maximum drive level specified

by the crystal manufacturer represents the maximum stress that the crystal can withstand without damage or excessive shift in operating frequency. R1 in Figure 18 limits the drive level. The use of R1 is not necessary in most cases.

To verify that the maximum dc supply voltage does not cause the crystal to be overdriven, monitor the output frequency at the REF<sub>out</sub> pin (OSC<sub>out</sub> is not used because loading impacts the oscillator). The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal decreases in frequency or becomes unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start–up time is proportional to the value of R1.

Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful (see Table 2).



\* May be needed in certain cases. See text.

Figure 18. Pierce Crystal Oscillator Circuit



Figure 19. Parasitic Capacitances of the Amplifier and C<sub>stray</sub>



NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal).

### Figure 20. Equivalent Crystal Networks

### **RECOMMENDED READING**

Technical Note TN-24, Statek Corp.

Technical Note TN–7, Statek Corp.

E. Hafner, "The Piezoelectric Crystal Unit–Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2, Feb. 1969.

D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", *Electro–Technology*, June 1969.

P. J. Ottowitz, "A Guide to Crystal Selection", *Electronic Design*, May 1966.

D. Babin, "Designing Crystal Oscillators", *Machine Design*, March 7, 1985.

D. Babin, "Guidelines for Crystal Oscillator Design", *Machine Design*, April 25, 1985.

| Name                        | Address                                      | Phone          |
|-----------------------------|----------------------------------------------|----------------|
| United States Crystal Corp. | 3605 McCart Ave., Ft. Worth, TX 76110        | (817) 921–3013 |
| Crystek Crystal             | 2351 Crystal Dr., Ft. Myers, FL 33907        | (813) 936–2109 |
| Statek Corp.                | 512 N. Main St., Orange, CA 92668            | (714) 639–7810 |
| Fox Electronics             | 5570 Enterprise Parkway, Ft. Myers, FL 33905 | (813) 693–0099 |

NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers.

### PHASE-LOCKED LOOP — LOW PASS FILTER DESIGN



NOTE:

For (C), R<sub>1</sub> is frequently split into two series resistors; each resistor is equal to R<sub>1</sub> divided by 2. A capacitor C<sub>C</sub> is then placed from the midpoint to ground to further filter the error pulses. The value of C<sub>C</sub> should be such that the corner frequency of this network does not significantly affect  $\omega_n$ .

DEFINITIONS:

N = Total Division Ratio in Feedback Loop

 $K_{\varphi}$  (Phase Detector Gain) = V<sub>DD</sub>/  $4\pi$  V/radian for PD<sub>out</sub>

 $K_{\phi}$  (Phase Detector Gain) =  $V_{DD}/2\pi$  V/radian for  $\phi_V$  and  $\phi_R$ 

$$K_{VCO} (VCO \text{ Gain}) = \frac{2\pi\Delta f_{VCO}}{\Delta V_{VCO}}$$

For a nominal design starting point, the user might consider a damping factor  $\zeta \approx 0.7$  and a natural loop frequency  $\omega_n \approx (2\pi f_R/50)$  where  $f_R$  is the frequency at the phase detector input. Larger  $\omega_n$  values result in faster loop lock times and, for similar sideband filtering, higher  $f_R$ -related VCO sidebands.

### RECOMMENDED READING:

Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979.

Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980.

Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976.

Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981.

Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983.

Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978.

Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980.

Seidman, Arthur H., Integrated Circuits Applications Handbook, Chapter 17, pp. 538–586. New York, John Wiley & Sons.

Fadrhons, Jan, "Design and Analyze PLLs on a Programmable Calculator," EDN. March 5, 1980.

AN535, Phase–Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970.

AR254, Phase–Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from *Electronic Design*, 1987.

AN1207, The MC145170 in Basic HF and VHF Oscillators, Motorola Semiconductor Products, Inc., 1992.



### NOTES:

- The φ<sub>R</sub> and φ<sub>V</sub> outputs are fed to an external combiner/loop filter. See the Phase–Locked Loop — Low–Pass Filter Design page for additional information. The φ<sub>R</sub> and φ<sub>V</sub> outputs swing rail–to–rail. Therefore, the user should be careful not to exceed the common mode input range of the op amp used in the combiner/loop filter.
- 2. For optimum performance, bypass the  $V_{\mbox{DD}}$  pin to  $V_{\mbox{SS}}$  (GND) with one or more low-inductance capacitors.
- 3. The R counter is programmed for a divide value = OSC<sub>in</sub>/f<sub>R</sub>. Typically, f<sub>R</sub> is the tuning resolution required for the VCO. Also, the VCO frequency divided by  $f_R = N$ , where N is the divide value of the N counter.
- 4. May be an R-C low-pass filter.

### Figure 21. Example Application



NOTE: The signals at Points A and B may be low-frequency sinusoidal or square waves with slow edge rates or noisy signal edges. At Points C and D, the signals are cleaned up, have sharp edge rates, and rail-to-rail signal swings. With signals as described at Points C and D, the MC145170-1 is guaranteed to operate down to a frequency as low as dc.

### Figure 22. Low Frequency Operation Using dc Coupling



| Marker | Frequency<br>(MHz) | Resistance<br>(Ω) | Reactance<br>(Ω) | Capacitance<br>(pF) |
|--------|--------------------|-------------------|------------------|---------------------|
| 1      | 5                  | 2390              | - 5900           | 5.39                |
| 2      | 100                | 39.2              | - 347            | 4.58                |
| 3      | 150                | 25.8              | - 237            | 4.48                |
| 4      | 185                | 42.6              | - 180            | 4.79                |





NOTES:

1. The 33 k $\Omega$  resistor is needed to prevent the D<sub>in</sub> pin from floating. (The D<sub>out</sub> pin is a three–state output.) 2. See related Figures 25, 26, and 27.

### Figure 24. Cascading Two MC145170–1 Devices



Cascaded MC145170–1 Devices

Figure 26. Accessing the R Registers of Two Cascaded MC145170–1 Devices



Figure 27. Accessing the N Registers of Two Cascaded MC145170–1 Devices



NOTES:

- The 33 kΩ resistor is needed to prevent the D<sub>in</sub> pin from floating. (The D<sub>out</sub> pin is a three–state output.)
  This PLL Frequency Synthesizer may be a MC145190, MC145191, MC145192, MC145200, or MC145201.
  See related Figures 29, 30, and 31.

Figure 28. Cascading Two Different Device Types



**Different Device Types** 

Figure 30. Accessing the A and R Registers of **Two Different Device Types** 





Figure 31. Accessing the R and N Registers of Two Different Device Types

### PACKAGE DIMENSIONS

**P SUFFIX** PLASTIC DIP (DUAL-IN-LINE PACKAGE) CASE 648-08



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL.

|     | INC       | HES   | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 0.740     | 0.770 | 18.80       | 19.55 |
| В   | 0.250     | 0.270 | 6.35        | 6.85  |
| С   | 0.145     | 0.175 | 3.69        | 4.44  |
| D   | 0.015     | 0.021 | 0.39        | 0.53  |
| F   | 0.040     | 0.70  | 1.02        | 1.77  |
| G   | 0.100 BSC |       | 2.54 BSC    |       |
| Н   | 0.050 BSC |       | 1.27 BSC    |       |
| J   | 0.008     | 0.015 | 0.21        | 0.38  |
| Κ   | 0.110     | 0.130 | 2.80        | 3.30  |
| L   | 0.295     | 0.305 | 7.50        | 7.74  |
| М   | 0°        | 10 °  | 0 °         | 10 °  |
| S   | 0.020     | 0.040 | 0.51        | 1.01  |

D SUFFIX SOG (SMALL-OUTLINE GULL-WING) PACKAGE CASE 751B-05



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- 2. 3.
- CUNITOLLING DIMENSION: MILLIME TER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR DEDTUTIENDI ALL QUARLE DAMBAR 4.
- 5. PROTRUSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN   | IETERS | INCHES    |       |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 9.80     | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80     | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35     | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35     | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40     | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27 BSC |        | 0.050 BSC |       |  |
| J   | 0.19     | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10     | 0.25   | 0.004     | 0.009 |  |
| М   | 0 °      | 7°     | 0 °       | 7°    |  |
| Р   | 5.80     | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25     | 0.50   | 0.010     | 0.019 |  |

### DT SUFFIX TSSOP (THIN SHRUNK SMALL-OUTLINE PACKAGE) CASE 948C-03



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death maleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "" are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244–6609 INTERNET: http://Design-NET.com

 $\Diamond$ 

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



