# **4-Bit Serial/Parallel Converter**

The MC10/100E445 is an integrated 4-bit serial to parallel data converter. The device is designed to operate for NRZ data rates of up to 2.0Gb/s. The chip generates a divide by 4 and a divide by 8 clock for both 4-bit conversion and a two chip 8-bit conversion function. The conversion sequence was chosen to convert the first serial bit to Q0, the second to Q1 etc.

- On-Chip Clock ÷4 and ÷8
- 2.0Gb/s Data Rate Capability
- Differential Clock and Serial Inputs
- VBB Output for Single-Ended Input Applications
- Asynchronous Data Synchronization
- Mode Select to Expand to 8-Bits
- Internal 75kΩ Input Pulldown Resistors
- Extended 100E V<sub>EE</sub> Range of -4.2V to -5.46V

Two selectable serial inputs provide a loopback capability for testing purposes when the device is used in conjunction with the E446 parallel to serial converter.

The start bit for conversion can be moved using the SYNC input. A single pulse applied asynchronously for at least two input clock cycles shifts the start bit for conversion from Qn to Qn–1. For each additional shift required an additional pulse must be applied to the SYNC input. Asserting the SYNC input will force the internal clock dividers to "swallow" a clock pulse, effectively shifting a bit from the Qn to the Qn–1 output (see Timing Diagram B).



MC10E445

MC100E445

The MODE input is used to select the conversion mode of the device. With the MODE input LOW, or open, the device will function as a 4-bit converter. When the mode input is driven HIGH the data on the output will change on every eighth clock cycle thus allowing for an 8-bit conversion scheme using two E445's. When cascaded in an 8-bit conversion scheme the devices will not operate at the 2.0Gb/s data rate of a single device. Refer to the applications section of this data sheet for more information on cascading the E445.

For lower data rate applications a V<sub>BB</sub> reference voltage is supplied for single-ended inputs. When operating at clock rates above 500MHz differential input signals are recommended. For single-ended inputs the V<sub>BB</sub> pin is tied to the inverting differential input and bypassed via a 0.01µF capacitor. The V<sub>BB</sub> provides the switching reference for the input differential amplifier. The V<sub>BB</sub> can also be used to AC couple an input signal, for more information on AC coupling refer to the interfacing section of the design guide in the ECLinPS<sup>™</sup> data book.

Upon power-up the internal flip-flops will attain a random state. To synchronize multiple E445's in a system the master reset must be asserted.

#### **PIN NAMES**

| Pin               | Function                         |
|-------------------|----------------------------------|
| SINA, <u>SINA</u> | Differential Serial Data Input A |
| SINB, SINB        | Differential Serial Data Input B |
| SEL               | Serial Input Selector Pin        |
| Q0-Q3             | Parallel Data Outputs            |
| CLK, CLK.         | Differential Clock Inputs        |
| CL/4, <u>CL/4</u> | Differential ÷4 Clock Output     |
| CL/8, CL/8        | Differential ÷8 Clock Output     |
| MODE              | Conversion Mode 4-Bit/8-Bit      |
| SYNCH             | Conversion Synchronizing Input   |

#### **FUNCTION TABLES**

| Mode | Conversion | SEL | Serial Input |  |  |  |
|------|------------|-----|--------------|--|--|--|
| L    | 4-Bit      | H   | A            |  |  |  |
| H    | 8-Bit      | L   | B            |  |  |  |





7/96

LOGIC DIAGRAM



# **DC CHARACTERISTICS** (VEE = VEE(min) to VEE(max); VCC = VCCO = GND)

|                 |                                                           | 0°C            |            | 25°C           |                |            | 85°C           |                |            |                |      |           |
|-----------------|-----------------------------------------------------------|----------------|------------|----------------|----------------|------------|----------------|----------------|------------|----------------|------|-----------|
| Symbol          | Characteristic                                            | Min            | Тур        | Max            | Min            | Тур        | Max            | Min            | Тур        | Max            | Unit | Condition |
| Чн              | Input HIGH Current                                        |                |            | 150            |                |            | 150            |                |            | 150            | μA   |           |
| VOH             | Ouput HIGH Current<br>10E (SOUT Only)<br>100E (SOUT Only) | -1020<br>-1025 |            | -790<br>-830   | -980<br>-1025  |            | -760<br>-830   | -910<br>-1025  |            | -670<br>-830   | V    | 1<br>1    |
| V <sub>BB</sub> | Output Reference Voltage<br>10E<br>100E                   | -1.38<br>-1.38 |            | -1.27<br>-1.26 | -1.35<br>-1.38 |            | -1.25<br>-1.26 | -1.31<br>-1.38 |            | -1.19<br>-1.26 | V    |           |
| IEE             | Power Supply Current<br>10E<br>100E                       |                | 154<br>154 | 185<br>185     |                | 154<br>154 | 185<br>185     |                | 154<br>177 | 185<br>212     | mA   |           |

 The maximum V<sub>OH</sub> limit was relaxed from standard ECL due to the high frequency output design. All other outputs are specified with the standard 10E and 100E V<sub>OH</sub> levels.

# AC CHARACTERISTICS (V<sub>EE</sub> = V<sub>EE</sub>(min) to V<sub>EE</sub>(max); V<sub>CC</sub> = V<sub>CCO</sub> = GND)

|                                      |                                                                                      | O°C                         |                             | 25°C                         |                             |                             | 85°C                         |                             |                             |                              |             |           |
|--------------------------------------|--------------------------------------------------------------------------------------|-----------------------------|-----------------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|-------------|-----------|
| Symbol                               | Characteristic                                                                       | Min                         | Тур                         | Max                          | Min                         | Тур                         | Max                          | Min                         | Тур                         | Max                          | Unit        | Condition |
| fMAX                                 | Maximum Conversion Frequency                                                         | 2.0                         |                             |                              | 2.0                         |                             |                              | 2.0                         |                             |                              | Gb/s<br>NRZ |           |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay to Output<br>CLK to Q<br>CLK to SOUT<br>CLK to CL/4<br>CLK to CL/8 | 1500<br>800<br>1100<br>1100 | 1800<br>975<br>1325<br>1325 | 2100<br>1150<br>1550<br>1550 | 1500<br>800<br>1100<br>1100 | 1800<br>975<br>1325<br>1325 | 2100<br>1150<br>1550<br>1550 | 1500<br>800<br>1100<br>1100 | 1800<br>975<br>1325<br>1325 | 2100<br>1150<br>1550<br>1550 | ps          |           |
| t <sub>s</sub>                       | Setup Time<br>SINA, SINB<br>SEL                                                      | -100<br>0                   | -250<br>-200                |                              | -100<br>0                   | -250<br>-200                |                              | -100<br>0                   | -250<br>-200                |                              | ps          |           |
| <sup>t</sup> h                       | Hold Time<br>SINA, SINB, SEL                                                         | 450                         | 300                         |                              | 450                         | 300                         |                              | 450                         | 300                         |                              | ps          |           |
| <sup>t</sup> RR                      | Reset Recovery Time                                                                  | 500                         | 300                         |                              | 500                         | 300                         |                              | 500                         | 300                         |                              | ps          |           |
| tpw                                  | Minimum Pulse Width<br>CLK, MR                                                       | 400                         |                             |                              | 400                         |                             |                              | 400                         |                             |                              | ps          |           |
| t <sub>r</sub><br>t <sub>f</sub>     | Rise/Fall Times<br>SOUT<br>Other                                                     | 100<br>200                  | 225<br>425                  | 350<br>650                   | 100<br>200                  | 225<br>425                  | 350<br>650                   | 100<br>200                  | 225<br>425                  | 350<br>650                   | ps          | 20%-80%   |

#### TIMING DIAGRAMS



Timing Diagram A. 1:4 Serial to Parallel Conversion



Timing Diagram B. 1:4 Serial to Parallel Conversion With SYNC Pulse

#### **APPLICATIONS INFORMATION**

The MC10E/100E445 is an integrated 1:4 serial to parallel converter. The chip is designed to work with the E446 device to provide both transmission and receiving of a high speed serial data path. The E445, can convert up to a 2.0Gb/s NRZ data stream into 4-bit parallel data. The device also provides a divide by four clock output to be used to synchronize the parallel data with the rest of the system.

The E445 features multiplexed dual serial inputs to provide test loop capability when used in conjunction with the E446. Figure 1 illustrates the loop test architecture. The architecture allows for the electrical testing of the link without requiring actual transmission over the serial data path medium. The SINA serial input of the E445 has an extra buffer delay and thus should be used as the loop back serial input.



Figure 1. Loopback Test Architecture

The E445 features a differential serial output and a divide by 8 clock output to facilitate the cascading of two devices to build a 1:8 demultiplexer. Figure 2 illustrates the architecture for a 1:8 demultiplexer using two E445's; the timing diagram for this configuration can be found on the following page. Notice the serial outputs (SOUT) of the lower order converter feed the serial inputs of the the higher order device. This feed through of the serial inputs bounds the upper end of the frequency of operation. The clock to serial output propagation delay plus the setup time of the serial input pins must fit into a single clock period for the cascade architecture to function properly. Using the worst case values for these two parameters from the data sheet, TPD CLK to SOUT = 1150ps and tS for SIN = -100ps, yields a minimum period of 1050ps or a clock frequency of 950MHz.

The clock frequency is significantly lower than that of a single converter, to increase this frequency some games can be played with the clock input of the higher order E445. By delaying the clock feeding the second E445 relative to the clock of the first E445 the frequency of operation can be

increased. The delay between the two clocks can be increased until the minimum delay of clock to serial out would potentially cause a serial bit to be swallowed (Figure 3).



Figure 2. Cascaded 1:8 Converter Architecture

With a minimum delay of 800ps on this output the clock for the lower order E445 cannot be delayed more than 800ps relative to the clock of the first E445 without potentially missing a bit of information. Because the setup time on the serial input pin is negative coincident excursions on the data and clock inputs of the E445 will result in correct operation.





# MC10E445 MC100E445

Perhaps the easiest way to delay the second clock relative to the first is to take advantage of the differential clock inputs of the E445. By connecting the clock for the second E445 to the complimentary clock input pin the device will clock a half a clock period after the first E445 (Figure 4). Utilizing this simple technique will raise the potential conversion frequency up to 1.4GHz. The divide by eight clock of the second E445 should be used to synchronize the parallel data to the rest of the system as the parallel data of the two E445's will no longer be synchronized. This skew problem between the outputs can be worked around as the parallel information will be static for eight more clock pulses.



Figure 4. Extended Frequency 1:8 Demultiplexer



**Timing Diagram A. 1:8 Serial to Parallel Conversion** 





Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and with such unintended or unauthorized sof Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

٥

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

![](_page_7_Picture_7.jpeg)

![](_page_7_Picture_8.jpeg)