## M66256FP 5120 × 8-BIT LINE MEMORY (FIFO) #### **DESCRIPTION** The M66256FP is a high-speed line memory with a FIFO (First In First Out) structure of 5120-word × 8-bit configuration which uses high-performance silicon gate CMOS process technology. It has separate clock, enable and reset signals for write and read, and is most suitable as a buffer memory between devices with different data processing throughput. #### **FEATURES** | Memory configuration | |---------------------------------------------------------------------------------------------------------------| | 5120 words × 8-bits (dynamic memory) | | • High-speed cycle | | High-speed access 18ns (Max.) | | Output hold | | <ul><li>Fully independent, asynchronous write and read operations</li><li>Variable length delay bit</li></ul> | | Output | #### **APPLICATION** Digital photocopiers, high-speed facsimile, laser beam printers. ## M66256FP 5120 × 8-BIT LINE MEMORY (FIFO) #### **FUNCTION** When write enable input $\overline{WE}$ is "L", the contents of data inputs Do to D7 are written into memory in synchronization with rise edge of write clock input WCK. At this time, the write address counter is also incremented simultaneously. The write function given below are also performed in synchronization with rise edge of WCK. When $\overline{\text{WE}}$ is "H", a write operation to memory is inhibited and the write address counter is stopped. When write reset input WRES is "L", the write address counter is initialized. When read enable input $\overline{RE}$ is "L", the contents of memory are output to data outputs Q<sub>0</sub> to Q<sub>7</sub> in synchronization with rise edge of read clock input RCK. At this time, the read address counter is also incremented simultaneously. The read functions given below are also performed in synchronization with rise edge of RCK. When $\overline{RE}$ is "H", a read operation from memory is inhibited and the read address counter is stopped. The outputs are in the high impedance state. When read reset input RRES is "L", the read address counter is initialized. #### ABSOLUTE MAXIMUM RATINGS (Ta = 0 ~ 70°C, unless otherwise noted) | Symbol | Parameter | Conditions | Ratings | Unit | |--------|---------------------------|--------------------------|---------------------|------| | Vcc | Supply voltage | | −0.5 ~ <b>+</b> 7.0 | V | | VI | Input voltage | A value based on GND pin | −0.5 ~ VCC + 0.5 | V | | Vo | Output voltage | | −0.5 ~ VCC + 0.5 | V | | Pd | Maximum power dissipation | Ta = 25°C | 440 | mW | | Tstg | Storage temperature | | −65 ~ 150 | °C | ### **RECOMMENDED OPERATING CONDITIONS** | Cumbal | Doromotor | | Unit | | | | |--------|-------------------------------|------|------|------|------|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | | GND | Supply voltage | | 0 | | V | | | Topr | Operating ambient temperature | 0 | | 70 | °C | | #### ELECTRICAL CHARACTERISTICS (Ta = 0 ~ 70°C, Vcc = 5V ± 10%, GND = 0V) | Symbol | Parameter | Test conditions | | Limits | | | | |--------|------------------------------------|-------------------------------------------------|---------------------------------------|---------|------|------|------| | | | | | Min. | Тур. | Max. | Unit | | VIH | "H" input voltage | | | 2.0 | | | V | | VIL | "L" input voltage | | | | | 0.8 | V | | Voн | "H" output voltage | IOH = -4mA | | Vcc-0.8 | | | V | | VoL | "L" output voltage | IOL = 4mA | | | | 0.55 | V | | lін | "H" input current | VI = VCC | WE, WRES, WCK, RE, RRES, RCK, Do ~ D7 | | | 1.0 | μΑ | | lıL | "L" input current | VI = GND | WE, WRES, WCK, RE, RRES, RCK, Do ~ D7 | | | -1.0 | μΑ | | lozh | Off state "H" output current | Vo = Vcc | Vo = Vcc | | | 5.0 | μΑ | | lozL | Off state "L" output current | Vo = GND | | | | -5.0 | μΑ | | Icc | Operating mean current dissipation | VI = VCC, GND, Output open<br>twck, trck = 25ns | | | | 80 | mA | | Сі | Input capacitance | f = 1MHz | | | | 10 | pF | | Co | Off state output capacitance | f = 1MHz | | | | 15 | pF | ## M66256FP 5120 × 8-BIT LINE MEMORY (FIFO) #### **SWITCHING CHARACTERISTICS** (Ta = $0 \sim 70^{\circ}$ C, Vcc = 5V $\pm 10\%$ , GND = 0V) | Symbol | Parameter | Limits | | | Linit | |--------|---------------------|--------|------|------|-------| | | | Min. | Тур. | Max. | Unit | | tAC | Access time | | | 18 | ns | | ton | Output hold time | 3 | | | ns | | toen | Output enable time | 3 | | 18 | ns | | todis | Output disable time | 3 | | 18 | ns | #### **TIMING CONDITIONS** (Ta = $0 \sim 70^{\circ}$ C, VCC = 5V $\pm$ 10%, GND = 0V, unless otherwise noted) | Cymbal | Parameter | | Unit | | | |--------|------------------------------------------|----|------|------|--------| | Symbol | Parameter | | Тур. | Max. | 7 Unit | | twcĸ | Write clock (WCK) cycle | 25 | | | ns | | twckh | Write clock (WCK) "H" pulse width | 11 | | | ns | | twckl | Write clock (WCK) "L" pulse width | 11 | | | ns | | trck | Read clock (RCK) cycle | 25 | | | ns | | trckh | Read clock (RCK) "H" pulse width | 11 | | | ns | | trckl | Read clock (RCK) "L" pulse width | 11 | | | ns | | tDS | Input data setup time to WCK | 7 | | | ns | | tDH | Input data hold time to WCK | 3 | | | ns | | tress | Reset setup time to WCK or RCK | 7 | | | ns | | tresh | Reset hold time to WCK or RCK | 3 | | | ns | | tNRESS | Reset nonselect setup time to WCK or RCK | 7 | | | ns | | tNRESH | Reset nonselect hold time to WCK or RCK | 3 | | | ns | | twes | WE setup time to WCK | 7 | | | ns | | tWEH | WE hold time to WCK | 3 | | | ns | | tnwes | WE nonselect setup time to WCK | 7 | | | ns | | tnweh | WE nonselect hold time to WCK | 3 | | | ns | | tres | RE setup time to RCK | 7 | | | ns | | treh | RE hold time to RCK | 3 | | | ns | | tnres | RE nonselect setup time to RCK | 7 | | | ns | | tnreh | RE nonselect hold time to RCK | 3 | | | ns | | tr, tf | Input pulse rise/fall time | | | 20 | ns | | tH | Data hold time (Note 1) | | | 20 | ms | Notes 1: For 1-line access, the following should be satisfied: WE "H" level period ≤ 20ms − 5120 twck − WRES "L" level period RE "H" level period ≤ 20ms − 5120 tRCk − RRES "L" level period 2: Perform reset operation after turning on power supply. #### **TEST CIRCUIT** Input pulse level : $0 \sim 3V$ Input pulse rise/fall time : 3ns Decision voltage input : 1.3V Decision voltage output: 1.3V (However, tODIS(LZ) is 10% of output amplitude and tODIS(HZ) is 90% of that for decision). The load capacitance $\mathsf{CL}$ includes the floating capacitance of connection and the input capacitance of probe. | Parameter | SW1 | SW2 | |-----------|--------|--------| | todis(LZ) | Closed | Open | | tODIS(HZ) | Open | Closed | | tOEN(ZL) | Closed | Open | | tOEN(ZH) | Open | Closed | #### **todis/toen TEST CONDITION** #### **OPERATING TIMING** • Write cycle #### • Write reset cycle • Matters that needs attention when WCK stops WRES = "H" Input data of n cycle is read at the rising edge after WCK of n cycle and writing operation starts in the WCK low-level period of n+1 cycle. The writing operation is complete at the falling edge after n+1 cycle. To stop reading write data at n cycle, enter WCK before the rising edge after n+1 cycle. When the cycle next to n cycle is a disable cycle, WCK for a cycle requires to be entered after the disable cycle as well. #### • Read cycle #### • Read reset cycle 5120 × 8-BIT LINE MEMORY (FIFO) #### **VARIABLE LENGTH DELAY BITS** #### • 1-line (5120 bits) delay A write input data is written into memory at the second rise edge of WCK in the cycle, and a read output data is output from memory at the first rise edge of RCK in the cycle, so that 1-line delay can be made easily. # • N-bit delay bit (Making a reset at a cycle corresponding to delay length) • N-bit delay 2 (Sliding WRES and RRES at a cycle corresponding to delay length) • N-bit delay <u>3</u> (Disabling RE at a cycle corresponding to delay length) • Shortest read of data "n" written in cycle n Cycle n-1 on read side should be started after end of cycle n+1 on write side When the start of cycle n-1 on read side is earlier than the end of cycle n+1 on write side, output Qn of cycle n becomes invalid. In the figure shown below, the read of cycle n-1 is invalid. • Longest read of data "n" written in cycle n: 1-line delay Cycle n <1>\* on read side should be started when cycle n <2>\* on write is started Output Qn of n cycle <1>\* can be read until the start of reading side n cycle <1>\* and the start of writing side n cycle <2>\* overlap each other. $<0>^*$ , $<1>^*$ and $<2>^*$ indicates a line value. #### **APPLICATION EXAMPLE** Laplacian Filter Circuit for Correction of Resolution in the Secondary Scanning Direction.