4-CH 12-BIT PWM GENERATOR

# DESCRIPTION

M66242 Integrated Circuit has four 12-bit PWM (pulse width modulation) circuits which are built by using the CMOS (complementary metal oxide semiconductor) process.

This IC controls PWM waveform by adjusting the "H" width according to serial data sent from MCU (micro controller unit) or other device. Each channel can be independently controlled.

High-resolution digital-analog converter can be formed easily by connecting a low-pass filter circuit to the output pins of this circuit.

# FEATURES

- Built-in four 12-bit high-resolution pulse width modulation circuits
- Easy digital-analog conversion Quick output waveform smoothing
- Control by 1.22mV possible per step (Vcc =5V)
- Serial data input
- "H" level width setting type
- 4 independently controlled channels
- All 4 channels reset by reset input  $(\overline{R})$  High-impedance status after reset
- All 4 channels controlled by output control input (OC)
- Settings take effect after ongoing cycle is completed
- Input: TTL level
- Output: CMOS 3-state output Output current IO = ±4mA
- Vcc =5V ± 10%

#### **PIN CONFIGURATION (TOP VIEW)** CS→1 14 Vcc CHIP SELECT R→2 13 → PWM1 RESET M66242P/FP WRITE CONTROL WR→3 12 → PWM2 OUTPUT 11→PWM3 SERIAL DATA INPUT Sin→ 4 10 → PWM4 WRITE CLOCK SCLK→ 5 9 → XOUT CLOCK OUTPUT OUTPUT CONTROL $\overrightarrow{OC} \rightarrow \boxed{6}$ GND 7 8 ← XIN CLOCK INPUT Outline 14P4 14P2N-A

### APPLICATION

- Analog signal control in televisions and audio systems
- Control of lamps, heaters and motors
- For software servo in home appliances and industrial machinery





### 4-CH 12-BIT PWM GENERATOR

# FUNCTION

The PWM output waveform of each channel is controlled by taking in PWM data from MCU or other device via serial data input SIN.

Twelve-bit PWM data is input being divided between upper 8 bits (upper byte) and lower 4 bits.

The lower 4-bit data is combined with command data such as channel designation and input as 8-bit data (lower byte).

The lower byte should be written first, and then the upper byte. Even if only the upper byte is to be changed, rewrite from the lower byte.

The PWM waveform changes according to the new setting from the next cycle.

One cycle of PWM waveform (4096 divisions; 12-bit resolution) are divided into 16 (2<sup>4</sup>) subsections t. Each subsection consists of 256 (2<sup>8</sup>; 8-bit resolution) minimum bits  $\tau$  (=2/fXIN\*\*).

One subsection t consists of a 8-bit PWM waveform (basic waveform). The "H" width of this waveform is determined according to the upper 8 bits of PWM data. One cycle has 16

subsections t, each of which has this basic waveform. Among them, those which are designated by the 4-bit-rate multiplier are conditioned to have a "H" width that is longer by  $\tau$ . The lower 4 bits of PWM data are used to specify those subsections (tm). The waveform of other subsections remains unchanged.

A PWM waveform (12-bit resolution) is a combination of two types of waveforms which are different in "H" width, as described above.

When output control input  $\overline{OC}$  is "H", the output of every channel turns high-impedance from the next cycle.

When reset input  $\overline{\mathsf{R}}$  is "L", the output of every channel turns high-impedance as soon as the ongoing cycle is completed, and PWM data of all channels is reset. If  $\overline{\mathsf{R}}$  input is changed from "L" to "H", the next cycle starts, however, the output of the channels remains high-impedance.

To enable output, rewrite input data for each channel.

\*\*)fxIN: Clock XIN repeat frequency

#### **PIN DESCRIPTIONS**

| Pin       | Name                 | Input/Output | Functions                                                                                                                                                                                                                              |
|-----------|----------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R         | Reset input          | Input        | "L": All 4 channels put in high impedance state.                                                                                                                                                                                       |
| CS        | Chip select input    | Input        | "L": Communication with MCU becomes possible. WR, SIN and SCLK put in enable state.                                                                                                                                                    |
| WR        | Write control input  | Input        | "L": Serial data written.<br>"L"-to-"H" edge: Written data stored in upper or lower byte.                                                                                                                                              |
| SIN       | Serial data input    | Input        | Inputs 8-bit serial data from MCU synchronously with clock pulses.                                                                                                                                                                     |
| SCLK      | Write clock input    | Input        | Inputs sync clock pulses for 8-bit serial data writing.                                                                                                                                                                                |
| <u>OC</u> | Output control input | Input        | "H": All 4 channels put in high-impedance state.                                                                                                                                                                                       |
| PWM1~PWM4 | PWM outputs 1 thru 4 | Output       | Outputs PWM waveform. (CMOS 3-state output)                                                                                                                                                                                            |
| Xin       | Clock input          | Input        | Inputs/outputs signals generated by clock signal generation circuit. Oscillation frequency is determined by connecting ceramic or quartz resonator between XIN and XOUT. The frequency of internal clock (PWM timing clock) signals is |
| Хоит      | Clock output         | Output       | the 1/2 divider of the frequency input from clock input XIN. When external clock signals are used, connect clock generator to XIN pin and leave XOUT open.                                                                             |



4-CH 12-BIT PWM GENERATOR



Fig. 1 Upper and Lower Byte Resister Makeup

# Table 1 Mode Selection

| NA-              | Mode                     |    | Input serial data |    |    |   |    |                 |   |      |      |      |      |       |      |
|------------------|--------------------------|----|-------------------|----|----|---|----|-----------------|---|------|------|------|------|-------|------|
|                  |                          |    | Lower byte data   |    |    |   |    | Upper byte data |   |      |      |      |      |       |      |
| PWM data setting | Lower 4-bit data setting | b7 | b6                | b5 | b4 | 1 | b2 | b1              | 0 |      |      |      |      |       |      |
| (output enable)  | 12-bit data setting      | b7 | b6                | b5 | b4 | 1 | b2 | b1              | 1 | b7 b | 6 b5 | b4 I | 53 k | b2 b' | l b1 |
| Output disable   |                          | Х  | Х                 | Х  | Х  | 0 | b2 | b1              | Х |      |      |      | _    |       |      |

# Table 2 Patterns of Lower 4 Bits and Subsections Whose "H" Width Is Increased

| PWM register<br>b3-b0 | Subsections tm whose H width is increased by $\tau$ (m =0 thru 15) | Number of<br>Subsections |
|-----------------------|--------------------------------------------------------------------|--------------------------|
| 0000                  | Nothing                                                            | 0                        |
| 0001                  | m=8                                                                | 1                        |
| 0010                  | m=4, 12                                                            | 2                        |
| 0100                  | m=2, 6, 10, 14                                                     | 4                        |
| 1000                  | m=1, 3, 5, 7, 9, 11, 13, 15                                        | 8                        |
| 1111                  | m=1~15 (m≠0)                                                       | 15                       |



### 4-CH 12-BIT PWM GENERATOR



Fig. 2 PWM Waveform Output Example (Input data: 4A6 16)

# OPERATION

#### Serial Data Input

When chip select  $\overline{CS}$  is "L" and write control input  $\overline{WR}$  is "L", data input to SIN at the edge where write clock input SCLK status shifts from "L" to "H" is written. (See Fig. 3.)

At the edge where WR rises from "L" to "H", the latest 8-bit data writing is completed, and input data is stored in lower (or upper) byte register. When writing on the lower byte or writing on both upper and lower bytes is completed, data on the lower byte register or, in the latter case, data on both lower and upper byte registers is written on the PWM register of the channel designated by lower bytes b2 and b1. All setting process ends with this writing, and PWM waveform changes according to the setting from the next cycle.

# **PWM Waveform Output**

(1) 12-bit PWM output

One PWM waveform cycle is divided into 16(2<sup>4</sup>) subsections t, and each subsection is further divided into 256 (2<sup>8</sup>) minimum resolution bits  $\tau$  (= 2/fxIN)

The "H" width of subsection t basic waveform is determined by the upper 8 bits of PWM data.

(In Fig. 2 above, "H" width is  $4A_{16} = 74 \times \tau$ )

Among these 16 subsections t, subsections tm designated by the lower 4 bits of PWM data have "H" width that is longer by  $\tau$ .

[In Fig. 2 above, the "H" width of designated 6 subsections (m =2, 4, 6, 10, 12 and 14) is  $4B_{16} = 75 \times \tau$ .]



### 4-CH 12-BIT PWM GENERATOR

The "H" width of undesignated subsections remains unchanged.

As explained above, one cycle of waveform is a combination of two waveforms different in the "H" width.

(In Fig. 2 above, one cycle consists of 10 subsections whose H width is 74  $\times$   $\tau$  and 6 subsections whose "H" width is 75  $\times$   $\tau$ .)

Note: It is impossible to set one whole cycle to "H" level. (2) 8-bit PWM output

As can be seen from the 12-bit PWM waveform output process as described above, 8-bit resolution PWM waveform can be output by fixing the lower 4 bits of PWM data to 00002.

All subsections from t10 to t15 have the "H" width as determined by the upper 8 bits of PWM data.

Note: It is impossible to set one whole cycle to "H" level.

### **Output Control**

(1) Serial data input

By using data on lower byte register b3 (output control selection bit), output of each channel can be controlled independently. The state of the selected PWM output changes after the completion of the ongoing cycle.

When b3 is set 0, lower byte register b0 (write data designation bit) is reset. Do not write on upper byte in this case. (2) Output control input

The status of all 4 channel outputs during a cycle is determined depending on the status of output control input  $\overline{OC}$  at the start of the cycle. (See Fig. 6.)

Even when output is in a high-impedance state, data on each PWM register is retained, and data can be rewritten. (3) Reset

When reset input  $\overline{R}$  turns "L", all operation is reset as soon as the ongoing cycle is completed: The outputs of all 4 channels turns high-impedance. The PWM register of each channel is reset.

When  $\overline{R}$  is shifted from "L" to "H", a next cycle starts, and data writing becomes possible. However, outputs stay in the high-impedance state. (See Fig. 6.)

To resume output, write input data for each channel.

#### **Initial State**

After power-on, outputs and PWM register data are unstable. (1) Reset

Reset input  $\overline{R}$  is kept on "L" level for more than one cycle (2.048ms when fxin is 4 MHz) or more, this integrated circuit is put in a reset state.

If stabilization needs more time, e. g. when a quartz resonator is used, keep  $\overline{R}$  on "L" level for an adequate period of time.

(2) Serial data input

When starting using this integrated circuit without resetting, input false lower byte data (b0 = 0) to stabilize lower byte register b0 data, and then input normal data.

| WR       |                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Sin      | $ \\ b1 \\ b2 \\ b3 \\ b4 \\ b5 \\ b6 \\ b7 \\ \hline \\ $ |
| Sclk     |                                                                                                                                            |
| PWM outp | ut Ongoing cycle Next cycle                                                                                                                |
|          |                                                                                                                                            |

Fig. 3 Serial Data Write Timing



4-CH 12-BIT PWM GENERATOR



Fig. 4 12-bit PWM Waveform Output Example



Fig. 5 8-bit PWM Waveform Output Example



4-CH 12-BIT PWM GENERATOR



Fig. 6 Output Control Timing Chart







# 4-CH 12-BIT PWM GENERATOR

### **ABSOLUTE MAXIMUM RATINGS** (Ta = -20°C ~ 75°C unless otherwise noted)

| Symbol | Parameter                      | Conditions                                              | Ratings          | Unit |
|--------|--------------------------------|---------------------------------------------------------|------------------|------|
| Vcc    | Supply voltage                 |                                                         | -0.5 ~ +7.0      | V    |
| VI     | Input voltage                  |                                                         | -0.5 ~ VCC + 0.5 | V    |
| Vo     | Output voltage                 | When output is "H" or under<br>high-impedance condition | -0.5 ~ Vcc + 0.5 | V    |
| Ік     | lands materian diada sumant    | VI<0V                                                   | -10              |      |
|        | Input protection diode current | VI>VCC                                                  | 10               | - mA |
| lavi   |                                | Vo<0V -10                                               |                  |      |
| Іок    | Output parasite diode current  | Vo>Vcc                                                  | 10               | - mA |
| lo     | Output current                 |                                                         | ±15              | mA   |
| Icc    | Supply/GND current             | Vcc, GND                                                | ±40              | mA   |
| Pd     | Power dissipation              |                                                         | 150              | mW   |
| Tstg   | Storage temperature            |                                                         | -65 ~ 150        | °C   |

# **RECOMMENDED OPERATIONAL CONDITIONS**

| Symbol | Parameter           |                       |        | Unit |        |      |
|--------|---------------------|-----------------------|--------|------|--------|------|
| Symbol | Falali              | letel                 | Min.   | Тур. | Max.   | Unit |
| Vcc    | Supply voltage      |                       | 4.5    | 5    | 5.5    | V    |
| Vih    | "I l" Input voltogo | XIN                   | 0.8Vcc |      | Vcc    | V    |
| VIH    | "H" Input voltage   | Other input           | 2.0    |      | Vcc    | V    |
| VIL    | "I " Input voltogo  | Xin                   | 0      |      | 0.2Vcc | V    |
| VIL    | "L" Input voltage   | Other input           | 0      |      | 0.8    | V    |
| Іон    | "H" Output current  | PWM1~4<br>Voн≥Vcc–0.8 | 0      |      | -4     | mA   |
| IOL    | "L" Output current  | PWM1~4<br>VoL≤0.5     | 0      |      | 4      | mA   |
| Topr   | Ambient temperature |                       | -20    |      | 75     | °C   |

#### ELECTRICAL CHARACTERISTICS (Ta = -20°C ~ 75°C, Vcc = 5V±10% unless otherwise noted)

| Symbol<br>VoH<br>VoL | Parameter               |                  | Test conditions       |         | Linit |      |      |
|----------------------|-------------------------|------------------|-----------------------|---------|-------|------|------|
| Symbol               |                         |                  | Test conditions       | Min.    | Тур.  | Max. | Unit |
| Voh                  | "H" Output voltage      | PWM1~4           | IOH=-4mA              | Vcc-0.8 | 4.7   |      | V    |
| Vol                  | "L" Output voltage      | PWM1~4           | IOL=4mA               |         | 0.2   | 0.5  | V    |
| Ін                   | "H" Input current       |                  | VI=VCC                |         |       | 1.0  | μA   |
| lı∟                  | "L" Input current       |                  | VI=GND                |         |       | -1.0 | μA   |
| Іоzн                 | "H" output current und  | er off condition | Vo=Vcc                |         |       | 5.0  | μA   |
| Iozl                 | "L" output current unde | er off condition | Vo=GND                |         |       | -5.0 | μA   |
| Icc                  | Power dissipation       |                  | VI=VCC, GND, IO=0µA   |         |       | 40   | μA   |
| ΔICC                 | Maximum quiescent p     | ower dissipation | VI=2.4, 0.4V (Note 1) |         | 0.4   | 2.9  | mA   |

Note 1: Only one input (excluding XIN) should be set to this voltage. Other inputs should be connected to VCC or GND.



# 4-CH 12-BIT PWM GENERATOR

# **SWITCHING CHARACTERISTICS** (Ta = $-20^{\circ}$ C ~ $75^{\circ}$ C, Vcc = $5V\pm10\%$ unless otherwise noted)

| Symbol | Dorom           | ator.  | Test conditions     |      | Limits |      | Unit |
|--------|-----------------|--------|---------------------|------|--------|------|------|
| Symbol | Param           | letel  | Test conditions     | Min. | Typ.*  | Max. | Unit |
| fmax   |                 | XIN    |                     | 16   | 25     |      | MHz  |
| tPLH   | Output "L"–"H", | XIN    | CL=50pF<br>(Note 2) |      | 25     | 100  | ns   |
| tPHL . | "H""L"          | PWM1~4 | (110(8 2)           |      | 25     | 100  | ns   |

★: Standard values are measured under conditions of Vcc = 5V and  $Ta = 25^{\circ}C$ .

# **TIMING CHARACTERISTICS** (Ta = $-20^{\circ}$ C ~ $75^{\circ}$ C, Vcc = $5V\pm10\%$ unless otherwise noted)

| O see had | Demonster                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | To a financial difference |         | Limits |      |        |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------|--------|------|--------|--|--|
| Symbol    | (XH)       XIN "H" pulse width         (XL)       XIN "L" pulse width         (S)       SCLK pulse width         RH       WR "H" hold time         (CS)       CS "L" setup time after $\overline{WR} \downarrow$ (WR)       WR "L" setup time after SCLK^         (S)       SIN setup time after SCLK^         (S)       CS "L" hold time after $\overline{WR} \downarrow$ (WR)       WR "L" hold time after SCLK^         (S)       SIN hold time after SCLK^         S)       SIN hold time after SCLK^         SLK)       SCLK hold time after $\overline{WR}$ | Test conditions           | Min.    | Тур.*  | Max. | - Unit |  |  |
| tC(X)     | XIN cycle time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           | 62.5    | 40     |      | ns     |  |  |
| tW(XH)    | XIN "H" pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           | 32.5    | 20     |      | ns     |  |  |
| tW(XL)    | XIN "L" pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           | 30      | 10     |      | ns     |  |  |
| tW(S)     | SCLK pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | 30      | 5      |      | ns     |  |  |
| tWRH      | WR "H" hold time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | 6tc (X) |        |      | ns     |  |  |
| tsu(CS)   | CS "L" setup time after $\overline{WR}\downarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           | 30      | 10     |      | ns     |  |  |
| tsu(WR)   | WR "L" setup time after Sc∟κ↑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                           | 30      | 5      |      | ns     |  |  |
| tsu(S)    | SIN setup time after SCLK↑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           | 50      | 5      |      | ns     |  |  |
| th(CS)    | CS "L" hold time after $\overline{WR}\downarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | 30      | 10     |      | ns     |  |  |
| th(WR)    | WR "L" hold time after Sc∟κ↑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           | 10      | 5      |      | ns     |  |  |
| th(S)     | SIN hold time after SCLK↑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           | 10      | 5      |      | ns     |  |  |
| th(SCLK)  | Sclĸ hold time after WR↑                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           | 30      | 5      |      | ns     |  |  |
| tr        | Input rise time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |         |        | 25   | ns     |  |  |
| tr        | Input fall time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |         |        | 25   | ns     |  |  |

★: Standard values are measured under conditions of Vcc = 5V and Ta =  $25^{\circ}$ C.

# NOTE 2: TEST CIRCUIT



(1) Pulse generator (PG) characteristics: tr=tf=6ns

(2) Capacitance CL includes connection floating capacitance and probe input capacitance.



4-CH 12-BIT PWM GENERATOR



Note 3:

(1) Shaded portions indicate that switching is possible during those periods.
(2) PWM outputs 1 to 4 change synchronously with internal clock signals φ. The frequency of these signals is the 1/2 divider of the frequency input from XIN.

# APPLICATION EXAMPLE (Combination with electronic control M5283P for amplifier system)



