### **DESCRIPTION** The M58657P is a serial input/output 1400 bit electrically erasable and reprogrammable ROM organized as 100 words of 14 bits, and fabricated using MNOS technology. Data and addresses are transferred serially via a one-bit bidirectional bus. ### **FEATURES** - Word-by-word electrically alterable - Non-volatile data storage . . . . . . . . . 10 years (min) - Typical power supply voltages . . . . . . -30V, +5V - Number of erase-write cycles . . . . . . . 10<sup>5</sup> times (min) - Number of read access unrefreshed. . .109 times (min) - 5V I/O interface #### **APPLICATION** Non-volatile channel memories for electronic tuning systems and field-reprogrammable read-only memory systems #### **FUNCTION** The address is designated by two consecutive one-of-tencoded digits. Seven modes—accept address, accept data, shift data output, erase, write, read, and standby—are all selected by a 3-bit code applied to C<sub>1</sub>, C<sub>2</sub>, and C<sub>3</sub>. Data is stored by internal negative writing pulses that selectively tunnel charges into the SiO<sub>2</sub>—Si<sub>3</sub>N<sub>4</sub> interface of the gate insulators of the MNOS memory transistors. #### PIN DESCRIPTION | Pin | Name | Functions | |---------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/0 | 1/0 | In the accept address and accept data modes, used for input. In the shift data output mode, used for output. In the standby, read, erase and write modes, this pin is in a floating state. | | VM | Test | Used for testing purposes only. It should be left unconnected during normal operation | | Vss | Chip substrate voltage | Normally connected to +5 V | | Vaa | Power supply voltage | Normally connected to -30V | | CLK | Clock input | 14kHz timing reference. Required for all operating modes. High-level input is possible during standby mode. | | C <sub>1</sub> ~ C <sub>3</sub> | Mode control input | Used to select the operation mode | | V <sub>GND</sub> | Ground voltage | Connected to ground (OV) | #### **OPERATION MODES** | Cı | C2 | Сз | Functions | |----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | н | н | Н | Standby mode. The contents of the address registers and the data register remain unchanged. The output buffer is held in the floating state. | | Н | н | L | Not used. | | Н | Ł | н | Erase mode. The word stored at the addressed location is erased. The data bits after erasing are all low-level. | | н | L | L | Accept address mode. Data presented at the I/O pin is shifted into the address registers one bit with each clock pulse. The address is designated by two one-of-ten-coded digits. | | L | Н | н | Read mode. The addressed word is read from the memory into the data register. | | L | н | L | Shift data output mode. The output driver is enabled and the contents of the data register are shifted to the DO pin one bit with each clock pulse. | | L | L | н | Write mode. The data contained in the data register is written into the location designated by the address registers | | L | L | Ł | Accept data mode. The data register accepts serial data from the I/O pin one bit with each clock pulse. The address registers remain unchanged. | # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |-----------------|-----------------------|---------------------|------------|------| | V <sub>GG</sub> | Supply voltage | | 0.340 | V | | Vı | Input voltage | With respect to VSS | 0.3 20 | v | | Vo | Output voltage | | 0.3 20 | V | | Tstg | Storage temperature | | - 40 - 125 | °C | | Topr | Operating temperature | | - 10 ~ 70 | τ | #### **RECOMMENDED OPERATING CONDITIONS** (Ta = − 10 ~ 70℃. unless otherwise noted.) | | _ | | Limits | | | | | |----------------------------------|--------------------------|----------------------|--------|-----------------------|------|--|--| | Symbol | Parameter | Min | Nom | Max | Unit | | | | V <sub>GG</sub> -V <sub>SS</sub> | Supply voltage | - 32.2 | - 35 | -37.8 | V | | | | Vss-VGND | Supply voitage | 4.75 | 5 | 6 | V | | | | V <sub>IH</sub> | High-level input voltage | V <sub>SS</sub> - 1 | | V <sub>SS</sub> + 0.3 | V | | | | VIL | Low-level input voltage | V <sub>SS</sub> -6.5 | | VSS-4.25 | V | | | Note 1: The order of VgS VGG with on or off. With on, VgG is turned on after VgS is done. With off, VgS is turned off after VgG is done. $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \ \, (\text{T}_{\text{a}} = -\text{10} - 70\text{T.} \, \text{V}_{\text{GG}} - \text{V}_{\text{SS}} = -35\text{V} \pm \text{8} \, \%, \, \text{V}_{\text{SS}} - \text{V}_{\text{GND}} = 5 \, \text{V} - 5 \, \%. \, \text{unless otherwise noted} \, ) \end{array}$ | Symbol | | | | Limits | | | | |-----------------|-----------------------------------------------------|------------------------------------------|----------------------|--------|------------------------|------|--| | | Parameter | Test conditions | Min | Тур | Max | Unit | | | VIH | High level input voltage | | V <sub>SS</sub> - 1 | | V <sub>SS</sub> + 0.3 | V - | | | VIL | Low-level input voltage | | V <sub>SS</sub> -6.5 | | V SS-4.25 | ٧ | | | I <sub>1L</sub> | Low-level input current | V <sub>I</sub> - V <sub>SS</sub> = -6.5V | | | ± 10 | μА | | | lozu | Off-state output current, low-level voltage applied | V <sub>O</sub> -V <sub>SS</sub> = -6.5V | | | ± 10 | μА | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -200\mu A$ | V <sub>SS</sub> - 1 | | | ٧ | | | VoL | Low-level output voltage | I <sub>OL</sub> = 10µA | | | V <sub>GND</sub> + 0.5 | ٧ | | | I <sub>GG</sub> | Supply current from VGG | $I_{O} = 0\mu A$ | | 5.5 | 8.8 | mA | | Note 2: Typical values are at Ta=25°C and nominal supply voltage. **TIMING REQUIREMENTS** $\{Ta = -10 - 70\%, V_{GG} - V_{SS} = -35V \pm 8\%, V_{SS} - V_{GND} = 5V - 5\%. \text{ unless otherwise noted}\}$ | Symbol | Parameter | Alternative<br>symbols | Total Conference | | Unit | | | |----------------------|-------------------------------------------------------|------------------------|------------------|------|------|-----|-------| | | | | Test conditions | Min | Тур | Max | Giiit | | f(\$\phi\$) | Clock frequency | fφ | | 10 | 14 | 17 | kHz | | D(ø) | Clock duty cycle | Dφ | | - 30 | 50 | 55 | % | | tw(w) | Write time | tw | | 16 | 20 | 24 | ms | | tw(E) | Erase time | te | | 16 | 20 | 24 | ms | | tr, tf | Risetime, fall time | tr, tf | | | | 1 | μS | | t <sub>su(c-¢)</sub> | Control setup time before the fall of the clock pulse | tos | | 0 | | | ns | | t <sub>h</sub> (φ-c) | Control hold time after the rise of the clock pulse | tch | | 0 | | | ns | ### **SWITCHING CHARACTERISTICS** (Ta = -10-70°C. V<sub>GG</sub> = -35V ± 8 %, unless otherwise noted.) | Symbol | Parameter | Alternative symbols | Test conditions | Limits | | | | |-----------------|-------------------------------------------|---------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-------| | | | | | Min | Тур | Max | Unit | | ta(c) | Read access time | tew | $C_L = 100 pF \frac{V_{OH} = V_{SS} - 2V}{V_{OL} = V_{GND} + 1.5V}$ | | | 20 | μs | | ts | Unpowered nonvolatile data retention time | Ts | $N_{EW} = 10^4$ , $t_{W(W)} = 20 \text{ ms}$<br>$t_{W(E)} = 20 \text{ ms}$ | 10 | | | Year | | | | Ts | $N_{EW} = 10^5$ . $t_{W(W)} = 20 \text{ ms}$ $t_{W(E)} = 20 \text{ ms}$ | 1 | | | real | | NEW | Number of erase/write cycles | Nw | | 10 <sup>5</sup> | | | Times | | N <sub>RA</sub> | Number of read access unrefreshed | NRA | | 10 <sup>9</sup> | | | Times | | t <sub>dv</sub> | Data valid time | tew | | | | 20 | μs | #### **TIMING DIAGRAM** ### **Accept Data Mode** Note 3: The address is designated by two one-of-ten-coded digits. The figure shows designation of the address 99. #### Read Mode #### Write Mode ### **Erase Mode** #### Shift Data Output Mode ### **Accept Data Mode** ### The difinition of clock duty cycle, D $(\phi)$ # Timing of data input and mode control inputs Mode control inputs, $C_1$ , $C_2$ , $C_3$ and input signal my change, when clock is 'H' level. ### Timing of data output The 1st bit of output data is output after access time of $t_{a(C)}$ from the mode control transition. And other bits are output after $t_{a(C)}$ from positive edge of clock. ### Operating sequential flow