# 16Kb (2K x 8) ZEROPOWER<sup>®</sup> SRAM #### **DATA BRIEFING** - INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY - UNLIMITED WRITE CYCLES - READ CYCLE TIME EQUALS WRITE CYCLE TIME - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - WRITE PROTECT VOLTAGES (V<sub>PFD</sub> = Power-fail Deselect Voltage): - $M48Z02: 4.50V \le V_{PFD} \le 4.75V$ - M48Z12: 4.20V ≤ V<sub>PFD</sub> ≤ 4.50V - SELF-CONTAINED BATTERY in the CAPHAT DIP PACKAGE - PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 2K x 8 SRAMs #### **DESCRIPTION** The M48Z02/12 ZEROPOWER® RAM is a 2K x 8 non-volatile static RAM which is pin and functional compatible with the DS1220. A special 24 pin 600mil DIP CAPHAT™ package houses the M48Z02/12 silicon with a long life lithium button cell to form a highly integrated battery backed-up memory solution. The M48Z02/12 button cell has sufficient capacity and storage life to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power over the operating temperature range. The M48Z02/12 is a non-volatile pin and function equivalent to any JEDEC standard 2K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. #### **Logic Diagram** B48Z02/801 1/2 #### **DIP Pin Connections** ## **Signal Names** | A0-A10 | Address Inputs | |-----------------|-----------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable | | G | Output Enable | | $\overline{W}$ | Write Enable | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | ### **Ordering Information Scheme** For a list of available options or for further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. ### **Temperature Range** - 0 to 70 °C - –40 to 85 $^{\circ}\text{C}$ 4 2/2