# 3.3V-5V 4 Mbit (512Kb x 8) TIMEKEEPER® SRAM - INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK, POWER-FAIL CONTROL CIR CUIT, BATTERY, AND CRYSTAL - BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES, and SECONDS - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - WRITE PROTECT VOLTAGES: (V<sub>PFD</sub> = Power-fail Deselect Voltage) - $M48T512Y: 4.10V \le V_{PFD} \le 4.5V$ - M48T512V: $2.7V \le V_{PFD} \le 3.0V$ - CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES - SOFTWARE CONTROLLED CLOCK CALIBRATION FOR HIGH ACCURACY APPLICATIONS - 10 YEARS of DATA RETENTION and CLOCK OPERATION in the ABSENCE OF POWER - PIN and FUNCTION COMPATIBLE with INDUSTRY STANDARD 512K X 8 SRAMS - SELF-CONTAINED BATTERY and CRYSTAL in DIP PACKAGE The M48T512Y/V TIMEKEEPER® RAM is a 512Kb x 8 non-volatile static RAM and real time clock organized as 524,288 words by 8 bits. The special DIP package provides a fully integrated battery back-up memory and real time clock solution. **Table 1. Signal Names** | A0-A18 | Address Inputs | | | |-----------------|-----------------------|--|--| | DQ0-DQ7 | Data Inputs / Outputs | | | | Ē | Chip Enable Input | | | | G | Output Enable Input | | | | $\overline{W}$ | Write Enable Input | | | | Vcc | Supply Voltage | | | | V <sub>SS</sub> | Ground | | | Figure 1. Logic Diagram June 1998 1/14 Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |----------------------|-----------------------------------------------------------|------------------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -40 to 85 | °C | | T <sub>SLD</sub> (2) | Lead Solder Temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to V <sub>CC</sub> +0.3 | V | | Vcc | Supply Voltage M48T512Y M48T512V | -0.3 to 7.0<br>-0.3 to 4.6 | V | | Io | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | **Notes:** 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability. CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. Figure 2. DIP Pin Connections | A18 [ | 1 | $\overline{}$ | 32 | ն∨cc | |-------|----|---------------|-------|------| | A16 [ | 2 | | | A15 | | A14 [ | 3 | | 30 | A17 | | A12 [ | 4 | | 29 | þ₩ | | A7 [ | 5 | | 28 | A13 | | A6 [ | 6 | | 27 | ] A8 | | A5 [ | 7 | | 26 | ] A9 | | A4 [ | 8 | M48T512Y | | | | A3 [ | 9 | M48T512V | 24 | þĠ | | A2 [ | 10 | | 23 | A10 | | A1 [ | 11 | | 22 | ÞĒ | | A0 [ | 12 | | 21 | DQ7 | | DQ0 [ | 13 | | 20 | DQ6 | | DQ1 [ | 14 | | 19 | DQ5 | | DQ2 [ | 15 | | 18 | DQ4 | | Vss [ | 16 | | 17 | DQ3 | | | | Ald | )2263 | 3 | | | | | | | | | | | | | **Warning**: NC = Not Connected. ## **DESCRIPTION** (cont'd) The M48T512Y/V directly replaces industry standard 512Kb x 8 SRAMs. It also provides the non-volatility of Flash without any requirement for special write timing or limitations on the number of writes that can be performed. The 32 pin 600 mil DIP Hybrid houses a controller chip, SRAM, quartz crystal, and a long life lithium button cell in a single package. Figure 3 illustrates the static memory array and the quartz controlled clock oscillator. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year - compliant until the year 2100), 30, and 31 day months are made automatically. Byte 7FFF8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting. The seven clock bytes (7FFFFh - 7FFF9h) are not the actual clock counters, they are memory locations consisting of BiPORTTM read/write memory cells within the static RAM array. The M48T512Y/V includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. The M48T512Y/V also has its own Power-Fail Detect circuit. This control circuitry constantly monitors the supply voltage for an out of tolerance condition. When Vcc is out of tolerance, the circuit write protects the TIMEKEEPER register data and external SRAM, providing data security in the midst of unpredictable system operation. As V<sub>CC</sub> falls, the control circuitry automatically switches to the battery, maintaining data and clock operation until valid power is restored. ### **READ MODE** The M48T512Y/V is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low. The unique address specified by the 19 Address Inputs defines which one of the 524,288 bytes of data is to be accessed. Valid data will be available <sup>2.</sup> Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). Table 3. Operating Modes (1) | Mode | Vcc | Ē | G | W | DQ0-DQ7 | Power | |----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | | $V_{IH}$ | Х | Х | High Z | Standby | | Write | 4.5V to 5.5V<br>or | $V_{IL}$ | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | Read | 3.0V to 3.6V | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(2)</sup> | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> <sup>(2)</sup> | Х | Х | Х | High Z | Battery Back-up Mode | **Notes**: 1. $X = V_{IH}$ or $V_{IL}$ . 2. See Table 7 for details. at the Data I/O pins within Address Access Time ( $t_{AVQV}$ ) after the last address input signal is stable, providing the $\overline{E}$ and $\overline{G}$ access times are also satisfied. If the $\overline{E}$ and $\overline{G}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Times ( $t_{ELQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ). The state of the eight three-state Data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while $\overline{E}$ and $\overline{G}$ remain active, output data will remain valid for Output Data Hold Time ( $t_{AXQX}$ ) but will go indeterminate until the next Address Access. #### **WRITE MODE** The M48T512Y/V is in the Write Mode whenever $\overline{W}$ (Write Enable) and $\overline{E}$ (Chip Enable) are low state after the address inputs are stable. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for a minimum of $t_{EHAX}$ from Chip Enable or $t_{WHAX}$ from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid $t_{DVWH}$ prior to the end of write and remain valid for $t_{WHDX}$ afterward. $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ a low on $\overline{W}$ will disable the outputs $t_{WLQZ}$ after $\overline{W}$ falls. **Table 4. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 5ns | |---------------------------------------|----------| | Input Pulse Voltages | 0V to 3V | | Input and Output Timing Ref. Voltages | 1.5V | Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit **577** Figure 3. Block Diagram # **DATA RETENTION MODE** With valid V<sub>CC</sub> applied, the M48T512Y/V operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically deselect, write protecting itself when V<sub>CC</sub> falls between V<sub>PFD</sub> (max), V<sub>PFD</sub> (min) window. All outputs become high impedance and all inputs are treated as "don't care". Note: A power failure during a write cycle may corrupt data at the current addressed location, but does not jeopardize the rest of the RAM's content. At voltages below V<sub>PFD</sub>(min), the memory will be in a write protected state, provided the V<sub>CC</sub> fall time is not less than t<sub>F</sub>. The M48T512Y/V may respond to transient noise spikes on V<sub>CC</sub> that cross into the deselect window during the time the device is sampling V<sub>CC</sub>. Therefore, decoupling of the power supply lines is recommended. When Vcc drops below V<sub>SO</sub>, the control circuit switches power to the internal battery, preserving data and powering the clock. The internal energy source will maintain data in the M48T512Y/V for an accumulated period of at least 10 years at room temperature. As system power rises above V<sub>SO</sub>, the battery is disconnected, and the power supply is switched to external $V_{CC}$ . Write protection continues until $V_{CC}$ reaches $V_{PFD}(min)$ plus $t_{ER}(min)$ . Normal RAM operation can resume $t_{ER}$ after $V_{CC}$ exceeds $V_{PFD}(max)$ . Refer to Technical Article (TA152) on the ST Web Site for more information on battery life. #### **CLOCK OPERATIONS** Reading the Clock Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT™ TIMEKEEPER cells in the RAM array are only data registers, and not the actual clock counters, updating the registers can be halted without disturbing the clock itself. Updating is halted when a '1' is written to the READ bit, D6 in the Control Register (7FFF8h). As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and time that were current at the moment the halt command was issued. All of the TIME-KEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. Updating occurs 1 second after the READ bit is reset to a '0' Table 5. Capacitance $^{(1)}$ (T<sub>A</sub> = 25 °C, f = 1 MHz) | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------|----------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 20 | pF | | C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 20 | pF | Notes: 1. Effective capacitance measured with power supply at 5V (M48T5412Y) or 3.3V (M48T512V). Sampled only, not 100% tested. 2. Outputs deselected. # Table 6A. DC Characteristics - M48T512Y $(T_A = 0 \text{ to } 70^{\circ}\text{C}; V_{CC} = 4.5\text{V to } 5.5\text{V})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±2 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±2 | μΑ | | I <sub>CC</sub> | Supply Current | Outputs open | | 115 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 8 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ | | 4 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | $V_{IH}$ | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Notes: 1. Outputs Deselected. # Table 6B. DC Characteristics - M48T512V ( $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 3.0V$ to 3.6V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±2 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±2 | μΑ | | Icc | Supply Current | Outputs open | | 60 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 4 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ | | 3 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | 2.2 | | V | Notes: 1. Outputs Deselected. VCCV<sub>PFD</sub> (max) V<sub>PFD</sub> (min) Vso tWP → tDR tRB tREC INPUTS (Including E) RECOGNIZED DON'T CARE RECOGNIZED HIGH-Z **OUTPUTS** VALID VALID AI02385 Figure 5. Power Down/Up Mode AC Waveforms Table 7. Power Down/Up Trip Points DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}C)$ | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------|----------------------------------------------|-----|-------------------------|-----|-------| | $V_{PFD}$ | Power-fail Deselect Voltage (M48T512Y, 5V) | 4.1 | 4.35 | 4.5 | V | | $V_{PFD}$ | Power-fail Deselect Voltage (M48T512V, 3.3V) | 2.7 | 2.9 | 3.0 | V | | Vso | Battery Back-up Switchover (5V) | | 3.0 | | V | | Vso | Battery Back-up Switchover (3.3V) | | V <sub>PFD</sub> –100mV | | | | t <sub>DR</sub> <sup>(2)</sup> | Expected Data Retention Time | 10 | | | YEARS | Notes: 1. All voltages referenced to Vss. 2. At 25°C. Table 8. Power Down/Up Mode AC Characteristics $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | Symbol | Parameter | Min | Max | Unit | |-------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (2) | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 10 | | μs | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 5 | | μs | | t <sub>WP</sub> | Write Prtotect Time on V <sub>CC</sub> = V <sub>PFD</sub> | 40 | 150 | μs | | t <sub>ER</sub> | E Recovery Time | 40 | 200 | ms | Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until 200 µs after $V_{CC}$ passes $V_{PFD}$ (min). 2. $V_{PFD}$ (min) to $V_{SO}$ fall time of less than $t_{FB}$ may cause corruption of RAM data. 47/ 6/14 **Table 9. Read Mode AC Characteristics** $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | Symbol | | M48 | Г512Ү | M48T512V | | Unit | |-----------------------|-----------------------------------------|-----|-------|----------|-----|------| | | Parameter | | -70 | | 35 | | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 70 | | 85 | | ns | | t <sub>AVQV</sub> (1) | Address Valid to Output Valid | | 70 | | 85 | ns | | t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid | | 70 | | 85 | ns | | t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid | | 40 | | 55 | ns | | t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition | 5 | | 5 | | ns | | t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition | 5 | | 5 | | ns | | t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z | | 25 | | 30 | ns | | t <sub>GHQZ</sub> (2) | Output Enable High to Output Hi-Z | | 25 | | 30 | ns | | t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 10 | | 5 | | ns | Note: 1. $C_L = 100pF$ (See Figure 4). 2. $C_L = 5pF$ (See Figure 4). Figure 6. Address Controlled, Read Mode AC Waveforms Setting the Clock. Bit D7 of the Control Register (7FFF8h) is the WRITE bit. Setting the WRITE bit to a '1', like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see Table 11). Resetting the WRITE bit to a '0' then transfers the values of all time registers 7FFFh-7FF9h to the actual TIME-KEEPER counters and allows normal operation to resume. After the WRITE bit is reset, the next clock update will occur approximately one second later. See Application Note, AN923, (TIMEKEEPERS "ROLLING INTO" THE 21ST CENTURY) on the ST Web Site for more information on Century Rollover. **Note**: Upon power-up, both the WRITE bit and the READ bit will be reset to '0'. Stopping and Starting the Oscillator. The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is located at Bit D7 within 7FFF9h. Setting it to a '1' stops the oscillator. The M48T512Y/V is shipped from STMicroelectronics with the STOP bit set to a '1'. When reset to a '0', the M48T512Y/V oscillator starts after approximately one second. **Note**: It is not necessary to set the WRITE bit when setting or resetting the FREQUENCY TEST bit (FT) or the STOP bit (ST). **Table 10. Write Mode AC Characteristics** $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | | | M48 | T512Y | M48T512V | | | |-------------------------|-----------------------------------------|-----|-------|----------|-----|----| | Symbol | Parameter | | -70 | | -85 | | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle Time | 70 | | 85 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | ns | | t <sub>WLWH</sub> | Write Enable Pulse Width | 50 | | 60 | | ns | | t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High | 55 | | 65 | | ns | | twhax | Write Enable High to Address Transition | 5 | | 5 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 10 | | 15 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 30 | | 35 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 30 | | 35 | | ns | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 5 | | 5 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 10 | | 15 | | ns | | t <sub>WLQZ</sub> (1,2) | Write Enable Low to Output Hi-Z | | 25 | | 30 | ns | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 60 | | 70 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 60 | | 70 | | ns | | t <sub>WHQX</sub> (1,2) | Write Enable High to Output Transition | 5 | | 5 | | ns | **Note:** 1. $C_L = 5pF$ (See Figure 4). If E goes low simultaneously with W going low, the outputs remain in the high impedance state. Calibrating the Clock. The M48T512Y/V is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are factory calibrated at 25°C and tested for accuracy. Clock accuracy will not exceed 35 ppm (parts per million) oscillator frequency error at 25°C, which equates to about ±1.53 minutes per month. When the Calibration circuit is properly employed, accuracy improves to better than +4 ppm at 25°C. The oscillation rate of crystals changes with temperature. The M48T512Y/V design employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Figure 10. The number of times pulses which are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five Calibration bits found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration bits occupy the five lower order bits (D4-D0) in the Control Register 7FFF8h. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125, 829, 120 actual oscillator cycles; that is, +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms Figure 9. Chip Enable Controlled, Write AC Waveforms ## Calibrating the Clock (cont'd) Assuming that the oscillator is running at exactly 32,768 Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. Figure 10 illustrates a TIMEKEEPER calibration waveform. One method for ascertaining how much calibration a given M48T512Y/V may require involves setting the clock, letting it run for a month and comparing it to a known accurate reference and recording deviation over a fixed period of time. Calibration values, including the number of seconds lost or gained in a given period, can be found in STMicroelectronics Application Note: TIME-KEEPER CALIBRATION. This allows the designer to give the end user the ability to calibrate the clock as the environment requires, even if the final product is packaged in a non-user serviceable enclosure. The designer could provide a simple utility that accesses the Calibration bits. For more information on calibration, see Application Note (TIME-KEEPER CALIBRATION) on the ST Web Site. # POWER SUPPLY DECOUPLING AND UNDERSHOOT PROTECTION Note: Icc transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the V<sub>CC</sub> bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the V<sub>CC</sub> bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1µF is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on V<sub>CC</sub> that drive it to values below V<sub>SS</sub> by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, ST recommends connecting a schottky diode from Vcc to Vss (cathode connected to Vcc, anode to Vss). (Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount). Table 11. Register Map | Address | | | Function/Range | | | | | | | | |---------|----|------------|----------------|-------------|-------------|-----|---------|------|------------|-------| | | D7 | D6 | D5 | D4 | D3 D2 D1 D0 | | | | BCD Format | | | 7FFFFh | | 10 Y | 'ears | | Year | | | Year | 00-99 | | | 7FFFEh | 0 | 0 | 0 | 10 M. | Month | | | | Month | 01-12 | | 7FFFDh | 0 | 0 | 10 [ | Date | Date | | | Date | 01-31 | | | 7FFFCh | 0 | 0 | 0 | 0 | 0 | Day | | Day | 01-07 | | | 7FFFBh | 0 | 0 | 10 H | lours | Hours | | | Hour | 00-23 | | | 7FFFAh | 0 | 10 Minutes | | | Minutes | | | | Minutes | 00-59 | | 7FFF9h | ST | 10 Seconds | | | Seconds | | | | Seconds | 00-59 | | 7FFF8h | W | R | S | Calibration | | | Control | | | | Keys: S = SIGN Bit R = READ Bit W = WRITE Bit ST= STOP Bit 0 = Must be set to '0' Figure 10. Calibration Waveform ## **ORDERING INFORMATION SCHEME** For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. # PMDIP32 - 32 pin Plastic Module DIP | Symb | | mm | | inches | | | | |------|-----|-------|-------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | Α | | 9.27 | 9.52 | | 0.365 | 0.375 | | | A1 | | 0.38 | _ | | 0.015 | _ | | | В | | 0.43 | 0.59 | | 0.017 | 0.023 | | | С | | 0.20 | 0.33 | | 0.008 | 0.013 | | | D | | 42.42 | 43.18 | | 1.670 | 1.700 | | | Е | | 18.03 | 18.80 | | 0.710 | 0.740 | | | e1 | | 2.30 | 2.81 | | 0.090 | 0.110 | | | e3 | | 34.43 | 42.08 | | 1.355 | 1.656 | | | eA | | 14.99 | 16.00 | | 0.590 | 0.630 | | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | | S | | 1.91 | 2.79 | | 0.075 | 0.110 | | | N | | 32 | | | 32 | | | Drawing is not to scale. Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 1998 STMicroelectronics - All Rights Reserved ® TIMEKEEPER is a registered trademark of STMicroelectronics ™ CAPHAT, BYTEWIDE and BiPORT are trademarks of STMicroelectronics STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.