# MITSUBISHI MICROCOMPUTERS M37736MHBXXXGP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **DESCRIPTION** The M37736MHBXXXGP is a single-chip microcomputer using the 7700 Family core. This single-chip microcomputer has a CPU and a bus interface unit. The CPU is a 16-bit parallel processor that can be an 8-bit parallel processor, and the bus interface unit enhances the memory access efficiency to execute instructions fast. This microcomputer also includes a 32 kHz oscillation circuit, in addition to the ROM, RAM, multiple-function timers, serial I/O, A-D converter, and others. In the M37736MHBXXXGP, as the multiplex method of the external bus, either of 2 types can be selected. #### **FEATURES** | <ul><li>Number of basi</li></ul> | c instructions | 103 | |----------------------------------|-------------------------------|------------------| | <ul><li>Memory size</li></ul> | ROM | 124 Kbytes | | - | RAM | 3968 bytes | | ●Instruction exec | cution time | | | The fastest inst | ruction at 25 MHz frequency | 160 ns | | ●Single power su | pply | 5 V ± 10% | | ●Low power diss | ipation (at 25 MHz frequency) | | | • | | 47.5 m/// (Tun.) | | ●Interrupts | 19 types, 7 levels | |-----------------------------------------------------|---------------------| | ●Multiple-function 16-bit timer | 5 + 3 | | ●Serial I/O (UART or clock synchronous) | 3 | | ●10-bit A-D converter | . 8-channel inputs | | ●12-bit watchdog timer | | | ●Programmable input/output, output | | | (ports P0, P1, P2, P3, P4, P5, P6, P7, P8, P9, P10) | )84 | | ●Clock generating circuit | 2 circuits built-in | | ●Package | 100-pin OFP | #### **APPLICATION** Control devices for general commercial equipment such as office automation, office equipment, and others. Control devices for general industrial equipment such as communication equipment, and others. ## **FUNCTIONS OF M37736MHBXXXGP** | Parameter | | Functions | | | |------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|--|--| | Number of basic instructions | | 103 | | | | Instruction execution time | | 160 ns (the fastest instruction at external clock 25 MHz frequency) | | | | Memory size | ROM | 124 Kbytes | | | | Wiemery 6126 | RAM | 3968 bytes | | | | Input/Output ports | P0 – P2, P4 – P8, P10 | 8-bit X 9 | | | | Imput/Output ports | P3 | 4-bit X 1 | | | | Output port | P9 | 8-bit X 1 | | | | Multi-function timers | TA0, TA1, TA2, TA3, TA4 | 16-bit × 5 | | | | Wulti-function timers | TB0, TB1, TB2 | 16-bit X 3 | | | | Serial I/O | · | (UART or clock synchronous serial I/O) X 3 | | | | A-D converter | | 10-bit X 1 (8 channels) | | | | Watchdog timer | | 12-bit X 1 | | | | Interrupts | | 3 external types, 16 internal types | | | | | | Each interrupt can be set to the priority level $(0 - 7.)$ | | | | Clock generating circuit | | 2 circuits built-in (externally connected to a ceramic resonator or a quartz-crystal oscillator) | | | | Supply voltage | | 5 V ± 10% | | | | Power dissipation | | 47.5 mW (at external clock 25 MHz frequency) | | | | Input/Output characteristic | Input/Output voltage | 5 V | | | | Input/Output characteristic | Output current | 5 mA | | | | Memory expansion | | External bus mode A; maximum 16 Mbytes, | | | | | | External bus mode B; maximum 1 Mbytes | | | | Operating temperature range | | −20 to 85 °C | | | | Device structure | | CMOS high-performance silicon gate process | | | | Package | | 100-pin plastic molded QFP (100P6S-A) | | | ## M37736MHBXXXGP ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## PIN DESCRIPTION | Pin | Name | Input/Output | Functions | |-------------|-----------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc, | Power source | | Apply 5 V ± 10% to Vcc and 0 V to Vss. | | Vss | | | | | CNVss | CNVss input | Input | This pin controls the processor mode. Connect to Vss for the single-chip mode and the memory expansion mode, and to Vcc for the microprocessor mode. | | RESET | Reset input | Input | When "L" level is applied to this pin, the microcomputer enters the reset state. | | XIN | Clock input | Input | These are pins of main-clock generating circuit. Connect a ceramic resonator or a quartz-crystal oscillator between XIN and XOUT. When an external clock is used, the clock source should | | Хоит | Clock output | Output | be connected to the Xin pin, and the Xou⊤ pin should be left open. | | Ē | Enable output | Output | This pin functions as the enable signal output pin which indicates the access status in the internal bus. In the external bus mode B and the memory expansion mode or the microprocessor mode, this pin output signal RDE. | | BYTE | External data<br>bus width<br>selection input | Input | In the memory expansion mode or the microprocessor mode, this pin determines whether the external data bus has an 8-bit width or a 16-bit width. The data bus has a 16-bit width when "L" signal is input and an 8-bit width when "H" signal is input. | | BSEL | Bus method select input | Input | In the memory expansion mode or the microprocessor mode, this pin determines the external bus mode. The bus mode becomes the external bus mode A when "H" signal is input, and the external bus mode B when "L" signal is input. | | AVcc, | Analog power | | Power source input pin for the A-D converter. Externally connect AVcc to Vcc and AVss to Vss. | | AVss | source input | L | This is reference and to see insert air for the A.D. or | | VREF | Reference voltage input | Input | This is reference voltage input pin for the A-D converter. | | P00 – P07 | I/O port P0 | I/O | In the single-chip mode, port P0 becomes an 8-bit I/O port. An I/O direction register is available so that each pin can be programmed for input or output. These ports are in the input mode when reset. In the memory expansion mode or the microprocessor mode, these pins output address (Ao – A7) at the external bus mode A, and these pins output signals CSo – CS4 and RSMP, and addresses (A16, A17) at the external bus mode B. | | P10 – P17 | I/O port P1 | I/O | In the single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in the memory expansion mode or the microprocessor mode and external data bus has a 16-bit width, high-order data (D <sub>8</sub> – D <sub>15</sub> ) is input/output or an address (A <sub>8</sub> – A <sub>15</sub> ) is output. When the BYTE pin is "H" and an external data bus has an 8-bit width, only address (A <sub>8</sub> – A <sub>15</sub> ) is output. | | P20 – P27 | I/O port P2 | I/O | In the single-chip mode, these pins have the same functions as port P0. In the memory expansion mode or the microprocessor mode, low-order data $(D_0 - D_7)$ is input/output or an address is output. When using the external bus mode A, the address is $A_{16} - A_{23}$ . When using the external bus mode B, the address is $A_0 - A_7$ . | | P30 – P33 | I/O port P3 | I/O | In the single-chip mode, these pins have the same function as port P0. In the memory expansion mode or the microprocessor mode, R/W, BHE, ALE, and HLDA signals are output at the external bus mode A, and WEL, WEH, ALE, and HLDA signals are output at the external bus mode B. | | P40 – P47 | I/O port P4 | I/O | In the single-chip mode, these pins have the same functions as port P0. In the memory expansion mode or the microprocessor mode, P4o, P41 and P42 become HOLD and RDY input pins, and a clock $\phi$ 1 output pin, respectively. Functions of the other pins are the same as in the single-chip mode. However, in the memory expansion mode, P42 can be selected as an I/O port. | | P50 – P57 | I/O port P5 | I/O | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for timers A0 to A3. | | P60 – P67 | I/O port P6 | I/O | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for timer A4, input pins for external interrupt input (INT <sub>0</sub> – INT <sub>2</sub> ) and input pins for timers B0 to B2. P6 <sub>7</sub> also functions as sub-clock φ sub output pin. | | P70 – P77 | I/O port P7 | I/O | In addition to having the same functions as port P0 in the single-chip mode, these pins function as input pins for A-D converter. Additionally, P76 and P77 have the function as the output pin (XCOUT) and the input pin (XCIN) of the sub-clock (32 kHz) oscillation circuit, respectively. When P76 and P77 are used as the XCOUT and XCIN pins, connect a resonator or an oscillator between the both. | | P80 – P87 | I/O port P8 | I/O | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for UART 0 and UART 1. | | P90 – P97 | Output port P9 | Output | Port P9 is an 8-bit I/O port. These ports are floating when reset. When writting to the port latch, these ports become the output mode. P90 – P93 also function as I/O port for UART 2. | | P100 – P107 | I/O port P10 | I/O | In addition to having the same functions as port Po in the single-chip mode, P104 – P107 also function as input pins for key input interrupt input (Klo – Kla). | | EVL0, EVL1 | _ | Output | These pins should be left open. | #### **BASIC FUNCTION BLOCKS** The M37736MHBXXXGP contains the following peripheral devices on a single chip: ROM, RAM, CPU, bus interface unit, timers, serial I/O, A-D converter, I/O ports, clock generating circuit and others. Each of these devices is described below. #### **MEMORY** The memory map is shown in Figure 1. The address space has a capacity of 16 Mbytes and is allocated to addresses from 0<sub>16</sub> to FFFFFF1<sub>6</sub>. The address space is divided by 64-Kbyte unit called bank. The banks are numbered from 0<sub>16</sub> to FF1<sub>6</sub>. However, in the external bus mode B, banks 10<sub>16</sub> to FF1<sub>6</sub> cannot be accessed. Built-in ROM, RAM and control registers for internal peripheral devices are assigned to banks 016 and 116. The 124-Kbyte area from addresses 100016 to 1FFFF16 is the built-in ROM. Addresses FFD616 to FFFF16 are the RESET and interrupt vector addresses and contain the interrupt vectors. Refer to the section on interrupts for details. The 3968-byte area allocated to addresses from 8016 to FFF16 is the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call or interrupts. Peripheral devices such as I/O ports, A-D converter, serial I/O, timer, and interrupt control registers are allocated to addresses from 0<sub>16</sub> to 7F<sub>16</sub>. Additionally, the internal ROM and RAM area can be modified by software. Refer to the section on ROM area modification function for details A 256-byte direct page area can be allocated anywhere in bank 016 by using the direct page register (DPR). In the direct page addressing mode, the memory in the direct page area can be accessed with two words. Hence program steps can be reduced. Fig. 1 Memory map | 000000 | adecimal notation) | 000040 | cadecimal notation) Count start flag | |------------------|--------------------------------------------|------------------|----------------------------------------------------| | 000001 | | 000040 | Count start mag | | 000002 | Port P0 register | 000042 | One-shot start flag | | 000003 | Port P1 register | 000043 | | | 000004 | Port P0 direction register | 000044 | Up-down flag | | 000005 | Port P1 direction register | 000045 | | | 000006 | Port P2 register | 000046 | Timer AO register | | 000007 | Port P3 register | 000047 | Timer A0 register | | 800000 | Port P2 direction register | 000048 | Timer A1 register | | 000009 | Port P3 direction register | 000049 | Timer AT register | | 00000A | Port P4 register | 00004A | Timer A2 register | | 00000B | Port P5 register | 00004B | Timor 712 Toglotor | | 00000C | Port P4 direction register | 00004C | Timer A3 register | | 00000D | Port P5 direction register | 00004D | | | 00000E | Port P6 register | 00004E | Timer A4 register | | 00000F | Port P7 register | 00004F | | | 000010 | Port P6 direction register | 000050 | Timer B0 register | | 000011 | Port P7 direction register | 000051 | | | 000012 | Port P8 register | 000052 | Timer B1 register | | 000013 | Port P9 dispetion register | 000053 | - | | 000014 | Port P8 direction register | 000054 | Timer B2 register | | 000015 | Port P10 register | 000055 | Timer A0 mode register | | 000016<br>000017 | Port P10 register | 000056<br>000057 | Timer A0 mode register Timer A1 mode register | | 000017 | Port P10 direction register | 000057 | Timer A2 mode register | | 000018 | For Fire direction register | 000059 | Timer A3 mode register | | 000019<br>00001A | | 000059<br>00005A | Timer A4 mode register | | 00001A | | 00005A | Timer B0 mode register | | 00001D | Reserved area (Note) | 00005C | Timer B1 mode register | | 00001D | Reserved area (Note) | 00005D | Timer B2 mode register | | 00001E | A-D control register 0 | 00005E | Processor mode register 0 | | 00001E | A-D control register 1 | 00005F | Processor mode register 1 | | 000011 | 77 D control register 1 | 000060 | Watchdog timer register | | 000020 | A-D register 0 | 000061 | Watchdog timer frequency selection flag | | 000021 | | 000062 | Reserved area (Note) | | 000023 | A-D register 1 | 000063 | Memory allocation control register | | 000024 | | 000064 | UART 2 transmit/receive mode register | | 000025 | A-D register 2 | 000065 | UART 2 baud rate register (BRG2) | | 000026 | A.D sister 2 | 000066 | LIART O transmission by #ea arriver | | 000027 | A-D register 3 | 000067 | UART 2 transmission buffer register | | 000028 | A D register 4 | 000068 | UART 2 transmit/receive control register 0 | | 000029 | A-D register 4 | 000069 | UART 2 transmit/receive control register 1 | | 00002A | A-D register 5 | 00006A | UART 2 receive buffer register | | 00002B | A-D register 5 | 00006B | | | 00002C | A-D register 6 | 00006C | Oscillation circuit control register 0 | | 00002D | 7. D Togrator 0 | 00006D | Port function control register | | 00002E | A-D register 7 | 00006E | Serial transmit control register | | 00002F | | 00006F | Oscillation circuit control register 1 | | 000030 | UART 0 transmit/receive mode register | 000070 | A-D/UART 2 trans./rece. interrupt control register | | 000031 | UART 0 baud rate register (BRG0) | 000071 | UART 0 transmission interrupt control register | | 000032 | UART 0 transmission buffer register | 000072 | UART 0 receive interrupt control register | | 000033 | | 000073 | UART 1 transmission interrupt control register | | 000034 | UART 0 transmit/receive control register 0 | 000074 | UART 1 receive interrupt control register | | 000035 | UART 0 transmit/receive control register 1 | 000075 | Timer A0 interrupt control register | | 000036 | UART 0 receive buffer register | 000076 | Timer A1 interrupt control register | | 000037 | | 000077 | Timer A2 interrupt control register | | 000038 | UART 1 transmit/receive mode register | 000078 | Timer A3 interrupt control register | | 000039 | UART 1 baud rate register (BRG1) | 000079 | Timer A4 interrupt control register | | 00003A | UART 1 transmission buffer register | 00007A | Timer B0 interrupt control register | | 00003B | | 00007B | Timer B1 interrupt control register | | 00003C | UART 1 transmit/receive control register 0 | 00007C | Timer B2 interrupt control register | | 00003D | UART 1 transmit/receive control register 1 | 00007D | INTo interrupt control register | | 00003E | UART 1 receive buffer register | 00007E | INT <sub>1</sub> interrupt control register | Fig. 2 Location of internal peripheral devices and interrupt control registers #### **CENTRAL PROCESSING UNIT (CPU)** The CPU has ten registers and is shown in Figure 3. Each of these registers is described below. ## **ACCUMULATOR A (A)** Accumulator A is the main register of the microcomputer. It consists of 16 bits and the low-order 8 bits can be used separately. The data length flag (m) determines whether the register is used as a 16-bit register or as an 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later. Data operations such as arithmetic operation, data transfer, input/output, etc., are executed mainly through the accumulator A. ## **ACCUMULATOR B (B)** Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A. ## **INDEX REGISTER X (X)** Index register X consists of 16 bits and the low-order 8 bits can be used separately. The index register length flag (x) determines whether the register is used as a 16-bit register or as an 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In an index addressing mode where register X is used as the index register, the contents of this address is added to obtain the real address. Also, when executing a block transfer instruction (MVP, MVN), the contents of index register X indicates the low-order 16 bits of the source data address. The third byte of the MVP or MVN is the high-order 8 bits of the source data address. ## **INDEX REGISTER Y (Y)** Index register Y consists of 16 bits and the low-order 8 bits can be used separately. The index register length flag (x) determines whether the register is used as a 16-bit register or as an 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In an index addressing mode where register Y is used as the index register, the contents of this address is added to obtain the real address. Also, when executing a block transfer instruction (MVP, MVN), the contents of index register Y indicates the low-order 16 bits of the destination data address. The second byte of the MVP or MVN is the high-order 8 bits of the destination data address. Fig. 3 Register structure ## **STACK POINTER (S)** Stack pointer (S) is a 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing modes. ## PROGRAM COUNTER (PC) Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. There is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through the bus interface unit. This is described later. ## **PROGRAM BANK REGISTER (PG)** Program bank register (PG) is an 8-bit register that indicates the highorder 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the contents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) by using a branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries. ## **DATA BANK REGISTER (DT)** Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address. The contents of data bank register (DT) is used as the high-order 8 bits of a 24-bit address. Addressing modes that use the data bank register (DT) to specify the address are direct indirect, direct indexed X indirect, direct indexed Y, absolute, absolute bit, absolute indexed X, absolute indexed Y, absolute bit relative, and stack pointer relative indirect indexed Y. #### **DIRECT PAGE REGISTER (DPR)** Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256-byte direct page area. The direct page area is allocated in bank 016, but when the contents of DPR is FF0116 or more, the direct page area spans across bank 016 and bank 116. All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. When the low-order 8 bits' contents of the direct page register (DPR) is "0016", the number of cycles required to generate an address is minimized. Hence the low-order 8 bits' contents of the direct page register (DPR) is usually set to "0016". #### PROCESSOR STATUS REGISTER (PS) Processor status register (PS) is an 11-bit register. It consists of flags which indicate the result of operation and the processor interrupt priority level (IPL). Branch operations can be performed by testing flags C, Z, V, and N. The details of each processor status register bit are described below. ## 1. Carry flag (C) The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift or rotate instruction. This flag can be set or reset directly with the SEC, CLC instructions or with the SEP, CLP instructions. ## 2. Zero flag (Z) This zero flag is set when the result of an arithmetic operation or data transfer is zero and reset when it is not. This flag can be set or reset directly with the SEP or CLP instruction. ## 3. Interrupt disable flag (I) When the interrupt disable flag is "1", all interrupts except watchdog timer, DBC, and software interrupt are disabled. This flag is automatically set to "1" when an interrupt is accepted. It can be set or reset directly with the SEI, CLI instructions or SEP and CLP instructions. ## 4. Decimal mode flag (D) The decimal mode flag determines whether addition and subtraction are performed in the binary or the decimal system. Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as the 2- or 4-digit number. Arithmetic operation is performed with 4-digit number when the data length flag (m) is "0" and with 2-digit number when it is "1". Decimal correction is automatically performed. (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set or reset with the SEP or CLP instruction. ## 5. Index register length flag (x) The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set or reset with the SEP or CLP instruction. #### 6. Data length flag (m) The data length flag determines whether the data has a length of 16 bits or that of 8 bits. The 16-bit length is selected when flag m is "0" and the 8-bit length is selected when it is "1". This flag can be set or reset with the SEM, CLM instructions or with the SEP, CLP instructions. ## 7. Overflow flag (V) The overflow flag is effective only when addition or subtraction is performed with treating a word as a signed binary number. When the data length flag (m) is "0", the overflow flag is set if the result of addition or subtraction is outside the range between - 32768 and +32767. When the data length flag (m) is "1", the overflow flag is set if the result of addition or subtraction is outside the range between -128 and +127. It is reset in the other cases. The overflow flag can also be set or reset directly with the SEP or CLV, CLP instructions. ## 8. Negative flag (N) The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag (m) is "0", data bit 15 is "1". If data length flag (m) is "1", data bit 7 is "1".) It is reset in the other cases. It can also be set or reset with the SEP or CLP instructions. ## 9. Processor interrupt priority level (IPL) The processor interrupt priority level (IPL) consists of 3 bits and determines the processor interrupt priority level (0 to 7). Interrupt is enabled when the interrupt priority level of the device requesting interrupt (the priority can be set using the interrupt control register) is higher than the processor interrupt priority level. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details. ## **BUS INTERFACE UNIT** The CPU operates on an internal clock $\phi$ 's frequency. Internal clock $\phi$ 's frequency is twice the bus cycle frequency. In order to speed up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus and pre-fetches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer. The bus interface unit obtains an instruction code from the memory and stores it in the instruction queue buffer, obtains data from the memory and stores it in the data buffer, or writes the data from the data buffer to the memory. Fig. 4 Relationship between the CPU and the bus interface unit ## M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER The bus interface unit operates using one of the waveforms (1) to (10) shown in Figure 5. The standard waveforms are (1) and (2). The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address. Signal $\overline{E}$ becomes "L" when the bus interface unit reads an instruction code or data from the memory or when it writes data to the memory. Whether to perform read or write is controlled by signal $R/\overline{W}$ . When signal $R/\overline{W}$ is "H", read is performed; when "L", write is performed. In the external bus mode B, signals $\overline{E}$ and $R/\overline{W}$ are not directly output to the outside of the chip. In the memory expansion mode or the microprocessor mode, read signal $\overline{RDE}$ and write signals $\overline{WEL}$ , $\overline{WEH}$ are output to the outside of the chip. While signal $\overline{E}$ is "L", signal $\overline{RDE}$ becomes "L" at reading. While signal $\overline{E}$ is "L", signals $\overline{WEL}$ and $\overline{WEH}$ become "L" at writing. Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area in the memory expansion mode or the microprocessor mode, set the bus width selection input pin (BYTE) to "L" (external data bus has a width of 16 bits). The data bus in the internal memory area is always treated as the 16-bit bus independent of BYTE. Fig. 5 Bus access timing #### **MITSUBISHI MICROCOMPUTERS** #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER When performing 16-bit data read or write, waveform (2) is used to access each byte one by one if the conditions for simultaneously accessing two bytes are not satisfied. However, when prefetching the instruction code, if the address of the instruction code is odd, waveform (1) is used, and only one byte is read in the instruction queue buffer. Access to the even/odd address is controlled by signals BHE and Ao. In the external bus mode B, signal BHE is not directly output to the outside of the chip. Write signals (WEL, WEH) are generated corresponding to the accessed address (even or odd). Bit 2 of processor mode register 0 (address $5E_{16}$ ) is the wait bit. When the external memory area is accessed in the memory expansion mode or the microprocessor mode with this bit set to "0", the width of signal $\overline{E}$ is extended and access time can be extended. There are two ways to extend the access time and they are selected with bit 0 of the processor mode register 1 (address 5F16). When this bit is set to "1", the "L" width of signal E in (1) becomes twice as long as in (3) and the access time becomes 1.5 times (wait 1). When this bit is set to "0", signals ALE and $\overline{E}$ in (1) are extended as in (7) and the access time is doubled (wait 0). However, these signals are not extended when accessing the internal memory area. When the wait bit is set to "1", these signals are not extended when accessing any memory area regardless of the bit 0 of the processor mode register 1. Waveforms (4), (5), and (6) show the entire waveform, first half, and last half respectively of waveform (2) for wait 1. Waveforms (8), (9), and (10) show the entire waveform, first half, and last half respectively of waveform (2) for wait 0. Instruction code read, data read, and data write are described below. Instruction code read will be described first. The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until more instructions than requested is stored in the instruction queue buffer. Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from the memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle. This is referred to as instruction pre-fetching. Normally, when reading an instruction code from the memory, if the accessed address is even, the next odd address is read together with the instruction code and stored in the instruction queue buffer. However, in the memory expansion mode or the microprocessor mode, only one byte is read and stored in the instruction queue buffer if the following conditions are satisfied. - The address to be read is in the external memory area when the external data bus has an 8-bit width (BYTE = "H"). - The address to be read is odd. Therefore, waveform (1), (3) or (7) in Figure 5 is used for instruction code read. Data read and write are described below. The CPU notifies the bus interface unit when performing data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the waveforms from (1) to (10) in Figure 5 to perform the operation. During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when signal $\overline{E}$ is "L" and stores the result in the data buffer. During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to the memory . Therefore, the CPU can proceed to the next step without waiting for write completed. The bus interface unit sends the address received from the CPU to the address bus. Then when signal $\stackrel{-}{E}$ is "L", the bus interface unit sends the data in the data buffer to the data bus and writes it to the memory. #### **INTERRUPTS** Table 1 shows the interrupt sources and the corresponding interrupt vector addresses. Reset is also treated as a source of interrupt and is described in this section. DBC is an interrupt used only for debugging. Interrupts other than reset, $\overline{\text{DBC}}$ , watchdog timer, zero divide, and BRK instruction all have their respective interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register. The interrupt request bit is automatically cleared by hardware during reset or when processing an interrupt. Also, interrupt request bits other than $\overline{\text{DBC}}$ and watchdog timer can be cleared by software. INTo to INT2 are external interrupts, and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with a polarity selection bit. In the $\overline{INT_2}/Key$ input interrupt, whether to input an interrupt request from the $\overline{INT_2}$ pin or the $\overline{Kl_0}$ – $\overline{Kl_3}$ pins can be selected by bit 7 of the port function control register (refer to Figure 11). Timer and UART interrupts are described in the respective section. The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by hardware, but it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed as follows: reset > DBC > watchdog timer > other interrupts Table 1. Interrupt sources and the interrupt vector addresses | Interrupts | Vector addresses | | |------------------------|----------------------|----------------------| | A-D/UART2 trans./rece. | 00FFD616 | 00FFD7 <sub>16</sub> | | UART1 transmit | 00FFD816 | 00FFD916 | | UART1 receive | 00FFDA <sub>16</sub> | 00FFDB <sub>16</sub> | | UART0 transmit | 00FFDC16 | 00FFDD16 | | UART0 receive | 00FFDE16 | 00FFDF16 | | Timer B2 | 00FFE016 | 00FFE1 <sub>16</sub> | | Timer B1 | 00FFE216 | 00FFE316 | | Timer B0 | 00FFE416 | 00FFE516 | | Timer A4 | 00FFE616 | 00FFE7 <sub>16</sub> | | Timer A3 | 00FFE816 | 00FFE9 <sub>16</sub> | | Timer A2 | 00FFEA <sub>16</sub> | 00FFEB <sub>16</sub> | | Timer A1 | 00FFEC <sub>16</sub> | 00FFED <sub>16</sub> | | Timer A0 | 00FFEE <sub>16</sub> | 00FFEF16 | | INT2/Key input | 00FFF016 | 00FFF1 <sub>16</sub> | | ĪNT <sub>1</sub> | 00FFF216 | 00FFF316 | | ĪNT <sub>0</sub> | 00FFF416 | 00FFF516 | | Watchdog timer | 00FFF6 <sub>16</sub> | 00FFF7 <sub>16</sub> | | DBC (unusable) | 00FFF816 | 00FFF9 <sub>16</sub> | | BRK instruction | 00FFFA <sub>16</sub> | 00FFFB <sub>16</sub> | | Zero divide | 00FFFC <sub>16</sub> | 00FFFD <sub>16</sub> | | Reset | 00FFFE16 | 00FFFF16 | Fig. 6 Interrupt control register bit configuration Table 2. Addresses of interrupt control registers | Interrupt control registers | addresses | |---------------------------------------------------|-----------| | A-D/UART2 trans./rece. interrput control register | 00007016 | | UART0 transmit interrput control register | 00007116 | | UART0 receive interrput control register | 00007216 | | UART1 transmit interrput control register | 00007316 | | UART1 receive interrupt control register | 00007416 | | Timer A0 interrupt control register | 00007516 | | Timer A1 interrupt control register | 00007616 | | Timer A2 interrupt control register | 00007716 | | Timer A3 interrupt control register | 00007816 | | Timer A4 interrupt control register | 00007916 | | Timer B0 interrupt control register | 00007A16 | | Timer B1 interrupt control register | 00007B16 | | Timer B2 interrupt control register | 00007C16 | | INTo interrupt control register | 00007D16 | | INT <sub>1</sub> interrupt control register | 00007E16 | | INT2/Key input interrupt control register | 00007F16 | Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list. Other interrupts previously mentioned are A-D converter, UART, Timer, INT interrupts. The priority of these interrupts can be changed by changing the interrupt priority level selection bits of the corresponding interrupt control register with software. Figure 8 shows a diagram of the interrupt priority detection circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority. This comparison is repeated to select the interrupt with the highest priority among the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS), and the request is accepted if it is higher than IPL and the interrupt disable flag (I) is "0". The request is not accepted if flag I is "1". The reset, $\overline{\text{DBC}}$ , and watchdog timer interrupts are not affected by the interrupt disable flag (I). When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag (I) is set to "1". Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt. Therefore, multiple interrupts are possible by resetting the interrupt disable flag (I) to "0" and enable further interrupts. For reset, $\overline{DBC}$ , watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3. Priority detection is performed by latching the interrupt request bit and interrupt priority level selection bits so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle. Because priority detection takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle. Fig. 7 Interrupt priority Fig. 8 Interrupt priority detection circuit As shown in Figure 9, there are three different interrupt priority detection time from which one is selected by software. After the selected time has elapsed, the interrupt which has the highest priority is determined and is processed after the current instruction execution has been completed. The time is selected with bits 4 and 5 of the processor mode register 0 (address 5E<sub>16</sub>) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register 0 is initialized to "0016". Therefore, the longest time is selected. However, the shortest time should be selected by software. Table 3. Value set in processor interrupt level (IPL) during an interrupt | Interrupt types | Setting value | |-----------------|--------------------------| | Reset | 0 | | DBC | 7 | | Watchdog timer | 7 | | Zero divide | Not change value of IPL. | | BRK instruction | Not change value of IPL. | Table 4. Relationship between interrupt priority detection time selection bits and number of cycles | Interrupt priority detec | tion time selection bits | Number of cycles | |--------------------------|--------------------------|---------------------| | Bit 5 | Bit 4 | radifiber of cycles | | 0 | 0 | 7 cycles of φ | | 0 | 1 | 4 cycles of Φ | | 1 | 0 | 2 cycles of φ | internal clock Fig. 9 Interrupt priority detection time Fig. 10 Processor mode register 0 configuration By setting the port function control register, the INT<sub>2</sub>/Key input interrupt function can be switched to the key input interrupt function which uses the $\overline{\text{KI}_0}$ to $\overline{\text{KI}_3}$ inputs. Figure 11 shows the bit configuration of the port function control register, and Figure 12 shows the $\overline{\text{INT}_2}$ /Key input interrupt input circuit block diagram. When the key input interrupt selection bit of the port function control register is "0", a signal is input from the INT2 pin to the INT2/Key input interrupt control circuit and the INT2 interrupt is normally performed. When the key input interrupt selection bit is "1", signals input from the KIo to KI3 pins are inverted, and then the logical sum of these signals is input to the INT2 interrupt control circuit. In this case, the external interrupt which uses the Klo to Kl3 pins is performed. (Pins Kl<sub>0</sub> to Kl<sub>3</sub> correspond to ports P104 to P107, respectively.) Additionally, by setting the port P6 pull-up selection bit 1 to "1", the INT2 input is added to that logical sum, so that the external interrupt which uses the inputs KIo to KI3 and INT2 is performed. When using the key input interrupt, it is necessary to select the edge sense which uses the falling edge by setting the INT2/Key input interrupt control register. Because of this selection, a key input interrupt request occurs when "L" is input to one of the Klo to Kl3 and INT2 pins. The interrupt vector and the interrupt control register are common to the INT2 and key input interrupts. Pull-up resistors (transistors) can be added to the KIo to KIo pins by setting "1" to the port P10 pull-up selection bit and "0" to the contents of the port P10 (i = 4 to 7) direction register. Similarly, a pull-up resistor can be added to the $\overline{\text{INT}_2}$ pin by setting "1" to the port P6 pull-up selection bit 1 and "0" to the content of the port P64 direction register. With the key input interrupt and the pull-up function, the key input circuit is easily composed. Fig. 12 $\overline{\mbox{INT}_2}$ /Key input interrupt input circuit block diagram Fig. 11 Bit configuration of port function control register #### **TIMER** There are eight 16-bit timers. They are divided by type into timer A(5) and timer B(3). The timer I/O pins are also used as I/O pins for ports P5 and P6. To use these pins as timer input pins, the port direction register bit corresponding to the pin must be cleared to "0" to specify the input mode. #### TIMER A Figure 13 shows a block diagram of timer A. Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i = 0 to 4). Each of these modes is described below. ## (1) Timer mode [00] Figure 14 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of timer Ai mode register must always be "0" in the timer mode. Bit 3 is ignored if bit 4 is "0". Bits 6 and 7 are used to select the timer counter source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0". Figure 15 shows the bit configuration of the count start flag. The counter is decremented. An interrupt is caused and the interrupt request bit of the timer Ai interrupt control register is set when the contents becomes 000016. At the same time, the contents of the reload register are transferred to the counter, and count is continued. Fig. 13 Block diagram of timer A When bit 2 of the timer Ai mode register is "1", the output is generated from TAiouT pin. The output is toggled each time the contents of the counter reaches to 000016. When the contents of the count start flag is "0", "L" is output from TAiouT pin. When bit 2 is "0", TAiouT can be used as a normal port pin. When bit 4 is "0", TAin can be used as a normal port pin. When bit 4 is "1", counting is performed only while the input signal from the TAim pin is "H" or "L" as shown in Figure 16. Therefore, this can be used to measure the pulse width of the TAim input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. When bit 3 is "1", counting is performed while the TAim pin input signal is "H" and when bit 3 is "0", counting is performed while it is "L". Note that the duration of "H" or "L" on the TAilN pin must be two or more cycles of the timer count sourse. When data is written to the timer Ai register with timer Ai halted, the same data is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time. When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n + 1). Fig. 14 Timer Ai mode register bit configuration during timer mode Fig. 15 Count start flag bit configuration Fig. 16 Count waveform when gate function is available ## (2) Event counter mode [01] Figure 17 shows the bit configuration of the timer Ai mode register during the event counter mode. In the event counter mode, the bit 0 of the timer Ai mode register must be "1" and bits 1 and 5 must be "0". The input signal from the TAin pin is counted when the count start flag shown in Figure 15 is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1". In the event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the TAiouT pin. When bit 4 of the timer Ai mode register is "0", the up-down flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 18 shows the bit configuration of the up-down flag. When bit 4 of the timer Ai mode register is "1", the input signal from the TAiouT pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1". Because TAiouT pin becomes an output pin with pulse output if bit 2 is "1". The count is decremented when the input signal from the TAiouT pin is "L" and incremented when it is "H". Determine the level of the input signal from the TAiouT pin before an effective edge is input to the TAin pin. An interrupt request signal is generated and the interrupt request bit of the timer Ai interrupt control register is set when the counter reaches 000016 (decrement count) or FFFF16 (increment count). At the same time, timers A0 and A1 transfer the contents of the reload register to the counter and continue counting. Timers A2, A3, and A4 transfer the contents of the reload register to the counter and continue count when bit 6 of the corresponding timer Ai mode register is "0", but when bit 6 is "1", they continue counting without transferring the contents of the reload register to the counter. When bit 2 is "1", the waveform of which polarity is reversed each time the counter reaches 000016 (decrement count) or FFFF16 (increment count) is output from TAiouT pin. If bit 2 is "0", the TAiouT pin can be used as a normal port pin. However, if bit 4 is "1" and the TAiouT pin is used as an output pin, the output from the TAiouT pin changes the count direction. Therefore, bit 4 must be "0" unless the output from the TAiouT pin is used to select the count direction. Data write and data read are performed in the same way as for the timer mode. That is, when data is written to timer Ai which is halted, it is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not the counter. The counter is reloaded with new data from the reload register at the next reload time and continues counting. For timers A2, A3, and A4, the contents of the reload register is not reloaded in the counter when bit 6 of the corresponding timer Ai mode register is "1". The contents of the counter can be read at any time. Fig. 17 Timer Ai mode register bit configuration during event counter mode Fig. 18 Up-down flag bit configuration Furthermore, in the event counter mode, whether to increment or decrement the counter can also be determined by supplying two kinds of pulses of which phases differ by $90^\circ$ to timer A2, A3, or A4. There are two types of two-phase pulse signal processing operations. One uses timer A2 and the other uses timer A4. Timer A3 can select one of these two operations with bit 7 of the timer A3 mode register. In both processing operations, two kinds of pulses of which phases differ by $90^\circ$ are input to the TAjout (j = 2 to 4) pin and TAjin pin respectively. After the level of the TA2OUT pin changes from "L" to "H" with timer A2 used, as shown in Figure 19, the count is incremented when a rising edge is input to the TA2IN pin and the count is decremented when the falling edge is input. For timer A4, as shown in Figure 20, when a phase related pulse with a rising edge input to the TA4IN pin is input after the level of TA40UT pin changes from "L" to "H", the count is incremented at the respective rising edge and falling edge of the TA40UT pin and TA4IN pin. When a phase related pulse with a falling edge input to the TA40UT pin is input after the level of TA4IN pin changes from "H" to "L", the count is decremented at the respective rising edge and falling edge of the TA4IN pin and TA40UT pin. When performing this two-phase pulse signal processing, bits 0 and 4 of the timer Aj mode register must be set to "1" and bits 1, 2, 3, and 5 must be set to "0" as shown in Figure 21. Bit 7 is used to select whether to perform two-phase pulse signal processing for timer A3 in the same manner as timer A2 or as timer A4. When this bit is "0", two-phase pulse signal processing for timer A3 is performed in the same manner as timer A2 and when it is "1", it is performed in the same manner as timer A4. This bit is ignored for timers A2 and A4. Note that bits 5, 6, and 7 of the up-down flag (address 44<sub>16</sub>) are the two-phase pulse signal processing selection bits for timers A2, A3, and A4, respectively. Each timer operates in the normal event counter mode when the corresponding bit is "0" and performs two-phase pulse signal processing when it is "1". Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for the normal event counter mode. Note that the port direction register of the input port must be set to the input mode because two-phase pulse signal is input. Also, there can be no pulse output in this mode. Fig. 19 Two-phase pulse signal processing operation of timer A2 Fig. 20 Two-phase pulse signal processing operation of timer A4 Fig. 21 Timer Aj mode register bit configuration when performing two-phase pulse signal processing in event counter mode ## M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## (3) One-shot pulse mode [10] Figure 22 shows the bit configuration of the timer Ai mode resister during the one-shot pulse mode. In the one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1". The trigger is enabled when the count start flag is "1". The trigger can be generated by software, or it can be input from the TAiIN pin. Software trigger is selected when bit 4 is "0", and the input signal from the TAIIN pin is used as the trigger when bit 4 is "1". Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when bit 3 is "1". Software trigger is generated by setting the bit of the one-shot start flag corresponding to each timer. Figure 23 shows the bit configuration of the one-shot start flag. As shown in Figure 24, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7. If the contents of the counter is not 000016, the TAiouT pin goes "H" when a trigger signal is received. The count direction is decrement. When the counter reaches 000116, the TAiouT pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated, and the interrupt request bit of the timer Ai interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is pulse frequency of the selected clock X (counter's value at the time of trigger). If the count start flag is "0", the level of the TAiout pin goes "L". Therefore, the counter's value corresponding to the desired pulse width must be written to timer Ai before setting "1" to the timer Ai count start flag. As shown in Figure 25, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger, and then that value is decremented. Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering. When retriggering, there must be at least two timer count source cycles before a new trigger can be issued. Fig. 22 Timer Ai mode register bit configuration during one-shot pulse mode Data write is performed in the same way as for the timer mode. When data is written in timer Ai halted, it is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time and continues counting. Undefined data is read when timer Ai is read. Fig. 23 One-shot start flag bit configuration Fig. 24 Pulse output example when external rising edge is selected Fig. 25 Example when trigger is re-issued during pulse output #### (4) Pulse width modulation mode [11] Figure 26 shows the bit configuration of the timer Ai mode register during the pulse width modulation mode. In the pulse width modulation mode, bits 0, 1, and 2 must be set to "1". Bit 5 is used to determine whether to perform as the 16-bit length pulse width modulator or the 8-bit length pulse width modulator. 16-bit length pulse width modulator is selected when bit 5 is "0" and 8-bit length pulse width modulator is selected when bit 5 is "1". The 16-bit length pulse width modulator is described first. The pulse width modulator can be started with a software trigger or with an input signal from a TAiın pin (external trigger). The software trigger mode is selected when bit 4 is "0". Pulse width modulator is started and pulse is output from the TAio∪T pin when the timer Ai start flag is set to "1". The external trigger mode is selected when bit 4 is "1". Pulse width modulator starts when a trigger signal is input from the TAiIN pin when the timer Ai start flag is "1". Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1". When data is written to timer Ai with the pulse width modulator halted, it is written to the reload register and the counter. Then when the timer Ai start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 27 is output continuously. Once modulation is started, triggers are not accepted. When the value in the reload register is m, the duration "H" of pulse is $$\frac{1}{\text{selected clock frequency}} \times m$$ and the output pulse period is $$\frac{1}{\text{selected clock frequency}} \times (2^{16} - 1).$$ An interrupt request signal is generated and the interrupt request bit of the timer Ai interrupt control register is set at each fall of the output pulse. The width of the output pulse is changed by updating timer data. The update can be performed at any time. The output pulse width is changed at the rise of the pulse after data is written to the timer. The contents of the reload register is transferred to the counter just before the rise of the next output pulse so that the pulse width is changed from the next output pulse. Undefined data is read when timer Ai is read. The 8-bit length pulse width modulator is described next. The 8-bit length pulse width modulator is selected when bit 5 of the timer Ai mode register is "1". The reload register and the counter are both divided into 8-bit halves. The low-order 8 bits function as a prescaler and the high-order 8 bits function as the 8-bit length pulse width modulator. The prescaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches 000016 as shown in Figure 28. At the same time, the contents of the reload register is transferred to the counter, and count is continued. Fig. 26 Timer Ai mode register bit configuration during pulse width modulation mode Therefore, if the low-order 8 bits of the reload register is n, the period of the generated pulse is The high-order 8 bits function as an 8-bit length pulse width modulator using this pulse as input. Its operation is the same as for 16-bit length pulse width modulator except it has a length of 8 bits. When the high-order 8 bits' contents of the reload register is m, the duration "H" of pulse is Fig. 27 16-bit length pulse width modulator output pulse example Fig. 28 8-bit length pulse width modulator output pulse example #### TIMER B Figure 29 shows a block diagram of timer B. Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode. The mode is selected with bits 0 and 1 of the timer Bi mode register (i = 0 to 2). Timer B2 can also be used as the clock timer of which clock source is the main clock or the sub-clock divided by 32. Additionally, timer B2 can be internally connected to timer B1 (cascade connection). Each of these modes is described below. ## (1) Timer mode [00] Figure 30 shows the bit configuration of the timer Bi mode register during the timer mode. Bits 0 and 1 of the timer Bi mode register must always be "0" in the timer mode. Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0" As shown in Figure 15, the timer Bi count start flag is at the same address as the timer Ai count start flag. The count is decremented. When the contents of the counter becomes 000016, an interrupt request occurs and the interrupt request bit of the timer Bi interrupt control register is set. At the same time, the contents of the reload register is stored in the counter, and count is continued. Timer Bi does not have a pulse output function or a gate function like timer A. When data is written to timer Bi halted, it is written to the reload register and the counter. When data is written to timer Bi which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time and continues counting. The contents of the counter can be read at any time. Fig. 29 Timer B block diagram ## (2) Event counter mode [01] Figure 31 shows the bit configuration of the timer Bi mode register during the event counter mode. In the event counter mode, the bit 0 of the timer Bi mode register must be "1" and bit 1 must be "0". The input signal from the TBin pin is counted when the count start flag is "1", and counting is stopped when it is "0". Counting is performed at the fall of the input signal when bits 2 and 3 are "0" and at the rise of the input signal when bit 3 is "0" and bit 2 is "1". When bit 3 is "1" and bit 2 is "0", counting is performed at the rise and fall of the input signal. When the sub-clock (32 kHz) oscillation circuit is used and others, and the event counter mode is selected, timer B2 functions as the clock timer and the original functions as timer B2 in the event counter mode are lost. For details, refer to "(4) Clock timer". When the internal connect mode which connects timer B1 to timer B2 is selected, the original function as timer B1 in the event counter mode is lost. For details, refer to "(5) Internal connect mode". Data write, data read, and interrupt generation are performed in the same way as for the timer mode. ## (3) Pulse period measurement/pulse width measurement mode [10] Figure 32 shows the bit configuration of the timer Bi mode register during the pulse period measurement/pulse width measurement mode In the pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1", and counting stops when it is "0". The pulse period measurement mode is selected when bit 3 is "0". In the pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the TBiIN pin to the next fall or at the rise of the input signal to the next rise. And then, the result is stored in the reload register. In this case, the reload register acts as a buffer register. When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise. In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 33, when the fall of the input signal from TBiin pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and counting is started. The period from the fall of the input signal to the next fall is measured in this way. After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit of the timer Bi interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1". When bit 3 is "1", the pulse width measurement mode is selected. The pulse width measurement mode is similar to the pulse period measurement mode except that the clock is counted from the fall of the TBiin pin input signal to the next rise or from the rise of the input signal to the next fall as shown in Figure 34. Fig. 30 Timer Bi mode register bit configuration during timer mode Fig. 31 Timer Bi mode register bit configuration during event counter mode When timer Bi is read, the contents of the reload register is read. Note that, in this mode, the interval from the fall of the TBin pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source. Timer Bi overflow flag which is bit 5 of the timer Bi mode register is set to "1" when the timer Bi counter reaches 000016. This flag is cleared by writing to the corresponding timer Bi mode register. By reading this flag, the reason why the interrupt request signal is generated, which is the completion of measurement or the counter overflow, can be detected. An interrupt request signal may occur because the counter value is particularly undefined just after counting starts. Accordingly, make sure to detect the occurrence reason of an interrupt request signal with the timer Bi overflow flag. This flag is "1" at reset. When using timer B2 as the clock timer and using timer B1 in the internal connect mode, functions in this mode are lost. Fig. 32 Timer Bi mode register bit configuration during pulse period measurement/pulse width measurement mode Fig. 33 Pulse period measurement mode operation (example of measuring the interval from the falling edge to next falling one) Fig. 34 Pulse width measurement mode operation ## (4) Clock timer When the port-Xc selection bit of the oscillation circuit control register 0 (refer to Figure 63) is set to "1" to make the sub-clock oscillation circuit active, timer B2 can function as the clock timer, which uses clock fc32 as the clock source. Clock fc32 is the sub clock (32 kHz) divided by 32. Additionally, when the port-Xc selection bit is set to "0" not to use the sub-clock and the timer B2 clock source selection bit of the port function control register (refer to Figure 11) is set to "1", timer B2 can functions as the clock timer, which uses clock fc32 as the clock source. Clock fc32 is the main clock divided by 32. Figure 35 shows the timer B2 mode register bit configuration when timer B2 is used as the clock timer. As shown in Figure 35, the event counter mode must be selected for timer B2. For how to use the clock timer, refer to the section on clock generating circuit. #### (5) Internal connect mode When the timer B1 internal connect selection bit of the port function control register (refer to Figure 11) is set to "1", timer B1 uses the timer B2's overflow signal as the clock source and timer B1 is internally connected to timer B2 (cascade connection). The internal connect mode makes timers B1 and B2 function as 16 + 16 bit-timer with the timer B2's clock source. Figure 35 shows the timer B1 mode register bit configuration when using timer B1 in the internal connect mode. Set timer B1 in the event counter mode as shown in Figure 35. Fig. 35 Timer B1 mode register bit configuration when timer B1 is used in the internal connect mode and timer B2 mode register bit configuration when timer B2 is used as clock timer #### **SERIAL I/O PORTS** Three independent serial I/O ports are provided. Figure 36 shows a block diagram of the serial I/O ports. Table 5 shows the functional differences of three serial I/O ports (UART 0, 1, 2). Bits 0, 1, and 2 of the UARTi (i = 0, 1, 2) transmit/receive mode register shown in Figure 37 are used to determine whether to use port P8 or port P10 as a parallel port, a clock synchronous serial I/O port, or an asynchronous serial I/O port (UART) using start and stop bits. Fig. 36 Serial I/O port block diagram Fig. 37 UARTi transmit/receive mode register bit configuration The interrupt vector and the interrupt control register are common to the A-D conversion interrupt and UART2 transmit/receive interrupt. It is switched by a selection of UART2 function as shown in Figure 37 and Table 5. Figure 38 shows the connections of receiver/transmitter. Figures 39 and 40 show the bit configuration of the UARTi transmit/receive control register. Each communication method is described below. Fig. 38 Receiver and transmitter block diagram Table 5. Differences between UART0, UART1 and UART2 | | Communication method | CTS input/<br>RTS output | Interrupt | Selection of data output, CLK polarity, transfer format | Multiple clocks output | Sleep function | |-------|-------------------------------------------------------------|-------------------------------|------------------------------------------|---------------------------------------------------------|------------------------|----------------| | UART0 | Selection of clock<br>synchronous or<br>asynchronous (UART) | Both CTS input and RTS output | Transmit and receive (2 systems) | Available | Available | Available | | UART1 | Selection of clock<br>synchronous or<br>asynchronous (UART) | Both CTS input and RTS output | Transmit and receive (2 systems) | Available | Nothing | Available | | UART2 | Selection of clock<br>synchronous or<br>asynchronous (UART) | Only CTS input | Transmit/receive<br>(1 system)<br>(Note) | Nothing | Nothing | Nothing | Note. The interrupt vector and the interrupt control register are common to the A-D conversion interrupt and UART2 transmit/receive interrupt. It is switched by a selection of UART2 function. ## M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 39 UART0, UART1 transmit/receive control registers bit configuration Fig. 40 UART2 transmit/receive control register bit configuration ## CLOCK SYNCHRONOUS SERIAL COMMUNICATION A case where communication is performed between two clock synchronous serial I/O ports as shown in Figure 41 will be described. (The transmission side will be denoted by subscript $_{\rm J}$ and the receiving side will be denoted by subscript $_{\rm K}$ .) Bit 0 of the UART<sub>j</sub> transmit/receive mode register and UART<sub>k</sub> transmit/receive mode register must be set to "1", and bits 1 and 2 must be "0". The length of the transmission data is 8 bits. Bit 3 of the UART; transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UARTk transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in the clock synchronous mode. Bit 7 must always be "0". The clock source is selected by bit 0 (CSo) and bit 1 (CS1) of the clock sending side UART $_{\rm j}$ transmit/receive control register 0. When the contents of the bit rate genarator is n, as shown in Figure 36, the selected clock is divided by (n + 1), then by 2, passed through a transmission control circuit, and output as transmission clock CLK $_{\rm j}$ . Therefore, when the selected clock is fi, Bit Rate = $$f_i / \{(n + 1) \times 2\}$$ On the clock receiving side, the CSo and CS1 bits are ignored because an external clock is selected The bit 2 of the clock sending side UART<sub>j</sub> transmit/receive control register 0 is cleared to "0" to select $\overline{\text{CTS}_{j}}$ input. The bit 2 of the clock receiving side is set to "1" to select $\overline{\text{RTS}_{k}}$ output. Whether to use signals CTS and RTS is determined by bit 4 of the UART transmit/receive control register 0. Set bit 4 to "0" when $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ signals are used, and to "1" when they are not used. UART2 has the CTS input function, but that does not have the RTS output function (refer to Figure 40.) When signals CTS and RTS are not used, the CTS/RTS pin can be used as a normal port. The following describes the case when signals CTS and RTS are used. When signals CTS and RTS are not used, the CTSi input condition is unnecessary and there is no RTSk output. Output driver format of the transmit data output pin (TxDj), which is the CMOS output or the N-channel open-drain output, is selected with bit 5 (TxS) of the UARTj transmit/receive control register 0. When bit 5 is "0", the CMOS output format is selected. When bit 5 is "1", the N-channel open-drain output format is selected. When the N-channel open-drain output format is selected, make sure to pull-up the data line using a pull-up resistor. Fig. 41 Clock synchronous serial communication ## M37736MHBXXXGP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER The internal/external clock polarity is selected with bit 6 (CPL) of the UARTj transmit/receive control register 0. When bit 6 is "0", transmit data is output at the CLKi's falling edge in transmitting, received data is input at the CLKk's rising edge in receiving, and the CLKi level is "H" not in transferring (transmitting/receiving). When bit 6 is "1", reversely, transmit data is output at the CLKi's rising edge in transmitting, received data is input at the CLKk's falling edge in receiving, and the CLKi level is "L" not in transferring. Bit transfer order of transmit/received data, which is LSB first or MSB first (Note), is selected with bit 7 (TFM) of the UARTj transmit/receive control register 0. LSB first is selected when bit 7 is "0", and MSB first is selected when bit 7 is "1". However, UART2's function is fixed to the function specified by TxS=CPL=TFM="0", and it cannot be changed. Note that, only in the UARTo transmission mode, the transmission clock can be output not only from the CLKo pin but also from the other output pins (CLKSo, CLKS1). Transmission clock output multipleselection mode is set with the serial transmit control register and others. For details, refer to the section on transmission. **Note.** When LSB first is selected, data is transmitted/received beginning at the least significant bit (LSB). When MSB first is selected, data is transmitted/received beginning at the most significant bit (MSB). #### **Transmission** Transmission is started when the bit 0 (TE<sub>j</sub> flag) of the UART<sub>j</sub> transmit/ receive control register 1 is "1", bit 1 (Tl<sub>j</sub> flag) of one is "0", and the CTS<sub>j</sub> input is "L". Transmit data is output each time when the transmission clock ( $CLK_j$ ) level changes from "H" to "L" with bit 6 (CPL) of the UART $_j$ transmit/receive control register 0 "0" or is output each time when the $CLK_j$ level changes from "L" to "H" with CPL "1". For details, refer to Figure 42. In addition, transmit data is output beginning at the least significant bit (LSB) with bit 7 (TFM) of the UART $_j$ transmit/receive control register "0" or is output beginning at the most significant bit (MSB) with TFM "1". The Tl<sub>j</sub> flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when date is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. Fig. 42 Clock synchronous serial I/O timing ## M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER When the transmission register becomes empty after its contents has been transmitted, data is automatically transferred from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. When bit 2 of the UARTj transmit/receive control register 0 is "1", $\overline{\text{CTS}}_i$ input is ignored and transmission start is controlled only by the TEj flag and Tlj flag. Once transmission has started, the TEj flag, Tlj flag, and $\overline{\text{CTS}}_i$ signals are ignored until data transmission completes. Therefore, transmission is not interrupt even when $\overline{\text{CTS}}_i$ input is changed to "H" during transmission. As shown in Figure 42, CTS<sub>i</sub> and flags TE<sub>j</sub> and TI<sub>j</sub>, which indicate the transmission start condition, are checked while the TEND<sub>j</sub> signal is "H". Therefore, data can be transmitted continuously when the next transmission data is written in the transmission buffer register and the TI<sub>j</sub> flag is cleared to "0" before the TEND<sub>j</sub> signal level becomes H". The bit 3 (TxEPTY<sub>j</sub> flag) of the UART<sub>j</sub> transmit/receive control register 0 changes to "1" at the next cycle after the TEND<sub>j</sub> signal level becomes "H". Furthermore, the TxEPTY<sub>j</sub> flag changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has been completed. When the TI<sub>j</sub> flag changes from "0" to "1", the interrupt request bit in the UART<sub>j</sub> transmission (transmit/receive in UART2) interrupt control register is set to "1". Since UART0 has three output pins (CLK0, CLKS0, and CLKS1) for the transmission clock, the user can select one from these pins when using the internal clock. Accordingly, data can be transmitted to three external receive devices which will not receive data at the same time. Figure 43 shows the extrnal connection diagram example. To select the transmission clock output multiple-selection mode, it is necessary to set bits 5 and 4 of the serial transmit control register. In addition, it is necessary to select the internal clock, to disable $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ , and disable reception, with the UART0 transmit/receive mode register and the UART0 transmit/receive control register 0/1. Figure 44 shows the bit configuration of the serial transmit control register and Figure 45 shows the bit configuration of the UART0 transmit/receive mode register and the UART0 transmit/receive control register 0/1 in the transmission clock output multiple-selection mode. Furthermore, Table 6 shows the function of bits 5 and 4 (Transmission clock output pin selection bits, TC1 and TC0) of the serial transmit control register. As shown in Table 5, the transmission clock is output from the CLK0, CLKS0, or CLKS1 pin depending on TC1, TC0. Do not change the value of TC1 and TC0 during transferring. The transmission clock polarity also depends on bit 6 (CPL) of the UART0 transmit/receive control register 0. Fig. 44 Bit configuration of serial transmit control register Table 6. Relationship between transmission clock output pin selection bits and pin functions | Transmission clock output pin selection bits | | P81 | P82<br>RxD0 | P80<br>CTSo/RTSo | |----------------------------------------------|-----------------|------------------|-------------------|---------------------------------------| | TC <sub>1</sub> | TC <sub>0</sub> | CLK <sub>0</sub> | CLKS <sub>0</sub> | CLKS <sub>1</sub> | | 0 | 0 | CLK <sub>0</sub> | RxD0 | P8/CTS <sub>0</sub> /RTS <sub>0</sub> | | 0 | 1 | CLK <sub>0</sub> | "H" (Note2) | P80 | | 1 | 0 | "H" | CLKS <sub>0</sub> | P80 | | 1 | 1 | "H" | "H" (Note2) | CLKS <sub>1</sub> | Notes 1. In this table, the CLK polarity selection bit (CPL) is "0". When CPL is "1", "H" in this table becomes "L". The polarity of CLK0, CLKS0, or CLKS1 also depends on CPL. 2. When bit 2 of the port P8 direction register is "1", "H" is output. When this bit is "0", floating is entered. Fig. 43 External connection diagram example in the transmission clock output multiple-selection mode Fig. 45 Bit configuration of UART0 transmit/receive mode register and UART0 transmit/receive control register 0/1 in the transmission clock output multiple-selection mode #### Receive Receive starts when the bit 2 (REk flag) of the UARTk transmit/receive control register 1 is set to "1". The RTSk output level is "H" when the REk flag is "0", but it is "L" when the REk flag is "1" and the Tlk flag is "0". Furthermore, the RTSk output level is "H" again when receiving restarts. The Tlk flag is cleared to "0" by writing dummy data into the transmission buffer register. When the RTSk output level is "L", receiving for the receive register is enabled. UART2 does not have the RTS output function. When bit 6 (CPL) of the UARTk transmit/receive control register 0 is "0", the contents of the receive register is shifted by 1 bit each time when the receive clock (CLKk) changes from "L" to "H". When CPL is "1", the contents is shifted by 1 bit each time when CLKk changes from "H" to "L". These shifts are performed simultaneously with the data reception from the RxDk pin. When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (Rlk flag) of the UARTk transmit/receive control register 1 is set to "1". In other words, the setting of the Rlk flag to "1" indicates that the receive buffer register contains the received data. When the Tlk flag goes "0", RTSk output level goes "L" to indicate that the next data can be received. When the RIk flag changes from "0" to "1", the interrupt request bit of the UARTk receive (transmit/receive in UART2) interrupt control register is set to "1". Bit 4 (OERk flag) of the UARTk transmit/receive control register is set to "1" when the next data is transferred from the receive register to the receive buffer register while RIk flag is "1", and the OERk flag indicates that the next data was transferred to the receive buffer register before the contents of the receive buffer register was read. The RIk flag is cleared to "0" when reading the low-order byte to the receive buffer, when writing "0" to the REk flag, or when setting to be a parallel port. The OERk flag is cleared to "0" when writing "0" to the REk flag or when setting to be a parallel port. The FERk, PERk, and SUMk flags are ineffective in the clock synchronous communication. The received data in the receive buffer register is read into the data bus according to the LSB first (beginning at the least significant bit) when bit 7 (TEM) of the UARTk transmit/receive control register 0 is "0" or according to the MSB first (beginning at the most significant bit) when bit 7 is "1". As shown in Figure 36, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from UARTk to UARTj. # ASYNCHRONOUS SERIAL COMMUNICATION (UART) Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication. With 8-bit asynchronous communication, the bits 2 to 0 of the UARTi transmit/receive mode register must be "101". Bit 3 is used to select an internal clock or an external clock. When bit 3 is "0", an internal clock is selected and when bit 3 is "1", then external clock is selected. When an internal clock is selected, the bit 0 (CSo) and bit 1 (CS1) of UARTi transmit/receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLKi pin can be used as a normal port. When the content of the bit rate generator is n, the selected internal or external clock is divided by (n + 1), then by 16, and passed through a control circuit to create the UART transmission clock or the UART receive clock. When the selected clock is an internal clock fi or an external clock $f_{\text{EXT}}$ Bit Rate = $$(fi \text{ or } fEXT) / \{(n + 1) \times 16\}$$ Bit 4 selects 1 stop bit or 2 stop bits. The bit 5 is a selection bit of odd parity or even parity. In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd. In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even. Fig. 46 Transmit timing example when 8-bit asynchronous communication with parity and 1 stop bit is selected Fig. 47 Transmit timing example when 9-bit asynchronous communication with no parity and 2 stop bits is selected ### MITSUBISHI MICROCOMPUTERS SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Bit 6 is the parity enable bit which indicates whether to add parity bit or not. Bits 4 to 6 should be set or reset according to the data format of the communicating devices. Bit 7 is the sleep selection bit (refer to the next page). Bit 2 of the UARTi transmit/receive control register 0 is used to determine whether to use CTSi input or RTSi output. CTSi input is used if bit 2 is "0" and RTSi output is used if bit 2 is "1". If CTS<sub>i</sub> input is selected, the user can control whether to stop or start transmission with external CTS<sub>i</sub> input. Whether to use CTS and RTS signals is determined by bit 4 of the UART transmit/receive control register 0. Set bit 4 to "0" when CTS and RTS signals are used, and to "1" when they are not used. UART2 has the CTS input function, but that does not have the RTS output function (refer to Figure 40.) When $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ signals are not used, the $\overline{\text{CTS}}/\overline{\text{RTS}}$ pin can be used as a normal port. The following describes the case when the $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ signals are used. If $\overline{\text{CTS}}$ and $\overline{\text{RTS}}$ signals are not used, the $\overline{\text{CTS}}$ input condition is unnecessary and there is no $\overline{\text{RTS}}$ output. In addition, output driver format of the transmission data output pin $(TxD_j)$ , which is CMOS output or N-channel open-drain output, is selected with bit 5 (TxS) of the UARTj transmit/receive control register 0. CMOS output format is selected when bit 5 is "0", and N-channel open-drain output format is selected when bit 5 is "1". When N-channel open-drain output format is selected, make sure to pull-up the data line using a pull-up resistor. However, UART2 does not have bit 5 (TxS) and the format is always CMOS output. In asynchronous serial communication, bits 6 and 7 of the UART<sub>j</sub> transmit/receive control register 0 must be "0". #### **Transmission** Transmission is started when the bit 0 (TEi flag) of UARTi transmit/receive control register 1 is "1", the bit 1 (TIi flag) is "0", and $\overline{\text{CTS}}$ input is "L" if $\overline{\text{CTS}}$ input is selected. As shown in Figures 46 and 47, data is output from the TxDi pin with the start bit and the stop bit or parity bit specified by the bits 4 to 6 of UARTi transmit/receive mode register. The data is output beginning at the least significant bit. The Tli flag indicates whether the transmission butter is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. Once transmission has started, the TEi flag, Tli flag, and CTSi signal (if $\overline{\text{CTSi}}$ input is selected) are ignored until data transmission is completed. Therefore, transmission does not stop until it completes even if the TE<sub>i</sub> flag is cleared during transmission. As shown in Figure 46, CTS<sub>i</sub> input and flags TE<sub>i</sub> and Tl<sub>i</sub>, which indicate the transmission start condition, are checked while the TEND<sub>i</sub> signal is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and Tl<sub>i</sub> flag is cleared to 0 before the TEND<sub>i</sub> signal goes "H". The bit 3 (TXEPTYi flag) of the UARTi transmit/receive control register 0 changes to "1" at the next cycle after the TENDI signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission is completed. When the Tli flag changes from "0" to "1", the interrupt request bit of the UARTi transmission (transmit/receive in UART2) interrupt control register is set to "1". #### Receive Receive is enabled when bit 2 (REi flag) of the UARTi transmit/receive control register 1 is set to "1". As shown in Figure 48, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received. If RTSi output is selected by setting bit 2 of the UARTi transmit/receive control register 0 to "1", the RTSi output is "H" when the REi flag is "0". When the REi flag changes to "1", the RTSi output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words, RTSi output can be used to determine externally whether the receive register is ready to receive. (UART2 does not have the RTS output function.) The entire transmission data bits are received when the start bit passes the final bit of the receive register of the receive block shown in Figure 38. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of the UARTi transmit/receive control register 1 (Rli flag) is set. In other words, the Rli flag indicates that the receive buffer register contains data when it is set. If RTSi output is selected, RTSi output goes "L" to indicate that the register is ready to receive the next data. The interrupt request bit of the UARTi receive (transmit/receive in UART2) interrupt control register is set when the Rli flag changes from "0" to "1" The bit 4 (OERi flag) of the UARTi transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the Rli flag is "1". In other words when an overrun error occurs. If the OERi flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive butter register has been read. Bit 5 (FERi flag) is set when the number of stop bits is less than required (framing error). Bit 6 (PERi flag) is set when a parity error occurs. Bit 7 (SUMi flag) is set when either the OERi flag, FERi flag, or the PERi flag is set. Therefore, the SUMi flag can be used to determine whether there is an error. The setting of the RIi flag, OERi flag, FERi flag, and the PERi flag is performed while transferring the contents of the receive register to the receive buffer register. The RI<sub>i</sub>, FER<sub>i</sub>, and PER<sub>i</sub> flags are cleared when reading the low-order byte of the receive buffer register or when writing "0" to the RE<sub>i</sub> flag or when setting to be a parallel port. The OER<sub>i</sub> and SUM<sub>i</sub> flags are cleared when writing "0" to the RE<sub>i</sub> flag or when the setting to be a parallel port. ### Sleep mode The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O. The sleep mode is entered when bit 7 of the UARTi transmit/receive mode register is set to "1." UART2 does not have the sleep mode. The operation of the sleep mode for an 8-bit asynchronous communication is described below. When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asychronous communication) of the received data is "0". Also the Rli, OERi, FERi, PERi, and the SUMi flag are unchanged. Therefore, the interrupt request bit of the UARTi receive interrupt control register is also unchanged. Normal receive operation takes place when bit 7 of the received data is "1". The following is an example of how the sleep mode can be used. The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data, clears the sleep function selection bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate only with the designated microcomputer. Fig. 48 Receive timing example when 8-bit asynchronous communication with no parity and 1 stop bit is selected #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **A-D CONVERTER** The A-D converter is an 10-bit successive approximation converter. Figure 49 shows a block diagram of the A-D converter and Figure 50 shows the configuration of the A-D control register 0 (address 1E<sub>16</sub>) and A-D control register 1 (address 1F<sub>16</sub>). The frequency of the A-D converter operating clock $\phi$ AD is selected by bit 7 of the A-D control register 0. When bit 7 is "0", $\phi$ AD is the clock frequency divided by 4. That is, $\phi$ AD = f2/4. When bit 7 is "1", $\phi$ AD is the clock frequency divided by 2 and $\phi$ AD = f2/2. The $\phi$ AD during A-D conversion must be 250 kHz or more because the comparator uses a capacity coupling amplifier. Bit 3 of A-D control register 1 is used to select whether to use the conversion result as 10 bits or as 8 bits. The conversion result is used as 10 bits when bit 3 is "1" and as 8 bits when bit 3 is "0". When the conversion result is used as 10 bits, the low-order 8 bits of the conversion result is stored in the even address of the corresponding A-D register and the high-order two bits are stored in bits 0 and 1 of the odd address of the corresponding A-D register. Bits 2 to 7 of the A-D register odd address return "0000002" when read When the conversion result is used as 8 bits, the high-order 8 bits of the 10-bit A-D conversion are stored in even address of the corresponding A-D register. In this case, the A-D register odd address returns "0016" when read. The operating mode is selected by bits 3 and 4 of A-D control register 0. The available operating modes are one-shot, repeat, single sweep, repeat sweep. Whether to connect the reference voltage input pin (VREF) with the ladder network or not depends on bit 5 of the A-D control register 1. The VREF pin is connected when bit 5 is "0" and is disconnected when bit 5 is "1" (High impedance state). When A-D conversion is not performed, current from the VREF pin to the ladder network can be cut off by disconnecting ladder network from the VREF pin. Before starting A-D conversion, wait for 1 $\mu$ s or more after clearing bit 5 to "0". The bit of the port direction register corresponding to the analog input pin to be used must be "0" (input mode) because the analog input pin is also used as port P7. Note that when using the sub-clock (XCIN - XCOUT) or UART2, the analog pins shared with those functions cannot be used. The operation of each mode is described below. The interrupt vector and the interrupt control register are common to the A-D conversion interrupt and UART2 transmit/receive interrupt. It is switched by a selection of UART2 function as shown in Figure 37's note. Fig. 49 A-D converter block diagram ### (1) One-shot mode One-shot mode is selected when bits 3 and 4 of A-D control register 0 are "0". The analog input pin $(AN_0 - AN_7)$ is selected with bits 0 to 2 of A-D control register 0. A-D conversion can be started by a software trigger or by an external trigger. A software trigger is selected when bit 5 of A-D control register 0 is "0" and an external trigger is selected when it is "1". When a software trigger is selected, A-D conversion is started when bit 6 (A-D conversion start flag) is set to "1". A-D conversion ends after 59 $\varphi$ AD cycles and an interrupt request bit of the A-D conversion interrupt control register is set to "1". At the same time, the A-D conversion start flag (bit 6 of the A-D control register 0) is cleared and A-D conversion stops. The result of A-D conversion is stored in the A-D register corresponding to the selected pin. If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the $\overline{AD_{TRG}}$ input changes from "H" to "L". In this case, the pins that can be used for A-D conversion are ANo to AN4, AN6 and AN7 (a total of 7) because the $\overline{AD_{TRG}}$ pin is also used as the analog voltage input pin (AN5). The operation is the same as with software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion. ### (2) Repeat mode Repeat mode is selected when bit 3 of A-D control register 0 is "1" and bit 4 is "0". The operation of this mode is the same as the operation of one-shot mode except that when A-D conversion of the selected pin is complete and the result is stored in the A-D register, conversion does not stop, but is repeated. No interrupt request is issued in this mode. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The contents of the A-D register can be read at any time. Fig. 50 A-D control register bit configuration SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### (3) Single sweep mode Single sweep mode is selected when bit 3 of A-D control register 0 is "0" and bit 4 is "1". In the single sweep mode, the number of analog input pins to be swept can be selected. Analog input pins are selected by bits 1 and 0 of the A-D control register 1 (address 1F<sub>16</sub>). Two pins, four pins, six pins or eight pins can be selected as analog input pins, depending on the contents of these bits. A-D conversion is performed only for selected input pins. After A-D conversion is performed for input of ANo pin, the conversion result is stored in A-D register 0, and in the same way, A-D conversion is performed for selected pins one after another. After A-D conversion is performed for all selected pins, the sweep is stopped. A-D conversion can be started with a software trigger or with an external trigger input. A software trigger is selected when bit 5 is "0" and an external trigger is selected when it is "1". When a software trigger is selected, A-D conversion is started when A-D control register 0 bit 6 (A-D conversion start flag) is set to "1". When A-D conversion of all selected pins ends, an interrupt request bit of the A-D conversion interrupt control register is set to "1". At the same time, A-D conversion start flag is cleared and A-D conversion stops. If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the $\overline{AD_{TRG}}$ input changes from "H" to "L". In this case, the A-D conversion result which is stored in the A-D register 5 becomes invalid because the $\overline{AD_{TRG}}$ pin is also used as the ANs pin. The operation by external trigger is the same as that done by software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion. ### (4) Repeat sweep mode Repeat sweep mode 0 is selected when bit 3 of A-D control register 0 is "1" and bit 4 is "1". The difference from the single sweep mode is that A-D conversion does not stop after converting from the ANo pin to the selected pins, but repeats again from the ANo pin. The repeat is performed among the selected pins. Also, no interrupt request is generated. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The A-D register can be read at any time. #### WATCHDOG TIMER The watchdog timer is used to detect unexpected execution sequence caused by software runaway. Figure 51 shows a block diagram of the watchdog timer. The watchdog timer includes a 12-bit binary counter. The watchdog timer counts divided clock f32 or f512. Whether to count f32 or f512 is determined by the watchdog timer frequency selection flag shown in Figure 52. For divided clocks f32 and f512, refer to the section on clock generating circuit. f512 is selected when the flag is "0" and f32 is selected when it is "1". The flag is cleared after reset. "FFF16" is set in the watchdog timer when "L" or 2 Vcc is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer register, or the most significant bit of the watchdog timer becomes "0". After "FFF16" is set in the watchdog timer, the contents of the watchdog timer is decremented by one at every cycle of f32 or f512. After 2048 counts, the most significant bit of the watchdog timer becomes "0", and a watchdog timer interrupt request bit is set, and "FFF16" is set in the watchdog timer. Normally, a program is written so that data is written in the watchdog timer register before the most significant bit of the watchdog timer becomes "0". If this routine is not executed due to unexpected program runaway, the most significant bit of the watchdog timer becomes eventually "0" and an interrupt is generated. The processor can be reset by setting "1" to the software reset bit (bit 3 of the processor mode register 0) described in Figure 10 on the interrupt section and generating a reset pulse. The watchdog timer stops its function when the $\overline{\text{RESET}}$ pin voltage is raised to double the Vcc voltage. The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on stand-by function for more details. The watchdog timer hold the contents during a hold state and the input of the divided clock is stopped. Select with the watchdog timer frequency selection flag. (If STP instruction is executed, $f_{32}$ is forced to be selected when the system clock selection bit is "0", or $f_8$ is forced to be selected when the system clock selection bit is "1".) $f_{32} \longrightarrow \bigcirc$ Note. When the main clock external input selection bit is "1" and the main clock or the main clock divided by 8 is selected as a system clock, or the sub-clock external input selection bit is "1" and the sub-clock is selected; the divided clock f16 is input. Fig. 51 Watchdog timer block diagram Fig. 52 Watchdog timer frequency selection flag ### **RESET CIRCUIT** The microcomputer is released from the reset state when the RESET pin is returned to "H" level after holding it at "L" level with the power source voltage at 5 V $\pm$ 10%. Program execution starts at the address formed by setting address A23 – A16 to 0016, A15 – A8 to the contents of address FFFF16, and A7 – A0 to the contents of address FFFE16. Figure 53 shows the status of the internal registers during reset. Fig. 53 Microcomputer internal status during reset Figure 54 shows an example of a reset circuit. If the stabilized clock is input from the external to the main-clock oscillation circuit, the reset input voltage must be 0.9 V or less when the power source voltage reaches 4.5 V. If a resonator/oscillator is connected to the main-clock oscillation circuit, change the reset input voltage from "L" to "H" after the main-clock oscillation is fully stabilized. Fig. 54 Example of a reset circuit ### **INPUT / OUTPUT PINS** Ports P0 to P8, P10 all have a port direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding bit of the port direction register is set to "1" and an input pin when the bit is cleared to "0". When a pin is programmed for output, the data is written to the port latch and is output, and the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised by directly driving an LED or others. A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin retains floating. Ports P62 to P64, and P104 to P107, however, have pull-up transistors and the port's pull-up function can be selected by setting "1" to bits 6, 5, 3 of the port function control register (reffer to Figure 11.) A port which corresponds to a port direction register's bit set to "0" is pulled up. A port which corresponds to a bit set to "1" is an output pin and it is not pulled up. Port P9 is output exclusive pin. This becomes floating at reset. The contents are output at finishing data write to the port P9 latch. After that, even when changing the data of the port P9 latch, that port cannot be floating. Figures 55 and 56 show the block diagram of ports P0 to P10 and the $\overline{E}$ pin output format. In the memory expansion mode and the microprocessor mode, ports P0 to P4 are also used as address, data, and control signal pins. Refer to the section on the processor modes for more details. • Ports P00 – P07, P10 – P17, P20 – P27, P30 – P33, P43 – P46, P100 – P103 (Inside dotted-line not included) Ports P40, P41, P47, P51, P53, P55, P57, P61, P65 – P67, P86 (Inside dotted-line included) Ports P83, P87 (Inside dotted-line not included. Shaded area included.) Ports P50, P52, P54, P56, P60, P82 (Inside dotted-line included. Shaded area not included.) Port P42 (Inside dotted-line not included. **Note 1.** Valid only when pins are used as TxDj pins for serial I/O communication - Ports P62 P64 (Inside dotted-line included.) - Ports P10<sub>4</sub> P10<sub>7</sub> (Inside dotted-line not included.) • Ports P70 - P77 Note 2. Only P76, P77 as sub-clock oscillation circuit Fig. 55 Block diagram for ports P0 to P10 and the E pin output format (1) 47 Fig. 56 Block diagram for ports P0 to P10 and the $\overline{\mathsf{E}}$ pin output format (2) ### PROCESSOR MODE Bits 0 and 1 of processor mode register 0 shown in Figure 57 are used to select any mode of the single-chip mode, the memory expansion mode, the microprocessor mode and the evaluation mode. Ports P0 to P3 and a part of port P4 are used as I/O pins of address, data, and control signals except for in the single-chip mode. As the combination of these address, data, and control signals, either of 2 types (external bus mode A or external bus mode B) can be selected. Figures 58 and 59 show the functions of ports P0 to P4 in each external bus mode. The external memory area changes when the processor mode changes. Figure 60 shows the memory map for each processor mode. Refer to Figure 1 for the addresses of RAM and ROM. The external memory area can be accessed except in the single-chip mode. The accessing of the external memory is affected by the BYTE pin, the wait bit (bit 2 of the processor mode register 0), and the wait selection bit (bit 0 of the processor mode register 1). These will be described next. #### External bus mode The external bus mode (external bus mode A and external bus mode B) to access an external memory can be selected by the level of the BSEL pin. When the level of the BSEL pin is "H", the external bus mode A (see Figure 58) is selected. When the level of the BSEL pin is "L", the external bus mode B (see Figure 59) is selected. ### BYTE pin When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width The data bus has a width of 8 bits when level of the BYTE pin is "H", and port P2 becomes the data I/O pin. The data bus has a width of 16 bits when the level of the BYTE pin is "L", and ports P1 and P2 become the data I/O pins. When accessing the internal memory, the data bus always has a width of 16 bits regardless of the BYTE pin level. Fig. 57 Processor mode register bit configuration ### [External bus mode A] Fig. 58 Relationship between ports P0 to P4 and processor modes (external bus mode A) **Note.** The signal output disable selection bit (bit 6 of the oscillation circuit control register 0) can stop the $\overline{E}$ signal output in the single-chip mode and the $\phi$ 1 output in the microprocessor mode. In the memory expansion mode or the microprocessor mode, signal $\overline{E}$ can also be fixed to "H" when the internal memory area is accessed. SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### [External bus mode B] Fig. 59 Relationship between ports P0 to P4, E/RDE pin, and processor modes (external bus mode B) **Notes 1.** In the memory expansion mode or the microprocessor mode, signal $\overline{E}$ is not output. - 2. The signal output disable selection bit (bit 6 of the oscillation circuit control register 0) can stop signal E output in the single-chip mode and the \$\phi\$ 1 output in the microprocessor mode. In the memory expansion mode or the microprocessor mode, signals RDE, WEL, WEH can also be fixed to "H" when the internal memory area is accessed. - 3. In the external bus mode B, the evaluation chip mode cannot be selected. #### Wait bit As shown in Figure 61, when the external memory area is accessed with the wait bit (bit 2 of the processor mode register 0 at address 5E<sub>16</sub>) cleared to "0", the access time can be extended compared with no wait (the wait bit is "1"). The access time is extended in two ways and this is selected with the wait selection bit (bit 0 of the processor mode register 1 at address 5F<sub>16</sub>) When this bit is "1", the access time is 1.5 times compared to that for no wait. When this bit is "0", the access time is twice compared to that for no wait. At reset, the wait bit and the wait selection bit are "0". The accessing of internal memory area is always performed in the no wait mode regardless of the wait bit. The processor modes are described below. Fig. 60 External memory area for each processor mode Fig. 61 Relationship between wait bit, wait selection bit, and access time ### (1) Single-chip mode [00] Single-chip mode is entered by connecting the CNVss pin to Vss and starting from reset. Ports P0 to P4 all function as normal I/O ports. Port P42 can output clock $\,\phi\,$ 1 by setting bit 7 of the processor mode register 0 to "1". For clock $\,\phi\,$ 1, refer to Figure 66. In this mode, signal $\overline{E}$ is output from pin $\overline{E/RDE}$ . Signal $\overline{E}$ output, however, can be stopped by setting the signal output disable selection bit (bit 6 of the oscillation circuit control register 0) to "1", and it is possible to switch the $\overline{E}$ pin function to "L" output. Table 7 shows the function of the signal output disable selection bit. ### (2) Memory expansion mode [01] Memory expansion mode is entered by setting the processor mode bits to "01" after connecting the CNVss pin to Vss and starting from reset The function differs between the external bus mode A and the external bus mode B. ### External bus mode A Pin $\overline{E/RDE}$ becomes the output pin for signal $\overline{E}$ . E is an enable signal and is "L" during the data/instruction code read or data write term. When the internal memory area is read or written, E can be fixed to "H" by setting the signal output disabe selection bit (bit 6 of the oscillation circuit control register 0) to "1". Port P0 becomes an address output pin and loses its I/O port function. Port P1 has two functions depending on the level of the BYTE pin. In both cases, the I/O port function is lost. When the BYTE\_pin level is "L", port P1 functions as an address output pin while $\bar{E}$ is "H" and as an odd address data I/O pin while $\bar{E}$ is "L". However, if an internal memory is read, external data is ignored while $\bar{E}$ is "L". When the BYTE pin level "H", port P1 functions as an address output pin. ### MITSUBISHI MICROCOMPUTERS SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Port P2 has two functions depending on the level of the BYTE pin. In both cases, the I/O port function is lost. When the BYTE pin level is "L", port P2 functions as an address output pin while $\overline{E}$ is "H" and as an even address data I/O pin while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "I" When the BYTE pin level is "H", port P2 functions as an address output pin while $\overline{E}$ is "H" and as an even and odd address data I/O pin while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". Ports P30, P31, P32, and P33 become R/ $\overline{W}$ , $\overline{BHE}$ , ALE, and $\overline{HLDA}$ output pin respectively and lose their I/O port functions. $R \! / \! \overline{W}$ is a read/write signal which indicates a read when it is "H" and a write when it is "L". BHE is a byte high enable signal which indicates that an odd address is accessed when it is "L". Therefore, two bytes at even and odd addresses are accessed simultaneously when address Ao is "L" and BHE is "L". ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L". HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives HOLD input and enters hold state. Ports P40 and P41 become HOLD and RDY input pin, respectively, and lose their output pin function. HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. $\overline{\text{HOLD}}$ input is accepted when the internal clock $\varphi$ falls from "H" level to "L" level while the bus is not used. Ports P0, P1, P2, P30 and P31 are floating while the microcomputer stays in hold state. These ports become floating after one cycle of internal clock $\varphi$ later than $\overline{\text{HLDA}}$ signal changes to "L" level. At releasing hold state, these ports are released from floating state after one cycle of internal clock $\varphi$ later than $\overline{\text{HLDA}}$ signal changes to "H" level. RDY is a ready signal. When this signal goes "L", the internal clock $\varphi$ stops at "L". $\overline{RDY}$ is used when a slow external memory is attached. Port P42 becomes a normal I/O port when bit 7 of the processor mode register 0 is "0" and becomes an output pin for clock $\varphi$ 1 when bit 7 is "1". The $\varphi$ 1 output is independent of $\overline{RDY}$ and does not stop even when internal clock $\varphi$ stops because of "L" input to the $\overline{RDY}$ pin. #### External bus mode B Pin E/RDE becomes the output pin for RDE. RDE is a read-enable signal and is "L" during the data read term in the read cycle. When the internal memory area is read, RDE can be fixed to "H" by setting the signal output disabe selection bit (bit 6 of the oscillation circuit control register) to "1". Ports P06 and P07 become the output pins for addresses A16 and A17, respectively. Similarly, port P05 becomes the output pin for $\overline{\text{RSMP}}$ , and ports P00 to P04 become the output pins for $\overline{\text{CS}_0}$ to $\overline{\text{CS}_4}$ , respectively. In this case, their functions as I/O ports are lost. CS<sub>0</sub> to CS<sub>4</sub> are the chip select signals and are "L" when the address shown in Table 8 is accessed. RSMP is the ready-sampling signal which is output for the RDY input described later when the external memory area is accessed. By inputting logical AND of RSMP and CSn (n = 0 to 4) to the RDY pin, read/write term for any address areas can be extended by 1 cycle of clock $\varphi$ 1. In addition, the read/write term can also be extended by 2 cycles of clock $\varphi$ 1 if the above function and wait 0/1 function specified with the wait bit are used together. Port P1 has two functions depending on the level of the BYTE pin. In bose cases, the I/O port function is lost. When the BYTE pin level is "L", port P1 functions as an address (A15 to A8) output pin while $\overline{\text{RDE}}$ or $\overline{\text{WEL}}$ , $\overline{\text{WEH}}$ are "H" and as an odd address data I/O pin while $\overline{\text{RDE}}$ or $\overline{\text{WEL}}$ , $\overline{\text{WEH}}$ are "L". However, if an internal memory is read, external data is ignored while $\overline{\text{RDE}}$ is "L". When the BYTE pin level is "H", port P1 functions as an address output pin. Port P2 has two functions depending on the level of the BYTE pin. In bose cases, the I/O port function is lost. When the BYTE pin level is "L", port P2 functions as an address (Ao to A7) output pin while RDE or WEL, WEH are "H" and as an even address data I/O pin while RDE or WEL, WEH are "L". However, if an internal memory is read, external data is ignored while RDE is "L". When the BYTE pin level is "H", port P2 functions as an address (Ao to A7) output pin while RDE or WEL, WEH are "H" and as an even and odd address data I/O pin while RDE or WEL, WEH are "L". However, if an internal memory is read, external data is ignored while RDE is "L". Ports P30, P31, P32, and P33 become WEL, WEH, ALE, and HLDA output pins, respectively and lose their I/O port functions. WEL, WEH are the write-enable low signal and the write-enable high signal, respectively. These signals go "L" during the data write term of the write cycle, but their operations differ depending on the BYTE pin level. In the case the BYTE pin level is "L", WEL is "L" when writing to an even address, WEH is "L" when writing to an odd address, and both WEL and WEH are "L" when writing to even and odd addresses. In the case the BYTE pin level is "H", regardless of address, only WEL is "L", and WEH retains "H". WEL and WEH can also be fixed to "H" when the internal memory is accessed, same as RDE, by writing "1" to the signal output disable selection bit. ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L". HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives HOLD input and enters into hole state. Ports P40 and P41 become HOLD and RDY input pin, respectively, and lose their output pin function. HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. HOLD input is accepted when the internal clock φ falls from "H" level to "L" level while the bus is not used. Ports P0, P1, P2, P30, P31, and pin $\overline{E/RDE}$ are floating while the microcomputer stays in hold state. These ports become floating after one cycle of internal clock φ later than $\overline{HLDA}$ signal changes to "L" level. At releasing hold state, these ports are released from floating state after one cycle of internal clock φ later than $\overline{HLDA}$ signal changes to "H" level. RDY is a ready signal. If this signal goes "L", the internal clock $\phi$ stops at "L". RDY is used when slow external memory is attached. Port P42 becomes a normal I/O port when bit 7 of the processor ### **MITSUBISHI MICROCOMPUTERS** SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER mode register 0 is "0" and becomes an output $\overline{pin}$ for clock $\phi$ 1 when bit 7 is "1". The $\phi$ 1 output is independent of $\overline{RDY}$ and does not $\overline{SDY}$ even when internal clock $\phi$ stops because of "L" input to the $\overline{RDY}$ pin. ### (3) Microprocessor mode [10] Microprocessor mode is entered by connecting the CNVss pin to Vcc and starting from reset. It can also be entered by programming the processor mode bits to "10" after connecting the CNVss pin to Vss and starting from reset. This mode (for both the external bus mode A and the external bus mode B) is similar to the memory expansion mode except that internal ROM is disabled and an external memory is required, and clock $\varphi$ 1 from port P42 is always output independently of bit 7 of the processor mode register 0. As shown in Table 7, $\,\phi\,$ 1 output can also be stopped with the signal output disable selection bit "1". In this case, write "1" to the port P42 direction register. ### (4) Evaluation chip mode [11] Evaluation chip mode can be selected at the external bus mode A only. Evaluation chip mode is entered by applying voltage twice the Vcc voltage to the CNVss pin. This mode is normally used for evaluation tools The functions of E, ports P0 and P3 are the same as those in memory expansion mode. Port P1 functions as an address output pin while E is "H" and as data I/O pin of odd addresses while E is "L" regardless of the BYTE pin Port P2 function as an address output pin while E is "H" and as data I/O pin of even addresses while $\overline{E}$ is "L" when the BYTE pin level is "I" When the BYTE pin level is "H" or 2-Vcc, port P2 functions as an address output pin while $\bar{E}$ is "H" and as data I/O pin of even and odd addresses while $\bar{E}$ is "L". Port P4 and its data direction register which are located at address 0A<sub>16</sub> and 0C<sub>16</sub> are treated differently in evaluation chip mode. When these addresses are accessed, the data bus width is treated as 16 bits regardless of the BYTE pin level, and the access cycle is treated as internal memory regardless of the wait bit. When a voltage twice the Vcc voltage is applied to the BYTE pin, the addresses corresponding to the internal ROM area are also treated as 16-bit data bus. The functions of ports P40 and P41 are the same as in memory expansion mode. Ports P42 to P46 become $\phi$ 1, MX, QCL, VDA, and VPA output pins respectively. Port P47 becomes the DBC input pin. $\varphi$ 1 from port P42 is always output regardless of bit 7 of processor mode register 0. Signal MX normally contains the contents of flag m, however, the contents of flag x is output when the CPU is using flag x. QCL is the queue buffer clear signal. It becomes "H" when the instruction queue buffer is cleared, for example, when a jump instruction is executed. VDA is the valid data address signal. It becomes "H" while the CPU is reading data from data buffer or writing data to data buffer. It also becomes "H" when the first byte of the instruction (operation code) is read from the instruction queue buffer. VPA is the valid program address signal. It becomes "H" while the CPU is reading an instruction code from the instruction queue buffer. DBC is the debug control signal and is used for debugging. Table 9 shows the relationship between the CNVss pin input level and the processor modes. Table 9. Relationship between CNVss pin input levels and processor modes | CNVss | Mode | Description | |-------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | Vss | Single-chip Memory expansion Microprocessor (• Evaluation chip) | Single-chip mode upon starting after reset. Each mode can be selected by changing the processor mode bits by software. | | Vcc | Microprocessor (• Evaluation chip) | Microprocessor mode upon starting after reset. | | 2·Vcc | Evaluation chip | Evaluation chip mode only. | **Note.** In the external bus mode B, the evaluation chip mode cannot be selected. Table 7. Function of signal output disable selection bit CM<sub>6</sub> (bit 6 of oscillation circuit control register 0) | Processor mode | Din | Fun | ction | |-----------------------------------------------|------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Processor mode | Pin | CM6 = "0" | CM6 = "1" | | Single-chip mode | Ē | Enable signal E is output. | "L" is output. | | | E, RDE, WEL, WEH | E, RDE, WEL, WEH are output when the internal/external memory area is accessed. | E, RDE, WEL, WEH are output only when the external memory area is accessed. | | Memory expansion mode,<br>Microprocessor mode | E, RDE | After WIT/STP instruction is executed, "H" is output. | "L" is output after WIT/STP instruction is executed. * Standby state selection bit (bit 0 of port function control register) must be set to "1". | | Microprocessor mode | ф 1 | Clock $\phi$ 1 is output independent of $\phi$ 1 output selection bit. | "H"or "L" is output. (Output the content of P42 latch.) * Port P42 direction register must be set to "1". | **Note.** Functions shown in Table 7 cannot be emulated in a debugger. For the oscillation circuit control register 0, refer to Figure 64. For the port function control register, refer to Figure 11. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Table 8. Relationship between access addresses and chip-select signals $\overline{CS_0}$ to $\overline{CS_4}$ (external bus mode B) | Chip-select | Area | Access address | | | | | |-----------------|--------------------------------------------------------------------------------------|-------------------------------------|------------------------------|--|--|--| | signal | Alea | Memory expansion mode | Microprocessor mode | | | | | CS <sub>0</sub> | The first half of bank 0016 except for internal momory area | (Note) | 00 100016<br>to<br>00 7FFF16 | | | | | CS <sub>1</sub> | The latter half of bank 0016 except for internal memory area and banks 0116 to 0316. | 02 000016 (Note)<br>to<br>03 FFFF16 | 00 800016<br>to<br>03 FFFF16 | | | | | CS <sub>2</sub> | Banks 0416 to 0716 | 04 000016<br>to<br>07 FFFF16 | 04 000016<br>to<br>07 FFFF16 | | | | | CS <sub>3</sub> | Banks 0816 to 0B16 | 08 000016<br>to<br>0B FFFF16 | 08 000016<br>to<br>0B FFFF16 | | | | | CS4 | Banks 0C16 to 0F16 | 0C 000016<br>to<br>0F FFFF16 | 0C 000016<br>to<br>0F FFFF16 | | | | **Note.** This applies when both bits 1 and 0 of the memory allocation control register is "0". Refer to on the section ROM AREA MODIFICATION FUNCTION. SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **OSCILLATION CIRCUIT** In the oscillation circuit, two kinds of clock circuits are built-in. One is the main-clock oscillation circuit which uses the XIN and XOUT pins, and the other is the sub-clock (32 kHz) oscillation circuit which uses the XCIN and the XCOUT pins. Either of these two oscillation circuits can output the system clock, and it can be selected. Figure 62 shows the oscillation circuit example with a ceramic resonator or a quartz-crystal oscillator connected. The circuit constants such as capacitance depend on a resonator/oscillator, and these constants shall be set to the resonator/oscillator manufacture's recommended value. Figure 63 shows the example of the external clock input circuit. When inputting the main clock externally, the main-clock oscillation circuit stops operating and power dissipation could be conserved by setting the main clock external input selection bit (bit 1 of the oscillation circuit control register 1, refer to Figure 64) to "1". Note that this bit also has the function to select a return factor from STP state (refer to the section on the STANDBY FUNCTION.) Additionally, write to the oscillation circuit control register 1 as the flow shown in Figure 65. Pins XCIN and XCOUT of the sub-clock oscillation circuit are also used as I/O ports P77 and P76, and these functions are selected with the port-Xc selection bit described below. From the time during reset to the time after releasing reset, only the main-clock oscillation circuit operates and the main clock is selected as the system clock. Furthermore, at this time, the sub-clock oscillation circuit stops and pins XCIN and XCOUT become I/O ports (P77, P76). When the port-Xc selection bit (bit 4 of the oscillation circuit control register 0) is set to "1" in this condition, I/O ports P77 and P76 are switched to pins XCIN and XCOUT, and then, oscillation starts in the sub-clock oscillation circuit. Fig. 63 External clock input circuit I/O port. When inputting the sub clock externally, set the sub-clock external input selection bit (bit 2 of the oscillation circuit control register 1) to "1" before selecting pins XCIN and XCOUT with the port-Xc selection bit. When the sub-clock external input selection bit is set to "1", port P76 becomes an I/O port (or an analog input AN6). Note that this bit also has the function to select a return factor from STP state (refer to the section on the STANDBY FUNCTION.) When the sub-clock output selection bit (bit 1 of the port function control register, refer to Figure 11) is set to "1" under the condition of the port-Xc selection bit = "1", the sub-clock $\phi$ sub is output from port P67. Accordingly, the sub-clock 32 kHz can be supplied for external devices Fig. 62 Oscillation circuit example with external resonator or quartz-crystal oscillator #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **CLOCK GENERATING CIRCUIT** Figures 64 and 66 show the bit configuration of the oscillation circuit control registers 0, 1 and the clock generating circuit diagram. The clock generating circuit consists of main- and sub-clock oscillation circuits, system clock switch circuit, clock dividing circuit, standby control circuit, and others. The oscillation circuit control registers are some of the control registers for the clock generating circuit. Clocks $\,\phi\,$ , f2 to f512, fC32, and $\,\phi\,$ 1 are used in CPU and internal peripheral devices or are output from pins, and they are made of the main or sub clock, as shown in Figure 66. The system clock and the clock f<sub>2</sub> can be switched to high-speed clocks or low-speed clocks shown in Table 10. When using the sub clock, it is possible to select one of 3 types: the main clock divided by 2, the direct main clock (not divided) and the sub clock divided by 2 as the clock f<sub>2</sub>. When not using the sub clock, it is possible to select one of 4 types: the main clock divided by 2, divided by 8, divided by 16 and the direct main clock (not divided) as the clock f<sub>2</sub>. This function of clocks switch make it possible to adapt power control to the system operation. Bits 0 to 4 of the oscillation circuit control register 0 and bit 0 of the oscillation circuit control register 1 control sub-clock oscillation start, system clock selection, stop/restart of main-clock oscillation, subclock drivability selection and the main clock division selection. The method of clocks switch is described bellow. When selecting the main clock as the system clock, the main clock division selection bit (bit 0 of the oscillation circuit control register 1) selects either the main clock divided by 2 or the direct main clock as the clock f2. When this bit is "1", the clock f2 is the direct main clock which is not divided, so that a half external input frequency is enough to perform the same operation speed. Consequently, power dissipation could be conserved (refer to Figure 70.) The main clock division selection bit is valid regardless of either using the sub clock or not Figure 67 shows the system clock state transition when using the sub clock. From the time during reset to the time reset is released, only the main clock, which is selected as the system clock, oscillates. If the port-Xc selection bit is set to "1" in this term, the sub-clock oscillation circuit starts oscillation. When the sub clock is not used, fix the port-Xc selection bit to "0" ("0" at reset) and use the P77/AN7 XCIN and P76/AN6/XCOUT pins as I/O ports P77 and P76 or analog inputs AN7 and AN6, respectively. Table 10. Selection of system clock and clock f2 | Sub clock | Port-Xc<br>selection bit<br>(CM4) | System clock<br>selection bit<br>(CM <sub>3</sub> ) | Main clock<br>division selection<br>bit (CCo) | System clock | Clock f2 | |-----------|-----------------------------------|-----------------------------------------------------|-----------------------------------------------|-------------------------|--------------------------| | | 0 | 0 | 0 | Main clock | Main clock divided by 2 | | Not used | 0 | 0 | 1 | Main clock | Main clock | | Not used | 0 | 1 | 0 | Main clock divided by 8 | Main clock divided by 16 | | | 0 | 1 | 1 | Main clock divided by 8 | Main clock divided by 8 | | | 1 | 0 | 0 | Main clock | Main clock divided by 2 | | Used | 1 | 0 | 1 | Main clock | Main clock | | J | 1 | 1 | 0 | Sub clock | Sub clock divided by 2 | | | 1 | 1 | 1 | Sub clock | Sub clock divided by 2 | Fig. 64 Bit configuration of oscillation circuit control registers 0, 1 Fig. 65 How to write data in oscillation circuit control register 1 Fig. 66 Block diagram of clock generating circuit Fig. 67 System clock state transition Figure 68 shows the system clock selection change example when using the sub clock. When the system clock selection bit is "1" after sub-clock oscillation starts, the sub clock is selected as the system clock. Make sure to select the sub-clock after the sub-clock oscillation is fully stabilized. When the main clock stop bit is set to "1" after the sub clock is selected, the main-clock oscillation/input stops. By stopping the main-clock oscillation, current consumption can be further restricted. When the main clock stop bit is cleared to "0" after the main-clock oscillation stops, the main-clock oscillation/input restarts. When the system clock selection bit is "0" after the main-clock oscillation restarts, the main clock is selected as the system clock again. Make sure to select the main clock after the main-clock oscillation restarts and is fully stabilized. The XCOUT drivability selection bit is a bit to select the drivability of the sub-clock oscillation circuit and is set to "1" (HIGH) after reset is released. Make sure to clear the XCOUT drivability selection bit to "0" (LOW) after the sub-clock oscillation is fully stabilized. Note that the port-Xc selection bit cannot be cleared by software when it is once set to "1". The bit can be cleared only by reset. It is impossible to write "1" to the port-Xc selection bit and the system clock selection bit at the same time. In addition, the contents of the main clock stop bit and the Xcout drivability selection bit cannot be changed when the port-Xc selection bit is "0". Fig. 68 System clock selection change example When the port-Xc selection bit is set to "1" to use sub-clock oscillation and timer B2 is set to be in the event count mode, clock fc32 which is the sub clock (32 kHz) divided by 32 is selected as the count source of timer B2. By this selection, timer B2 can be used as the clock timer. For setting of timer B2 related registers, refer to the section on clock timer mode of timer B2. The clock prescaler in which the sub clock is divided by 32 is reset by writing "1", in dummy, into bit 7 (clock prescaler reset bit) of the oscillation circuit control register 1. When the main clock is selected, by this function, clock fc32 of clock timer B2 can be synchronized with software. Figure 69 shows the operation timing for clock prescaler and clock timer B2. Figure 70 shows the clock f2 state transition when the port-Xc selection bit is "0" and the sub clock is not used. From the time during reset to the time reset is released, the main clock divided by 2 is being selected as the clock fz. When the system clock selection bit is set "1" in that condition, the main clock divided by 16 is selected as the clock fz and the clock frequency supplied for the CPU and internal peripheral devices is divided by 8 more. It makes current consumption restrict, although the operation speed slows. When the timer B2 clock source selection bit (bit 1 of the port function control register) is set to "1" and event counter mode is selected in timer B2 under the condition which the port-Xc selection bit is "0"; fc32, which is the main clock divided by 32, is connected as a timer B's count source. Accordingly, timer B2 can be used as a clock timer which always operates with a regular clock source shown in Figure 70. For details relating to register setting of timer B2, refer to the section "Clock timer" on timer B. Fig. 69 Operation timing for clock prescaler and clock timer B2 Fig. 70 Clock f2 state transition (when the sub clock is not used.) ### STANDBY FUNCTION The WIT and the STP instructions make the microcomputer standby state. Table 11 shows the relationship between standby state and each block's operation. When the WIT instruction is executed with the system clock stop bit at wait state (bit 5 of the oscillation circuit control register 0) = "0", internal clock $\phi$ is stopped being at "L", but the oscillation circuit, system clock, and divided clocks f<sub>2</sub> to f<sub>512</sub> are not stopped. Because divided clocks f2 to f512 are not stopped, a part of internal peripheral devices which use these divided clocks can operate even at wait state. Otherwise, when the WIT instruction is executed with the system clock stop bit at wait state = "1", the oscillation circuit is not stopped, but the system clock, divided clocks, and internal clock $\, \varphi \,$ are stopped. Accordingly, in this case, all of the internal peripheral devices which use divided clocks f2 to f512, including the watchdog timer, are stopped. When port-Xc selection bit is "1" to operate the sub-clock oscillation circuit, however, clock timer B2 can operate because clock fC32 for the clock timer is not stopped. When internal peripheral devices are not used, later wait state (System clock stop bit at wait state = "1") is more effective to restrict the current consumption. Make sure to set the system clock stop bit at wait state to "1" immediately before the WIT instruction execution and clear the bit to "0" immediately after the wait state is terminated. The wait state is terminated when an interrupt request is accepted, and the internal clock $\,\varphi\,$ operation is restarted. At this time, interrupt processing can immediately be executed because oscillation circuit's operation is not stopped during the wait state. When the STP instruction is executed, the oscillation circuit is stopped with internal clock $\phi$ stopped at "L". Furthermore, "FFF16" is automatically set into the watchdog timer, and the clock source of the watchdog timer is forced to connect with f<sub>32</sub> when the main clock is selected or f<sub>8</sub> when the sub clock is selected. This connection is cut off when the most significant bit of the watchdog timer is cleared to "0" or the microcomputer is reset, and the clock source is connected with the input depending on the content of the watchdog timer frequency selection flag. In the stop state, internal peripheral devices using divided clocks f<sub>2</sub> to f<sub>512</sub> are stopped. The stop state is terminated by system reset or interrupt request acceptance, and then oscillation is restarted. At this time, supply of system clock and divided clocks f2 to f512 is restarted. In that condition, when the main clock external input selection bit is "0" and the main clock is being selected as a system clock, or when the sub clock external input selection bit is "0" and the sub clock is being selected as a system clock, internal clock $\varphi$ is stopped at "L" till the most significant bit of the watchdog timer decremented with divided clock f32 or f8 becomes "0". However, supply of internal clock $\varphi$ is restarted immediately after the oscillation restarts by reset. Accordingly, in this case, it is necessary to wait for the oscillation stabilized before making the reset input "H". Otherwise in that condition, when the main clock external input selection bit is "1" and the main clock is being selected as a system clock, or when the sub clock external input selection bit is "1" and the sub clock is being selected as a system clock, supply of internal clock $\varphi$ is restarted from the seventh clock of clock $f_2$ after the oscillation restarts. By this function, the microcomputer can immediately return from the stop state when the clock supply input from the external is stabilized. Even though the main clock or the sub clock is input externally, make sure to clear the main clock external input selection bit or the sub clock external input selection bit to "0" before executing the STP instruction if this external clock is unstable for a short time at a return from the stop state. Table 11. Relationship between standby state and each block's operation | | System clock | | Operation at WIT/STP state | | | | | | | |-------------|------------------------|---------------------|----------------------------|-----------|-----------------------|-----------------------|-------------------------------------------------------------------------------------------|--|--| | Instruction | stop bit at wait state | Oscillation circuit | System clock | f2 – f512 | Clock output $\phi$ 1 | Internal clock $\phi$ | Internal peripheral devices using f2 – f512 | | | | | "0" | Operating<br>(Note) | Operating | Operating | Operating | Stopped<br>("L") | Operation enabled (Watchdog timer is operating) | | | | WIT | "1" | Operating (Note) | Stopped | Stopped | Stopped<br>("L") | Stopped<br>("L") | Operation disabled<br>(Watchdog timer is stopped)<br>(Clock timer's operation is enabled) | | | | STP | _ | Stopped | Stopped | Stopped | Stopped<br>("L") | Stopped<br>("L") | Operation disabled (Watchdog timer is stopped) | | | **Note.** When the main clock external input selection bit is "1", the main clock oscillation circuit stops. When the sub clock external input selection bit is "1", the sub-clock oscillation circuit stops. (In both cases, the external clock can be input.) ### **MITSUBISHI MICROCOMPUTERS** SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER The wait/stop state is terminated by interrupt acceptance or reset. Accordingly, it is necessary to prepare the state in which any interrupt can be accepted before the WIT/STP instruction is executed. Additionally, it is necessary to set the system clock stop bit at wait state before the WIT instruction is executed. When the WIT/STP instruction is executed in a bus access cycle, the bus enters the non-access state ( $\overline{E}$ , $\overline{RDE}$ , $\overline{WEL}$ , $\overline{WEL}$ are at "H") because internal clock $\varphi$ (or oscillation) is stopped after the read/write in this cycle is finished. Pins P0o/Ao/CSo to P33/HLDA normally retain the state at which internal clock $\varphi$ is stopped in the wait/stop state. However, only in the memory expansion mode and the microprocessor mode, arbitrary data which is set in the port P0 to P3 latches can be output from pins $P0o/Ao/\overline{CSo}$ to $P33/\overline{HLDA}$ even at the wait/stop state when the following conditions are satisfied before the WIT/STP instruction execution. - The standby state selection bit (bit 0 of the port function control register) is set to "1". - "FF16" is set into the port P0 to P3 direction registers. Furthermore, when the standby state selection bit is set to "1" and bit 6 of the oscillation circuit control register 0 (signal output disable selection bit) is set to "1", "L" level can be output from the $\overline{E/RDE}$ pin at the wait/stop state. For the signal output disable selection bit, refer to Table 7 on the processor mode section. Note that the function of arbitrary data output cannot be emulated using a debugger. #### ROM AREA MODIFICATION FUNCTION The internal ROM size and RAM size of the M37736MHBXXXGP can be modified by the memory allocation control register's bits 0,1 and 2 shown in Figure 71. Figure 73 shows the memory allocation in which the internal ROM size and RAM size are modified. Make sure to write data in the memory allocation control register as the flow shown in Figure 72. This ROM area modification function is valid in memory expansion mode and single-chip mode. Table 12 shows the relationship between the memory allocation selection bits and addresses corresponding to chip-select signals $\overline{\text{CS}_0}$ and $\overline{\text{CS}_1}$ in the memory expansion mode with the external bus mode B. When ordering a mask ROM, Mitsubishi Electric corp. produces the mask ROM using the data within 128 Kbytes (addresses 00000016 – 01FFFF16). It is regardless of the selected ROM size (refer to MASK ROM ORDER CONFIRMATION FORM.) Therefore, program "FF16" to the addresses out of the selected ROM area in the EPROM which you tender when ordering a mask ROM. Address 01FFFF16 of this microcomputer corresponds to the lowest address of the EPROM which you tender. Fig. 71 Bit configuration of memory allocation control register Fig. 72 How to write data in memory allocation control register Table 12 Relationship between memory allocation selection bits and addresses corresponding to chip-select signals $\overline{CS_0}$ and $\overline{CS_1}$ in memory expansion mode (external bus mode B) | | істіогу схра | noion mode | (CXICITIAI DUS ITIOUC D) | | | |-----------------|----------------|-------------|--------------------------|----------------------|---------------------| | Memory a | allocation sel | ection bits | Internal ROM area | Access addresses | | | ML <sub>2</sub> | ML1 | MLo | internal ROW area | Thermal ROW area CS0 | | | 0 | 0 | 0 | 00100016 - 01FFFF16 | | 02000016 - 03FFFF16 | | 0 | 0 | 1 | 00200016 - 01FFFF16 | 00100016 - 001FFF16 | 02000016 - 03FFFF16 | | 0 | 1 | 0 | 00100016 - 00FFFF16 | 00088016 - 000FFF16 | 01000016 - 03FFFF16 | | 1 | 0 | 0 | 00800016 - 00FFFF16 | 00088016 - 007FFF16 | 01000016 - 03FFFF16 | | _ | 0 | 1 | 00C00016 - 00FFFF16 | 00000000 00755540 | 00800016 - 00BFFF16 | | ' | | | 00C00016 - 00FFFF16 | 00088016 – 007FFF16 | 01000016 - 03FFFF16 | | 1 | 1 | 0 | 00800016 - 01FFFF16 | 00100016 - 007FFF16 | 02000016 - 03FFFF16 | Fig. 73 Memory allocation (modification of internal ROM and RAM area by memory allocation selection bits) ### **MITSUBISHI MICROCOMPUTERS** SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **ADDRESSING MODES** The M37736MHBXXXGP has 28 powerful addressing modes. Refer to the "7700 Family Software Manual" for the details. ### **MACHINE INSTRUCTION LIST** The M37736MHBXXXGP has 103 machine instructions. Refer to the "7700 Family Software Manual" for the details. ### DATA REQUIRED FOR MASK ROM ORDERING Please send the following data for mask orders. - (1) M37736MHBXXXGP mask ROM order confirmation form - (2) 100P6S mark specification form - (3) ROM data (EPROM 3 sets) ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|------| | Vcc | Power source voltage | | -0.3 to +7 | V | | AVcc | Analog power source voltage | | -0.3 to +7 | V | | Vı | Input voltage RESET, CNVss, BYTE | | -0.3 to +12 | V | | VI | Input voltage P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87, P90 – P92, P100 – P107, VREF, XIN, BSEL | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87, P90 – P97, P100 – P107, Xout, E | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | Ta = 25 °C | 300 | mW | | Topr | Operating temperature | | –20 to +85 | °C | | Tstg | Storage temperature | | -40 to +150 | °C | # **RECOMMENDED OPERATING CONDITIONS** ( $Vcc = 5 \text{ V} \pm 10\%$ , Ta = -20 to +85 °C, unless otherwise noted) | Symbol | Parameter | | | Limits | | | | |-----------|--------------------------------------------------------------------------------------------|--------------------------------------------------------|----------|--------|---------|------|--| | Cyrribor | | | Min. | Тур. | Max. | Unit | | | Vcc | Power source voltage | f(XIN): Operating | 4.5 | 5.0 | 5.5 | V | | | VCC | 1 Ower source voltage | f(XIN) : Stopped, f(XCIN) = 32.768 kHz | 2.7 | | 5.5 | 7 V | | | AVcc | Analog power source volt | age | | Vcc | | V | | | Vss | Power source voltage | | | 0 | | V | | | AVss | Analog power source volt | | | 0 | | V | | | | , , | P00 – P07, P30 – P33, P40 – P47, P50 – P57, P60 – P67, | | | | | | | ViH | | 7, P80 – P87, P90 – P92, P100 – P107, XIN, RESET, | 0.8 Vcc | | Vcc | V | | | \ / | - | BYTE, BSEL, XCIN (Note 3) | 0.0.1/22 | | 1/ | ., | | | VIH | | P10 – P17, P20 – P27 (in single-chip mode) | 0.8 Vcc | | Vcc | V | | | ViH | High-level input voltage F | • | 0.5 Vcc | | Vcc | V | | | | | ory expansion mode and microprocessor mode) | | | | | | | VIL | Low-level input voltage P00 – P07, P30 – P33, P40 – P47, P50 – P57, P60 – P67, | | | | 0.2Vcc | V | | | VIL | P70 – P77, P80 – P87, P90 – P92, P100 – P107, XIN, RESET, CNVss, BYTE, BSEL, XcIN (Note 3) | | | | 0.2000 | V | | | VIL | · · | 10 – P17, P20 – P27 (in single-chip mode) | 0 | | 0.2Vcc | V | | | | Low-level input voltage P | · · · · · · · · · · · · · · · · · · · | | | | ٠,, | | | VIL | , , | ory expansion mode and microprocessor mode) | 0 | | 0.16Vcc | V | | | | High-level peak output cu | irrent P00 – P07, P10 – P17, P20 – P27, P30 – P33, | | | | | | | IOH(peak) | | P40 – P47, P50 – P57, P60 – P67, P70 – P77, | | | -10 | mA | | | | | P80 - P87, P90 - P97, P100 - P107 | | | | | | | | High-level average outpu | t current P00 – P07, P10 – P17, P20 – P27, P30 – P33, | | | | | | | IOH(avg) | | P40 - P47, $P50 - P57$ , $P60 - P67$ , $P70 - P77$ , | | | -5 | mA | | | | | P80 – P87, P90 – P97, P100 – P107 | | | | | | | | Low-level peak output cu | rrent P00 – P07, P10 – P17, P20 – P27, P30 – P33, | | | | | | | IOL(peak) | | P40 - P43, $P54 - P57$ , $P60 - P67$ , $P70 - P77$ , | | | 10 | mA | | | | | P80 – P87, P90 – P97, P104 – P107 | | | | | | | IOL(peak) | | rrent P44 – P47, P100 – P103 | | | 20 | mA | | | | Low-level average output current P00 – P07, P10 – P17, P20 – P27, P30 – P33, | | | | | | | | IOL(avg) | | P40 - P43, $P54 - P57$ , $P60 - P67$ , $P70 - P77$ , | | | 5 | mA | | | | | P80 - P87, P90 - P97, P104 - P107 | | | | | | | IOL(avg) | | current P44 – P47, P100 – P103 | | | 15 | mA | | | f(XIN) | Main-clock oscillation free | quency (Note 4) | | | 25 | MHz | | | f(XCIN) | Sub-clock oscillation freq | uency | | 32.768 | 50 | kHz | | **Notes 1.** Average output current is the average value of a 100 ms interval. - 2. The sum of IOL(peak) for ports P0, P1, P2, P3, P8, and P9 must be 80 mA or less, the sum of IOH(peak) for ports P0, P1, P2, P3, P8, and P9 must be 80 mA or less, the sum of IOL(peak) for ports P4, P5, P6, P7, and P10 must be 100 mA or less, and the sum of IOH(peak) for ports P4, P5, P6, P7, and P10 must be 80 mA or less. - 3. Limits VIH and VIL for XCIN are applied when the sub clock external input selection bit = "1". - **4.** The maximum value of $f(X_{IN}) = 12.5$ MHz when the main clock division selection bit = "1". ### **ELECTRICAL CHARACTERISTICS** (Vcc = 5 V, Vss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz, unless otherwise noted) | Cumbal | Doromotor | Toot conditions | | | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------|------|------------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | Vон | High-level output voltage P00 – P07, P10 – P17, P20 – P27, P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87, P90 – P97, P100 – P107 | lон = −10 mA | 3 | | | V | | Vон | High-level output voltage P00 – P07, P10 – P17, P20 – P27, P33 | Ioн = -400 μA | 4.7 | | | V | | Mari | High level autout valtage DOs DOs | Iон = −10 mA | 3.1 | | | V | | Voн | High-level output voltage P30 – P32 | Ich = -400 µA | 4.8 | | | ] V | | Vон | High-level output voltage E | lон = −10 mA | 3.4 | | | V | | VOH | Tiigii-level output voitage L | Iон = −400 µА | 4.8 | | | \ \ | | Vol | Low-level output voltage P00 – P07, P10 – P17, P20 – P27, P33, P40 – P43, P50 – P57, P60 – P67, P70 – P75, P80 – P87, P90 – P97, P104 – P107 | IoL = 10 mA | | | 2 | V | | Vol | Low-level output voltage P44 – P47, P100 – P103 | IoL = 20 mA | | | 2 | V | | Vol | Low-level output voltage P00 – P07, P10 – P17, P20 – P27, P33 | IoL = 2 mA | | | 0.45 | V | | Vol | Low-level output voltage P30 – P32 | IoL = 10 mA | | | 1.9 | | | VOL | Low-level output voltage F30 - F32 | IoL = 2 mA | | | 0.43 | V | | Vol | Low-level output voltage E | IoL = 10 mA | | | 1.6 | V | | VOL | Low-level output voltage L | IoL = 2 mA | | | 0.4 | ] | | VT+ – VT– | $ \begin{array}{c c} \text{Hysteresis} & \overline{\text{HOLD}}, \overline{\text{RDY}}, \text{TA0IN} - \text{TA4IN}, \text{TB0IN} - \text{TB2IN}, \\ \hline \overline{\text{INTo}} - \overline{\text{INT2}}, \overline{\text{ADTRG}}, \overline{\text{CTS0}}, \overline{\text{CTS1}}, \overline{\text{CTS2}}, \text{CLK0}, \\ \hline \text{CLK1}, \overline{\text{CLK2}}, \overline{\text{KIo}} - \overline{\text{KI3}} \end{array} $ | | 0.4 | | 1 | V | | VT+ - VT- | Hysteresis RESET | | 0.2 | | 0.5 | V | | VT+ - VT- | Hysteresis XIN | | 0.1 | | 0.4 | V | | $V_{T+} - V_{T-}$ | Hysteresis Xcın (When external clock is input) | | 0.1 | | 0.4 | V | | lін | High-level input current P00 - P07, P10 - P17, P20 - P27, P30 - P33, P40 - P47, P50 - P57, P60 - P67, P70 - P77, P80 - P87, P90 - P92, P100 - P107, XIN, RESET, CNVss, BYTE, BSEL | VI = 5 V | | | 5 | μA | | lıL | Low-level input current P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60, P61, P65 – P67, P70 – P77, P80 – P87, P90 – P92, P100 – P103, XIN, RESET, CNVss, BYTE, BSEL | V1 = 0 V | | | <b>-</b> 5 | μА | | lıL | Low-level input current P104 – P107, P62 – P64 | VI = 0 V,<br>without a pull-up transistor | | | -5 | μА | | | | V <sub>I</sub> = 0 V,<br>with a pull-up transistor | -0.25 | -0.5 | -1.0 | mA | | VRAM | RAM hold voltage | When clock is stopped. | 2 | | | V | ### **ELECTRICAL CHARACTERISTICS** (Vcc = 5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Test conditions | | Limits | | Unit | |---------------|----------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------| | <b>G</b> y56. | . a.aoto. | | | Min. | Тур. | Max. | Unit | | | | | Vcc = 5 V,<br>f(XIN) = 25 MHz (square waveform),<br>f(f2) = 12.5 MHz,<br>f(XCIN) = 32.768 kHz,<br>in operating (Note 1) | | 9.5 | 19 | mA | | | | In single-chip | Vcc = 5 V,<br>$f(X_{IN}) = 25$ MHz (square waveform),<br>(f(f2) = 1.5625 MHz),<br>$f(X_{CIN}) = Stopped$ ,<br>in operating (Note 1) | | 1.3 | 2.6 | mA | | Icc | Power source current | In single-chip<br>mode, output pins<br>are open, and<br>other pins are Vss. | Vcc = 5V,<br>f(XIN) = 25 MHz (square waveform),<br>f(XCIN) = 32.768 kHz,<br>when a WIT instruction is executed (Note 2) | | 10 | 20 | μA | | | otner pins are vss. | Vcc = 5 V,<br>f(XIN): Stopped,<br>f(XCIN): 32.768 kHz,<br>in operating (Note 3) | | 50 | 100 | μA | | | | | | Vcc = 5 V,<br>f(XIN) : Stopped,<br>f(XCIN) : 32.768 kHz,<br>when a WIT instruction is executed (Note 4) | | 5 | 10 | μA | | | | | Ta = 25 °C,<br>when clock is stopped | | | 1 | μA | | | | | Ta = 85 °C,<br>when clock is stopped | | | 20 | μА | Notes 1. This applies when the main clock external input selection bit = "1", the main clock division selection bit = "0", and the signal output stop bit = "1". - 2. This applies when the main clock external input selection bit = "1" and the system clock stop bit at wait state = "1". - 3. This applies when CPU and the clock timer are operating with the sub clock (32.768 kHz) selected as the system clock. - 4. This applies when the XCOUT drivability selection bit = "0" and the system clock stop bit at wait state = "1". ### **A-D CONVERTER CHARACTERISTICS** (Vcc = AVcc = 5 V, Vss = AVss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz (Note), unless otherwise noted) | Symbol | Parameter | Test conditions | | Unit | | | |---------|----------------------|-----------------|------|------|------|-------| | Cymbol | i didiliotoi | Tool container | Min. | Тур. | Max. | Offic | | _ | Resolution | VREF = VCC | | | 10 | Bits | | _ | Absolute accuracy | VREF = VCC | | | ± 3 | LSB | | RLADDER | Ladder resistance | VREF = VCC | 10 | | 25 | kΩ | | tconv | Conversion time | | 9.44 | | | μs | | VREF | Reference voltage | | 2 | | Vcc | V | | VIA | Analog input voltage | | 0 | | VREF | V | **Note.** This applies when the main clock division selection bit = "0" and $f(f_2) = 12.5$ MHz. TIMING REQUIREMENTS (Vcc = 5 V ± 10%, Vss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz, unless otherwise noted (Note)) - **Notes 1.** This applies when the main clock division selection bit = "0" and $f(f_2) = 12.5$ MHz. - 2. Input signal's rise/fall time must be 100 ns or less, unless otherwise noted. ### **External clock input** | Symbol | Parameter | | Limits | | | |----------|------------------------------------------------------|------|--------|------|--| | Syllibol | raidilletei | Min. | Max. | Unit | | | tc | External clock input cycle time (Note 3) | 40 | | ns | | | tw(H) | External clock input high-level pulse width (Note 4) | 15 | | ns | | | tw(L) | External clock input low-level pulse width (Note 4) | 15 | | ns | | | tr | External clock rise time | | 8 | ns | | | tf | External clock fall time | | 8 | ns | | Notes 3. When the main clock division selection bit = "1", the minimum value of tc = 80 ns. 4. When the main clock division selection bit = "1", values of tw(H) / tc and tw(L) / tc must be set to values from 0.45 through 0.55. # Single-chip mode | Symbol | Parameter | Limits | | Llait | |-------------|---------------------------|--------|------|-------| | | | Min. | Max. | Unit | | tsu(P0D-E) | Port P0 input setup time | 60 | | ns | | tsu(P1D-E) | Port P1 input setup time | 60 | | ns | | tsu(P2D-E) | Port P2 input setup time | 60 | | ns | | tsu(P3D-E) | Port P3 input setup time | 60 | | ns | | tsu(P4D-E) | Port P4 input setup time | 60 | | ns | | tsu(P5D-E) | Port P5 input setup time | 60 | | ns | | tsu(P6D-E) | Port P6 input setup time | 60 | | ns | | tsu(P7D-E) | Port P7 input setup time | 60 | | ns | | tsu(P8D-E) | Port P8 input setup time | 60 | | ns | | tsu(P10D-E) | Port P10 input setup time | 60 | | ns | | th(E-P0D) | Port P0 input hold time | 0 | | ns | | th(E-P1D) | Port P1 input hold time | 0 | | ns | | th(E-P2D) | Port P2 input hold time | 0 | | ns | | th(E-P3D) | Port P3 input hold time | 0 | | ns | | th(E-P4D) | Port P4 input hold time | 0 | | ns | | th(E-P5D) | Port P5 input hold time | 0 | | ns | | th(E-P6D) | Port P6 input hold time | 0 | | ns | | th(E-P7D) | Port P7 input hold time | 0 | | ns | | th(E-P8D) | Port P8 input hold time | 0 | | ns | | th(E-P10D) | Port P10 input hold time | 0 | | ns | ### Memory expansion mode and microprocessor mode | Symbol | Parameter | Limits | | Unit | |-------------------|---------------------------------------------|--------|------|-------| | | | Min. | Max. | 01111 | | tsu(D-E) | Data input setup time (external bus mode A) | 32 | | ns | | tsu(D-RDE) | Data input setup time (external bus mode B) | 32 | | ns | | tsu(RDY- \$1) | RDY input setup time | 55 | | ns | | tsu(HOLD- ф1) | HOLD input setup time | 55 | | ns | | th(E-D) | Data input hold time (external bus mode A) | 0 | | ns | | th(RDE-D) | Data input hold time (external bus mode B) | 0 | | ns | | th( $\phi$ 1-RDY) | RDY input hold time | 0 | | ns | | th( \$ 1-HOLD) | HOLD input hold time | 0 | | ns | # M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### Timer A input (Count input in event counter mode) | Symbol parameter | narameter | Limits | | Linit | |------------------|-----------------------------------|--------|------|------------| | | parameter | Min. | Max. | Unit<br>ns | | tc(TA) | TAil input cycle time | 80 | | ns | | tw(TAH) | TAil input high-level pulse width | 40 | | ns | | tw(TAL) | TAin input low-level pulse width | 40 | | ns | #### Timer A input (Gating input in timer mode) | Symbol | parameter | Limits | | Unit | |---------|-------------------------------------------|--------|------|------| | | parameter | Min. | Max. | Unit | | tc(TA) | TAiın input cycle time (Note) | 320 | | ns | | tw(TAH) | TAiın input high-level pulse width (Note) | 160 | | ns | | tw(TAL) | TAil input low-level pulse width (Note) | 160 | | ns | Note. Limits change depending on f(XIN). Refer to "DATA FORMULAS" on page 75. ## Timer A input (External trigger input in one-shot pulse mode) | Symbol | parameter | Limits | | Unit | |---------|-----------------------------------|--------|-----------|-------| | | parameter | Min. | Min. Max. | Offic | | tc(TA) | TAil input cycle time (Note) | 320 | | ns | | tw(TAH) | TAin input high-level pulse width | 80 | | ns | | tw(TAL) | TAiın input low-level pulse width | 80 | | ns | Note. Limits change depending on f(XIN). Refer to "DATA FORMULAS" on page 75. ## Timer A input (External trigger input in pulse width modulation mode) | Symbol | narameter | Lir | nits | Linit | |---------|------------------------------------|------|------|-------| | Symbol | parameter | Min. | Max. | Unit | | tw(TAH) | TAiın input high-level pulse width | 80 | | ns | | tw(TAL) | TAil input low-level pulse width | 80 | | ns | #### Timer A input (Up-down input in event counter mode) | Symbol | parameter | Limits | Unit | | |--------------------------|-------------------------------------|--------|------|------| | | parameter | Min. | Max. | OTIL | | tc(UP) | TAiout input cycle time | 2000 | | ns | | tw(UPH) | TAiout input high-level pulse width | 1000 | | ns | | tw(UPL) | TAiou⊤ input low-level pulse width | 1000 | | ns | | tsu(UP-T <sub>IN</sub> ) | TAiou⊤ input setup time | 400 | | ns | | th(T <sub>IN</sub> -UP) | TAiout input hold time | 400 | | ns | #### Timer A input (Two-phase pulse input in event counter mode) | Symbol | parameter | Lir | Max. | Unit | |-------------------|-------------------------|------|------|-------| | | parameter | Min. | Max. | Offic | | tc(TA) | TAj input cycle time | 800 | | ns | | tsu(TAjın-TAjout) | TAjın input setup time | 200 | | ns | | tsu(TAjouт-TAjın) | TAjout input setup time | 200 | | ns | #### Timer B input (Count input in event counter mode) | Symbol | Parameter | Limits | Unit | | |---------|-------------------------------------------------------|--------|------|------| | Symbol | r ai ai iletei | Min. | Max. | Unit | | tc(TB) | TBiin input cycle time (one edge count) | 80 | | ns | | tw(TBH) | TBin input high-level pulse width (one edge count) | 40 | | ns | | tw(TBL) | TBin input low-level pulse width (one edge count) | 40 | | ns | | tc(TB) | TBin input cycle time (both edges count) | 160 | | ns | | tw(TBH) | TBiln input high-level pulse width (both edges count) | 80 | | ns | | tw(TBL) | TBin input low-level pulse width (both edges count) | 80 | | ns | #### Timer B input (Pulse period measurement mode) | Symbol | Parameter | Lir | mits | Unit | |---------|------------------------------------------|------|------|------| | | raianietei | Min. | Max. | | | tc(TB) | TBin input cycle time (Note) | 320 | | ns | | tw(TBH) | TBin input high-level pulse width (Note) | 160 | | ns | | tw(TBL) | TBin input low-level pulse width (Note) | 160 | | ns | Note. Limits change depending on f(XIN). Refer to "DATA FORMULAS" on page 75. #### Timer B input (Pulse width measurement mode) | Symbol | Parameter | Lir | nits | l lait | |---------|------------------------------------------|------|------|--------| | | raiailietei | Min. | Max. | Unit | | tc(TB) | TBin input cycle time (Note) | 320 | | ns | | tw(TBH) | TBin input high-level pulse width (Note) | 160 | | ns | | tw(TBL) | TBiin input low-level pulse width (Note) | 160 | | ns | Note. Limits change depending on f(XIN). Refer to "DATA FORMULAS" on page 75. ## **A-D trigger input** | Symbol | Parameter | Lir | Limits Max. | Unit | |---------|----------------------------------------------------|------|-------------|-------| | Cymbol | - aramotor | Min. | Max. | UIIIL | | tc(AD) | ADTRG input cycle time (minimum allowable trigger) | 1000 | | ns | | tw(ADL) | ADTRG input low-level pulse width | 125 | | ns | #### Serial I/O | Symbol | Parameter | Limits | | Unit | |----------|-----------------------------------|--------|------|-------| | J | i alametei | Min. | Max. | Ullit | | tc(CK) | CLKi input cycle time | 200 | | ns | | tw(CKH) | CLKi input high-level pulse width | 100 | | ns | | tw(CKL) | CLKi input low-level pulse width | 100 | | ns | | td(C-Q) | TxDi output delay time | | 80 | ns | | th(C-Q) | TxDi hold time | 0 | | ns | | tsu(D–C) | RxDi input setup time | 30 | | ns | | th(C-D) | RxDi input hold time | 90 | | ns | ## External interrupt INTi input, key input interrupt Kli input | Symbol | Parameter | Limits | Unit | | |---------|-----------------------------------|--------|------|------| | | i alametei | Min. | Max. | Unit | | tw(INH) | INTi input high-level pulse width | 250 | | ns | | tw(INL) | INTi input low-level pulse width | 250 | | ns | | tw(KIL) | Kli input low-level pulse width | 250 | | ns | # M37736MHBXXXGP #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **DATA FORMULAS** #### Timer A input (Gating input in timer mode) | Symbol | Parameter | Limits | l lait | | | |---------|-----------------------------------|--------------------------------------------|--------|------|--| | Cymbol | i arameter | Min. | Max. | Unit | | | tc(TA) | TAil input cycle time | 8 X 10 <sup>9</sup> 2 · f(f <sub>2</sub> ) | | ns | | | tw(TAH) | TAin input high-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ | | ns | | | tw(TAL) | TAin input low-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f2)}$ | | ns | | #### **Timer A input** (External trigger input in one-shot pulse mode) | Symbol | Parameter | Limits | Llait | | |--------|------------------------|--------------------------------------------|-------|------| | Symbol | i alametei | Min. | Max. | Unit | | tc(TA) | TAilN input cycle time | 8 X 10 <sup>9</sup> 2 · f(f <sub>2</sub> ) | | ns | ## Timer B input (In pulse period measurement mode or pulse width measurement mode) | Symbol | Parameter | Limits | Unit | | |---------|------------------------------------|----------------------------------------|------|-------| | Cymbol | T arameter | Min. | Max. | Uniii | | tc(TB) | TBiin input cycle time | $\frac{8 \times 10^9}{2 \cdot f(f_2)}$ | | ns | | tw(TBH) | TBiเพ input high-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ | | ns | | tw(TBL) | TBiln input low-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ | | ns | Note. f(f2) represents the clock f2 frequency. For the relation to the main clock and sub clock, refer to Table 10. ## SWITCHING CHARACTERISTICS (Vcc = 5 V ± 10%, Vss = 0 V, Ta = -20 to 85°C, f(XIN) = 25 MHz (Note), unless otherwise noted) | Symbol | Parameter | Test conditions | Lir | Unit | | |------------|----------------------------------|-----------------|------|------|------| | Syllibol | Symbol Farameter Test conditions | | Min. | | Max. | | td(E-P0Q) | Port P0 data output delay time | | | 80 | ns | | td(E-P1Q) | Port P1 data output delay time | | | 80 | ns | | td(E-P2Q) | Port P2 data output delay time | | | 80 | ns | | td(E-P3Q) | Port P3 data output delay time | | | 80 | ns | | td(E-P4Q) | Port P4 data output delay time | | | 80 | ns | | td(E-P5Q) | Port P5 data output delay time | Fig. 74 | | 80 | ns | | td(E-P6Q) | Port P6 data output delay time | | | 80 | ns | | td(E-P7Q) | Port P7 data output delay time | | | 80 | ns | | td(E-P8Q) | Port P8 data output delay time | | | 80 | ns | | td(E-P9Q) | Port P9 data output delay time | | | 80 | ns | | td(E-P10Q) | Port P10 data output delay time | | | 80 | ns | **Note.** This applies when the main clock division selection bit = "0" and f(f2) = 12.5 MHz. Fig. 74 Measuring circuit for ports P0 – P10 and $\phi$ 1 #### [External bus mode A] #### Memory expansion mode and microprocessor mode $(Vcc = 5 V \pm 10\%, Vss = 0 V, Ta = 25 °C, f(XIN) = 25 MHz (Note 1), unless otherwise noted)$ | Symbol | Parameter | (Note 2 | Test | Limits | | Unit | |----------------|-----------------------------|-------------------|------------|--------|------|------| | Cymbol | T drameter | Wait mode | conditions | Min. | Max. | Unit | | | | No wait | | 12 | | ns | | td(An–E) | Address output delay time | Wait 1 | | | | | | | | Wait 0 | | 87 | | ns | | £ =\ | Address systems delegations | No wait | | 12 | | ns | | td(A-E) | Address output delay time | Wait 1 | 4 | 7- | | | | | | Wait 0 | 4 | 75 | | ns | | th(E-An) | Address hold time | | | 18 | | ns | | | | No wait | | 22 | | ns | | tw(ALE) | ALE pulse width | Wait 1 | | 22 | | 113 | | | | Wait 0 | | 57 | | ns | | | | No wait | | 5 | | ns | | tsu(A-ALE) | Address output setup time | Wait 1 | | | | 113 | | | | Wait 0 | | 45 | | ns | | | Address hold time | No wait | _ | 9 | | ns | | th(ALE-A) | | Wait 1 | | _ | | | | | | Wait 0 | | 15 | | ns | | td(ALE–E) | ALE autout dalou time | No wait | Fig. 74 | 4 | | ns | | tu(ALL-L) | ALE output delay time | Wait 1 | - Fig. 74 | | | ns | | + u=> | Data autout dalau Cara | Wait 0 | 4 | 10 | 45 | | | td(E-DQ) | Data output delay time | | 4 | | 45 | ns | | th(E-DQ) | Data hold delay time | No | _ | 18 | | ns | | tw(EL) | | No wait<br>Wait 1 | - | 50 | | ns | | tw(LL) | E pulse width | Wait 0 | | 130 | | ns | | tpxz(E-DZ) | Floating start delay time | vvail 0 | - | | 5 | ns | | tpzx(E-DZ) | Floating start delay time | | - | 20 | | ns | | tpzx(L DZ) | Troduing release delay line | No wait | - | | | | | td(BHE-E) | BHE output delay time | Wait 1 | | 12 | | ns | | , | Briz output dotay timo | Wait 0 | 1 | 87 | | ns | | | | No wait | 1 | | | | | td(R/W-E) | R/W output delay time | Wait 1 | | 12 | | ns | | • | | Wait 0 | 7 | 87 | | ns | | th(E-BHE) | BHE hold time | , | | 18 | | ns | | th(E-R/W) | R/W hold time | | | 18 | | ns | | td(E− ∮ 1) | φ 1 output delay time | | | 0 | 18 | ns | | td( \$ 1-HLDA) | HLDA output delay time | <u> </u> | | | 50 | ns | **Notes 1.** This applies when the main clock division selection bit = "0" and f(f2) = 12.5 MHz. 2. No wait : Wait bit = "1". Wait 1: The external memory area is accessed with wait bit = "0" and wait selection bit = "1". Wait 0 : The external memory area is accessed with wait bit = "0" and wait selection bit = "0". # [External bus mode A] Memory expansion mode and microprocessor mode Bus timing data formulas (Vcc = 5 V ± 10%, Vss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz (Max., Note), unless otherwise noted) | Symbol | Parameter | | Limits | | Unit | |------------|-----------------------------|------------|-----------------------------------------------|------|-------| | Cymbol | 1 didiliotoi | Wait mode | Min. | Max. | Offic | | | | No wait | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 28$ | | | | * =: | Address output delay time | Wait 1 | ${2 \cdot f(f_2)} = 20$ | | ns | | td(An–E) | Address output delay time | Wait 0 | $\frac{3 \times 10^9}{2 \cdot f(f_2)} - 33$ | | | | | | VVail 0 | ${2 \cdot f(f_2)} = 33$ | | ns | | | | No wait | 1 X 10 <sup>9</sup> | | | | | Address subset delevides | Wait 1 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 28$ | | ns | | td(A–E) | Address output delay time | NA - ' - 0 | $\frac{3 \times 10^9}{3 \times 10^9} - 45$ | | | | | | Wait 0 | ${2 \cdot f(f_2)} = 45$ | | ns | | 4 | Address hald time | | 1 X 10 <sup>9</sup> - 22 | | | | th(E-An) | Address hold time | | 2 . f(f <sub>2</sub> ) | | ns | | | | No wait | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 18$ | | | | | ALE pulso width | Wait 1 | | | ns | | tw(ALE) | ALE pulse width | | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 23$ | | | | | | Wait 0 | ${2 \cdot f(f_2)} - 23$ | | ns | | | | No wait | 1 ¥ 109 | | | | _ | Address sutsut setus time | Wait 1 | $\frac{1 \times 10}{2 \cdot f(f_2)} - 35$ | | ns | | tsu(A-ALE) | Address output setup time | | 2 🗸 109 | | | | | | Wait 0 | $\frac{2 \times 10^{3}}{2 \cdot f(f_2)} - 35$ | | ns | | | | No wait | , , | | | | th(ALE-A) | Address hald time | Wait 1 | 9 | | ns | | | Address hold time | · · · | 1 X 10 <sup>9</sup> | | | | | | Wait 0 | 1 X 10 <sup>9</sup><br>2 · f(f2) - 25 | | ns | | | ALE systems delegations | No wait | | | | | | | Wait 1 | 4 | | ns | | td(ALE-E) | ALE output delay time | Wait 1 | 1 X 10 <sup>9</sup> | | | | | | Wait 0 | $\frac{1 \times 10^{3}}{2 \cdot f(f_2)} - 30$ | | ns | | td(E-DQ) | Data output delay time | | () | 45 | ns | | | | | 1 X 10 <sup>9</sup> | | | | th(E-DQ) | Data hold time | | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 22$ | | ns | | | | | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 30$ | | | | | = | No wait | $\frac{2 \cdot f(f_2)}{2 \cdot f(f_2)} - 30$ | | ns | | tw(EL) | E pulse width | Wait 1 | 1 V 10 <sup>9</sup> | | | | | | Wait 0 | $\frac{4 \times 10}{2 \cdot f(f_2)} - 30$ | | ns | | tpxz(E-DZ) | Floating start delay time | Trait 0 | | 5 | ns | | | | | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 20$ | | 1.0 | | tpzx(E-DZ) | Floating release delay time | | $\frac{1}{2 \cdot f(f_2)} - 20$ | | ns | | | | No wait | 1 × 109 | | | | _ | | Wait 1 | $\frac{1}{2 \cdot f(f_2)} = 20$ | | ns | | td(BHE-E) | BHE output delay time | | $\frac{3 \times 10^9}{2 \cdot f(f_2)} - 33$ | | | | | | Wait 0 | $\frac{3 \times 10}{2 \cdot f(f_2)} - 33$ | | ns | | | | No wait | 1 ¥ 109 | | | | 1 | BAT autout delegation | Wait 1 | $\frac{1 \times 10}{2 \cdot f(f_2)} - 28$ | | ns | | td(R/W-E) | R/W output delay time | | 2 V 109 | | | | | | Wait 0 | $\frac{3 \times 10^{5}}{2 \cdot f(f_2)} - 33$ | | ns | | | <del></del> | I | 1 ¥ 109 | | | | th(E-BHE) | BHE hold time | | $\frac{1\times10}{2\cdot f(f_2)}$ - 22 | | ns | | | I | | 1 ∨ 109 | | | | th(E-R/W) | R/W hold time | | $\frac{1 \times 10^{3}}{2 \cdot f(f_2)} - 22$ | | ns | | , | | | <u> </u> | 1 | 1 | | td(E- 01) | φ 1 output delay time | | 0 | 18 | ns | **Notes 1.** This applies when the main-clock division selection bit = "0". 2. f(f2) represents the clock f2 frequency. For the relation to the main clock and sub clock, refer to Table 10. # M37736MHBXXXGP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## [External bus mode B] ## Memory expansion mode and microprocessor mode $(Vcc = 5 V \pm 10\%, Vss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz (Note 1), unless otherwise noted)$ | Symbol | Parameter (Note 2) | | | Limits | | Unit | | |----------------------------|-------------------------------|-------------------|------------|-----------|----|-------|--| | | T didinotoi | | conditions | Min. Max. | | Offic | | | td(CS-WE) | Chip-select output delay time | No wait<br>Wait 1 | | 12 | | ns | | | td(CS-RDE) | | Wait 0 | | 87 | | ns | | | th(WE-CS) | Chip-select hold time | , | | 4 | | ns | | | td(An–WE) | Address output delay time | No wait<br>Wait 1 | | 12 | | ns | | | td(An–RDE) | | Wait 0 | | 87 | | ns | | | td(A-WE) | Address output delay time | No wait<br>Wait 1 | | 12 | | ns | | | | | Wait 0 | | 75 | | ns | | | th(WE-An)<br>th(RDE-An) | Address hold time | | | 18 | | ns | | | tw(ALE) | ALE pulse width | No wait<br>Wait 1 | | 22 | | ns | | | | ' | Wait 0 | | 57 | | ns | | | tsu(A-ALE) | Address output setup time | No wait<br>Wait 1 | Fig. 73 | 5 | | ns | | | | ' ' | | 1 | 45 | | ns | | | th(ALE-A) | Address hold time | No wait<br>Wait 1 | | 9 | | ns | | | | | Wait 0 | 1 | 15 | | ns | | | td(ALE-WE) | ALE output delay time | No wait<br>Wait 1 | | 4 | | ns | | | td(ALE-RDE) | | Wait 0 | | 10 | | ns | | | td(WE-DQ) | Data output delay time | ' | | | 45 | ns | | | th(WE-DQ) | Data hold delay time | | | 18 | | ns | | | | | No wait | | 50 | | ns | | | tw(WE) | WEL/WEH pulse width | Wait 1<br>Wait 0 | | 130 | | ns | | | tpxz(RDE-DZ) | Floating start delay time | | | | 5 | ns | | | tpzx(RDE-DZ) | Floating release delay time | | | 20 | | ns | | | | | No wait | | 48 | | ns | | | tw(RDE) | RDE pulse width | Wait 1<br>Wait 0 | | 128 | | ns | | | td(RSMP-WE) | RSMP output delay time | | | 10 | | ns | | | th( of 1-RSMP) | RSMP hold time | | ] | 0 | | ns | | | td(WE- \$ 1) td(RDE- \$ 1) | φ 1 output delay time | | | 0 | 18 | ns | | | td( \$ 1-HLDA) | HLDA output delay time | | • | | 50 | ns | | **Notes 1.** This applies when the main clock division selection bit = "0" and $f(f_2) = 12.5$ MHz. **2.** No wait : Wait bit = "1". Wait 1: The external memory area is accessed with wait bit = "0" and wait selection bit = "1". Wait 0: The external memory area is accessed with wait bit = "0" and wait selection bit = "0". #### [External bus mode B] ## Memory expansion mode and microprocessor mode Bus timing data formulas (Vcc = 5 V ± 10%, Vss = 0 V, Ta = -20 to 85 °C, f(XIN) = 25 MHz (Max., Note1), unless otherwise noted) | Symbol | Parameter V | | Limits | | Unit | |--------------------------|-------------------------------------------------------|---------------------------------------------|---------------------------------------------|-------|------| | Cymbol | 1 dramotor | Min. | Max. | Offic | | | td(CS-WE) | Chip-select output delay time No wait Wait 1 Wait 0 | | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 28$ | | ns | | td(CS-RDE) | | | $\frac{3 \times 10^9}{2 \cdot f(f_2)} - 33$ | | ns | | th(WE-CS)<br>th(RDE-CS) | Chip-select hold time | ime | | | ns | | 1.(22 00) | | No wait | 1 X 10 <sup>9</sup> - 28 | | | | td(An-WE) | Address output delay time | Wait 1 | 2 · f(f <sub>2</sub> ) | | ns | | td(An–RDE) | Address surput delay time | Wait 0 | $\frac{3 \times 10^9}{2 \cdot f(f_2)} - 33$ | | ns | | | | No wait | 1 X 10 <sup>9</sup> - 28 | | ns | | td(A-WE) | Address output delay time | Wait 1 | 2 · f(f2) | | 113 | | td(A–RDE) | | Wait 0 | $\frac{3 \times 10^9}{2 \cdot f(f_2)} - 45$ | | ns | | th(WE-An)<br>th(RDE-An) | Address hold time | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 22$ | | ns | | | tw(ALE) | ALE pulse width | No wait<br>Wait 1 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 18$ | | ns | | W(ALL) | ALE puise widin | Wait 0 | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 23$ | | ns | | | | No wait<br>Wait 1 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 35$ | | ns | | tsu(A-ALE) | Address output setup time | | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 35$ | | ns | | | Address haldring | No wait<br>Wait 1 | 9 | | ns | | th(ALE-A) | Address hold time | Wait 0 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 25$ | | ns | | | | No wait | , , | | | | td(ALE-WE) | ALE output delay time | Wait 1 | 4 | | ns | | td(ALE-RDE) | | Wait 0 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 30$ | | ns | | td(WE-DQ) | Data output delay time | · | | 45 | ns | | th(WE-DQ) | Data hold time | | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 22$ | | ns | | ± a | WELANELI pulos width | No wait | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 30$ | | ns | | tw(WE) | WEL/WEH pulse width | | $\frac{4 \times 10^9}{2 \cdot f(f_2)} - 30$ | | ns | | tpxz(RDE-DZ) | Floating start delay time | Wait 0 | , , | 5 | ns | | tpzx(RDE-DZ) | Floating release delay time | | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 20$ | | ns | | | | No wait | $\frac{2 \times 10^9}{2 \cdot f(f_2)} - 32$ | | ns | | tw(RDE) | RDE pulse width | | $\frac{4 \times 10^9}{2 \cdot f(f_2)} - 32$ | | ns | | td(RSMP-WE) td(RSMP-RDE) | RSMP output delay time | Wait 0 | $\frac{1 \times 10^9}{2 \cdot f(f_2)} - 30$ | | ns | | th( \$ 1-RSMP) | RSMP hold time | | 0 | | ns | | <b>t</b> d(WE− φ 1) | | | | 18 | ns | | td(RDE− ф 1) | φ 1 output delay time | | 0 | 10 | 115 | **Notes 1.** This applies when the main-clock division selection bit = "0". 2. f(f2) represents the clock f2 frequency. For the relation to the main clock and sub clock, refer to Table 10. # M37736MHBXXXGP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER # **TIMING DIAGRAM** Memory expansion mode and microprocessor mode (When wait bit = "1") (When wait bit = "1" or "0" in common) - Vcc = 5 V $\pm$ 10% - Input timing voltage : VIL = 1.0 V, VIH = 4.0 V - Output timing voltage: VoL = 0.8 V, VoH = 2.0 V #### [External bus mode A] Memory expansion mode and microprocessor mode (No wait: When wait bit = "1") - $Vcc = 5 V \pm 10\%$ - $\bullet$ Output timing voltage : VoL = 0.8 V, VoH = 2.0 V - Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### [External bus mode A] Memory expansion mode and microprocessor mode (Wait 1: The external area is accessed when wait bit = "0" and wait selection = "1".) Test conditions • $Vcc = 5 V \pm 10\%$ • Output timing voltage : VoL = 0.8 V, VoH = 2.0 V • Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### [External bus mode A] Memory expansion mode and microprocessor mode (Wait 0: The external memory area is accessed when wait bit = "0" and wait selection bit = "0".) - Vcc = 5 V $\pm$ 10% - $\bullet$ Output timing voltage : VoL = 0.8 V, VoH = 2.0 V - Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### [External bus mode B] Memory expansion mode and microprocessor mode (No wait: When wait bit = "1") - Vcc = 5 V $\pm$ 10% - $\bullet$ Output timing voltage : VoL = 0.8 V, VoH = 2.0 V - Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### [External bus mode B] Memory expansion mode and microprocessor mode (Wait 1: The external area is accessed when wait bit = "0" and wait selection bit = "1".) - Vcc = 5 V ± 10% - $\bullet$ Output timing voltage : VoL = 0.8 V, VoH = 2.0 V - Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### [External bus mode B] Memory expansion mode and microprocessor mode (Wait 0: The external memory area is accessed when wait bit = "0" and wait selection bit = "0".) - Vcc = 5 V ± 10% - $\bullet$ Output timing voltage : VoL = 0.8 V, VoH = 2.0 V - $\bullet$ Data input DmIN : VIL = 0.8 V, VIH = 2.5 V #### **PACKAGE OUTLINE** # **MITSUBISHI MICROCOMPUTERS** M37736MHBXXXGP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### Keep safety first in your circuit designs! Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples - contained in these materials. - contained in these materials. All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. - If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. # REVISION DESCRIPTION LIST # M37736MHBXXXGP Datasheet | Rev.<br>No. | | Revision Description | | | | | | | |-------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--| | 1.00 | First Edition | 1 | | 970507 | | | | | | 2.00 | The following | ng are revised: | | 980731 | | | | | | | Page | Page Previous Version | | | | | | | | | P4<br>P100 – P107 | | ne functions as port P0 in the single-chip mode, P104 – P107 also y input interrupt input ( $\overline{\text{Klo}}$ – $\overline{\text{Kls}}$ ). | | | | | | | | | Version | | | | | | | | | | | me functions as port P0 in the single-chip mode, P104 – P107 also y input interrupt input (Klo – Kls). | | | | | | | | P5 | Previous Version | Revised Version | | | | | | | | Right column<br>Line 7 | Additionally, the internal ROM area can be modified by software. | Additionally, the internal ROM and RAM area can be modified by software. | | | | | | | | P5<br>Fig. 1 | Notes 1. Internal ROM area can be modified. (Refer to the section on ROM area modification function.) | Notes 1. Internal ROM and RAM area can be modified. (Refer to the section on ROM area modification function.) | | | | | | | | P9<br>Right column<br>Line 12 | The CPU operates on an internal clock $\phi$ 's frequency which is obtained by dividing the external clock frequency $f(X_{\mathbb{N}})$ by two. | The CPU operates on an internal clock $\phi$ 's frequency. | | | | | | | | P66<br>Left column<br>Line 2 | The internal ROM size and its address area of the M37736MHBXXXGP can be modified by the memory allocation control register's bits 0,1 and 2 shown in Figure 71. Figure 73 shows the memory allocation in which the internal ROM size and its address area are modified. | The internal ROM size and RAM size of the M37736MHBXXXGP can be modified by the memory allocation control register's bits 0,1 and 2 shown in Figure 71. Figure 73 shows the memory allocation in which the internal ROM size and RAM size are modified. | | | | | | | | P66<br>Fig.71 | Memory allocation selection bits ROM size (ROM area) 0 0 0 : 124 Kbytes (addresses 00100016 – 01FFFF16) 0 0 1 : 120 Kbytes (addresses 00200016 – 01FFFF16) 1 1 0 : 96 Kbytes (addresses 00800016 – 01FFFF16) 1 1 1 : 32 Kbytes (addresses 00800016 – 00FFFF16) | Memory allocation selection bits ROM size RAM size 0 0 0 : 124 Kbytes 3968 bytes 0 0 1 : 120 Kbytes 3968 bytes 0 1 0 : 60 Kbytes 2048 bytes 1 0 0 : 32 Kbytes 2048 bytes 1 0 1 : 16 Kbytes 2048 bytes 1 1 0 : 96 Kbytes 3968 bytes | | | | | | | | P67<br>Fig. 73 | Refer to page (2). | Refer to page (3). | | | | | | | | P68<br>Right column<br>Line 2 | The M37736MHBXXXGP has 28 powerful addressing modes. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for the details of each addressing mode. | The M37736MHBXXXGP has 28 powerful addressing modes. Refer to the "7700 Family Software Manual" for the details. MACHINE INSTRUCTION LIST | | | | | | | | | MACHINE INSTRUCTION LIST The M37736MHBXXXGP has 103 machine instructions. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for details. | The M37736MHBXXXGP has 103 machine instructions. Refer to the "7700 Family Software Manual" for the details. | | | | | | Fig. 73 Memory allocation (modification of internal ROM area by memory allocation selection bit) # REVISION DESCRIPTION LIST # M37736MHBXXXGP Datasheet | Rev. | | | | | Revision Desc | ription | | Rev. | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|---------------------------------|--------------------------------|-------------------------------------------|--------------------------------------------|------| | No. | | · | | | | | | | | 2.00 | Page | age Previous Version | | | | 980731 | | | | | P67<br>Table 12 | | | | | | | | | | | | Illocation se | | Internal ROM area | | address | | | | | ML2 | ML <sub>1</sub> | MLo | | CS <sub>0</sub> | CS <sub>1</sub> | | | | | 0 | 0 | 0 | 00100016 – 01FFFF16 | | 02000016 - 03FFFF16 | | | | | 0 | 0 | 1 | 00200016 - 01FFFF16 | 00100016 - 001FFF16 | 02000016 - 03FFFF16 | | | | | 1 | 1 | 0 | 00800016 - 01FFFF16 | 00100016 - 007FFF16 | 02000016 - 03FFFF16 | | | | | 1 | 1 | 1 | 00800016 - 00FFFF16 | 00100016 - 007FFF16 | 01000016 - 03FFFF16 | | | | | | | | Revised | Version | | - | | | | | | | | | | | | | | Memory a | Illocation se | lection bits<br>ML <sub>0</sub> | Internal ROM area | Access CSo | address CS1 | | | | | 0 | 0 | 0 | 00100016 - 01FFFF16 | | 02000016 – 03FFFF16 | | | l | | 0 | 0 | 1 | 00200016 - 01FFFF16 | 00100016 - 001FFF16 | 02000016 - 03FFFF16 | 1 1 | | l | | 0 | 1 | 0 | 00100016 - 00FFF16 | 00088016 - 000FFF16 | 01000016 - 03FFFF16 | 1 1 | | l | | 1 | 0 | 0 | 00800016 - 00FFFF16 | 00088016 - 007FFF16 | 01000016 - 03FFFF16 | 1 1 | | | | 1 | 0 | 1 | 00C00016 - 00FFFF16 | 00088016 - 007FFF16 | 00800016 - 00BFFF16<br>01000016 - 03FFFF16 | | | | | 1 | 1 | 0 | 00800016 - 01FFFF16 | 00100016 - 007FFF16 | 02000016 - 03FFF16 | | | | P90<br>[External bus<br>mode B] | Memo | ory expai | nsion mo | ode B] de and microprocessor r | s Version node d when wait bit = "0" and | wait selection bit = <u>"1".</u> ) | | | | - | | | | Revised | Version | | - | | | [External bus mode B] Memory expansion mode and microprocessor mode (Wait 0 : The external memory area is accessed when wait bit = "0" and wait selection | | | | | | wait selection bit = <u>"0"</u> .) | |