#### **FEATURES** - User-Configurable x8 or x16 Operation - User-Selectable 3.3 V or 5 V V<sub>CC</sub> - 5 V Write/Erase Operations (5 V V<sub>PP</sub>) - No Requirement for DC/DC Converter to Write/Erase - 70 ns Maximum Access Time - Minimum 2.7 V Read capability - 160 ns Maximum Access Time (V<sub>CC</sub> = 2.7 V) - 16 Independently Lockable Blocks - 0.32 MB/sec Write Transfer Rate - 100,000 Erase Cycles per Block - Revolutionary Architecture - Pipelined Command Execution - Write During Erase - Command Superset of Sharp LH28F008SA - 5 μA (TYP.) I<sub>CC</sub> in CMOS Standby - 1 µA (TYP.) Deep Power-Down - State-of-the-Art 0.55 µm ETOX™ Flash Technology - 56-Pin, 1.2 mm x 14 mm x 20 mm TSOP (Type I) Package Figure 1. TSOP Reverse Bend Configuration Figure 2. TSOP Configuration #### INTRODUCTION Sharp's LH28F800SU 8M Flash Memory is a revolutionary architecture which enables the design of truly mobile, high performance, personal computing and communication products. With innovative capabilities, 5 V single voltage operation and very high read/write performance, the LH28F800SU is also the ideal choice for designing embedded mass storage flash memory systems. The LH28F800SU is a very high density, highest performance non-volatile read/write solution for solid-state storage applications. Its symmetrically blocked architecture (100% compatible with the LH28F008SA 8M Flash memory, the LH28F016SA 16M Flash memory and the LH28F016SU 16M 5 V single voltage Flash memory), extended cycling, low power 3.3V operation, very fast write and read performance and selective block locking provide a highly flexible memory component suitable for high density memory cards, Resident Flash Arrays and PCMCIA-ATA Flash Drives. The LH28F800SU's dual read voltage enables the design of memory cards which can interchangeably be read/written in 3.3 V and 5.0 V systems. Its x8/x16 architecture allows the optimization of memory to processor interface. The flexible block locking option enables bundling of executable application software in a Resident Flash Array or memory card. Manufactured on Sharp's 0.55 µm ETOX™ process technology, the LH28F800SU is the most cost-effective, high-density 3.3V flash memory. #### DESCRIPTION The LH28F800SU is a high performance 8M (8,388,608 bit) block erasable non-volatile random access memory organized as either 512K $\times$ 16 or 1M $\times$ 8. The LH28F800SU includes sixteen 64K (65,536) blocks or sixteen 32-KW (32,768) blocks. A chip memory map is shown in Figure 3. The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and results in greater product reliability and ease of use. Among the significant enhancements of the LH28F800SU: - 5 V Write/Erase Operation (5 V V<sub>PP</sub>) - 3.3 V Low Power Capability (2.7 V V<sub>CC</sub> Read) - Improved Write Performance - Dedicated Block Write/Erase Protection A $\overline{3/5}$ input pin reconfigures the device internally for optimized 3.3 V or 5.0 V read/write operation. Figure 3. LH28F800SU Block Diagram (Architectural Evolution Includes Page Buffers, Queue Registers and Extended Status Registers) ### **PIN DESCRIPTION** | SYMBOL | TYPE | NAME AND FUNCTION | |-----------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | INPUT | <b>BYTE-SELECT ADDRESS:</b> Selects between high and low byte when device is in x8 mode. This address is latched in x8 Data Writes. Not used in x16 mode (i.e., the $A_0$ input buffer is turned off when BYTE is high). | | A <sub>1</sub> - A <sub>15</sub> | INPUT | <b>WORD-SELECT ADDRESSES:</b> Select a word within one 64K block. $A_6$ - $A_{15}$ selects 1 of 1024 rows, and $A_1$ - $A_5$ selects 16 of 512 columns. These addresses are latched during Data Writes. | | A <sub>16</sub> - A <sub>19</sub> | INPUT | <b>BLOCK-SELECT ADDRESSES:</b> Select 1 of 16 Erase blocks. These addresses are latched during Data Writes, Erase and Lock-Block operations. | | DQ <sub>0</sub> - DQ <sub>7</sub> | INPUT/OUTPUT | LOW-BYTE DATA BUS: Inputs data and commands during CUI write cycles. Outputs array, buffer, identifier or status data in the appropriate Read mode. Floated when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> - DQ <sub>15</sub> | INPUT/OUTPUT | <b>HIGH-BYTE DATA BUS</b> : Inputs data during x16 Data-Write operations. Outputs array, buffer or identifier data in the appropriate Read mode; not used for Status register reads. Floated when the chip is de-selected or the outputs are disabled. | | $\overline{\text{CE}}_0$ , $\overline{\text{CE}}_1$ | INPUT | <b>CHIP ENABLE INPUTS</b> : Activate the device's control logic, input buffers, decoders and sense amplifiers. With either $\overline{CE}_0$ or $\overline{CE}_1$ high, the device is de-selected and power consumption reduces to Standby levels upon completion of any current Data-Write or Erase operations. Both $\overline{CE}_0$ , $\overline{CE}_1$ must be low to select the device. All timing specifications are the same for both signals. Device Selection occurs with the latter falling edge of $\overline{CE}_0$ or $\overline{CE}_1$ . The first rising edge of $\overline{CE}_0$ or $\overline{CE}_1$ disables the device. | | RP | INPUT | <b>RESET/POWER-DOWN:</b> With $\overline{\text{RP}}$ low, the device is reset, any current operation is aborted and device is put into the deep power down mode. When the power is turned on, $\overline{\text{RP}}$ pin is turned to low in order to return the device to default configuration. When the $\overline{\text{3/5}}$ pin is switched, or when the power transition is occurred, or at the power on/off, $\overline{\text{RP}}$ is required to stay low in order to protect data from noise. When returning from Deep Power-Down, a recovery time of $400$ ns ( $V_{CC}$ +5.0 V ±0.25 V) is required to allow these circuits to power-up. When $\overline{\text{RP}}$ goes low, any current or pending WSM operation(s) are terminated, and the device is reset. All Status registers return to ready (with all status flags cleared). After returning, the device is in read array mode. | | ŌĒ | INPUT | OUTPUT ENABLE: Gates device data through the output buffers when low. The outputs float to tri-state off when $\overline{OE}$ is high. NOTE: $\overline{CE}_X$ overrides $\overline{OE}$ , and $\overline{OE}$ overrides $\overline{WE}$ . | | WE | INPUT | WRITE ENABLE: Controls access to the CUI, Page Buffers, Data Queue Registers and Address Queue Latches. WE is active low, and latches both address and data (command or array) on its rising edge. | | RY/BY | OPEN DRAIN<br>OUTPUT | <b>READY/BUSY:</b> Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. $\overline{RY}/\overline{BY}$ high indicates that the WSM is ready for new operations (or WSM has completed all pending operations), or Erase is Suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when $\overline{OE}$ or $\overline{CE}_0$ , $\overline{CE}_1$ are high), except if a $\overline{RY}/\overline{BY}$ Pin Disable command is issued. | # PIN DESCRIPTION (Continued) | SYMBOL | TYPE | NAME AND FUNCTION | |-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP | INPUT | WRITE PROTECT: Erase blocks can be locked by writing a non-volatile lock-bit for each block. When \overline{WP} is low, those locked blocks as reflected by the Block-Lock Status bits (BSR.6), are protected from inadvertent Data Writes or Erases. When \overline{WP} is high, all blocks can be Written or Erased regardless of the state of the lock-bits. The \overline{WP} input buffer is disabled when \overline{RP} transitions low (deep power-down mode). | | ВУТЕ | INPUT | <b>BYTE ENABLE:</b> $\overline{\text{BYTE}}$ low places device x8 mode. All data is then input or output on DQ <sub>0</sub> - DQ <sub>7</sub> , and DQ <sub>8</sub> - DQ <sub>15</sub> float. Address A <sub>0</sub> selects between the high and low byte. $\overline{\text{BYTE}}$ high places the device in x16 mode, and turns off the A <sub>0</sub> input buffer. Address A <sub>1</sub> , then becomes the lowest order address. | | 3/5 | INPUT | 3.3/5.0 VOLT SELECT: $\overline{3/5}$ high configures internal circuits for 3.3 V operation. $\overline{3/5}$ low configures internal circuits for 5.0 V operation. NOTES: Reading the array with $\overline{3/5}$ high in a 5.0 V system could damage the device. There is a significant delay from $\overline{3/5}$ switching to valid data. | | V <sub>PP</sub> | SUPPLY | <b>ERASE/WRITE POWER SUPPLY (5.0 V ±0.5 V)</b> : For erasing memory array blocks or writing words/bytes/pages into the flash array. | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY (3.3 V ±0.3 V, 5.0 V ±0.5 V) (2.7 ~ 3.6 at Read Operation): Do not leave any power pins floating. | | GND | SUPPLY | GROUND FOR ALL INTERNAL CIRCUITRY: Do not leave any ground pins floating. | | NC | | NO CONNECT: No internal connection to die, lead may be driven or left floating. | The LH28F800SU will be available in a 56-pin, 1.2 mm thick $\times$ 14 mm $\times$ 20 mm TSOP (Type I) package. This form factor and pinout allow for very high board layout densities. A Command User Interface (CUI) serves as the system interface between the microprocessor or microcontroller and the internal memory operation. Internal Algorithm Automation allows Byte/Word Writes and Block Erase operations to be executed using a Two-Write command sequence to the CUI in the same way as the LH28F008SA 8M Flash memory. A Superset of commands have been added to the basic LH28F008SA command-set to achieve higher write performance and provide additional capabilities. These new commands and features include: - · Page Buffer Writes to Flash - Command Queuing Capability - Automatic Data Writes During Erase - Software Locking of Memory Blocks - · Two-Byte Successive Writes in 8-bit Systems - Erase All Unlocked Blocks Writing of memory data is performed in either byte or word increments typically within 8 $\mu$ s, a 25% improvement over the LH28F008SA. A Block Erase operation erases one of the 16 blocks in typically 0.7 seconds, independent of the other blocks, which is about 55% improvement over the LH28F008SA. The LH28F800SU incorporates two Page Buffers of 256 Bytes (128 Words) each to allow page data writes. This feature can improve a system write performance over previous flash memory devices. All operations are started by a sequence of Write commands to the device. Three Status Registers (described in detail later) and a RY/BY output pin provide information on the progress of the requested operation. While the LH28F008SA requires an operation to complete before the next operation can be requested, the LH28F800SU allows queuing of the next operation while the memory executes the current operation. This eliminates system overhead when writing several bytes in a row to the array or erasing several blocks at the same time. The LH28F800SU can also perform write operations to one block of memory while performing erase of another block. The LH28F800SU provides user-selectable block locking to protect code or data such as Device Drivers, PCMCIA card information, ROM-Executable O/S or Application Code. Each block has an associated non-volatile lock-bit which determines the lock status of the block. In addition, the LH28F800SU has a master Write Protect pin (WP) which prevents any modification to memory blocks whose lock-bits are set. The LH28F800SU contains three types of Status Registers to accomplish various functions: - A Compatible Status Register (CSR) which is 100% compatible with the LH28F008SA Flash memory's Status Register. This register, when used alone, provides a straightforward upgrade capability to the LH28F800SU from a LH28F008SA based design. - A Global Status Register (GSR) which informs the system of command Queue status. Page Buffer status, and overall Write State Machine (WSM) status. - 16 Block Status Register (BSRs) which provide block-specific status information such as the block lock-bit status. The GSR and BSR memory maps for Byte-Wide and Word-Wide modes are shown in Figures 5 and 6. The LH28F800SU incorporates an open drain RY/BY output pin. This feature allows the user to ORtie many RY/BY pins together in a multiple memory configuration such as a Resident Flash Array. The LH28F800SU also incorporates a dual chip-enable function with two input pins. $\overline{CE}_0$ and $\overline{CE}_1$ . These pins have exactly the same functionality as the regular chip-enable pin $\overline{CE}$ on the LH28F008SA. For minimum chip designs, $\overline{CE}_1$ may be tied to ground and use $\overline{CE}_0$ as the chip enable input. The LH28F800SU uses the logical combination of these two signals to enable or disable the entire chip. Both $\overline{CE}_0$ and $\overline{CE}_1$ must be active low to enable the device and if either one becomes inactive, the chip will be disabled. This feature, along with the open drain $\overline{RY}/\overline{BY}$ pin, allows the system designer to reduce the number of control pins used in a large array of 8M devices. The $\overline{\text{BYTE}}$ pin allows either x8 or x16 read/writes to the LH28F800SU. $\overline{\text{BYTE}}$ at logic low selects 8-bit mode with address $A_0$ selecting between low byte and high byte. On the other hand, $\overline{\text{BYTE}}$ at logic high enables 16-bit operation with address $A_1$ becoming the lowest order address and address $A_0$ is not used (don't care). A block diagram is shown in Figure 3. The LH28F800SU is specified for a maximum access time of each version, as follows: | OPERATING<br>TEMPERATURE | V <sub>CC</sub> SUPPLY | MAX. ACCESS<br>(T <sub>ACC</sub> ) | |--------------------------|------------------------|------------------------------------| | 0 - 70°C | 4.75 - 5.25 V | 70 ns | | 0 - 70°C | 4.5 - 5.5 V | 80 ns | | 0 - 70°C | 3.0 - 3.6 V | 120 ns | | 0 - 70°C | 2.7 - 3.6 V | 160 ns | The LH28F800SU incorporates an Automatic Power Saving (APS) feature which substantially reduces the active current when the device is in static mode of operation (addresses not switching). In APS mode, the typical $I_{CC}$ current is 2 mA at 5.0 V (1 mA at 3.3 V). A Deep Power-Down mode of operation is invoked when the RP (called PWD on the LH28F008SA) pin transitions low, any current operation is aborted and the device is put into the deep power-down mode. This mode brings the device power consumption to less than 5 µA, typically, and provides additional write protection by acting as a device reset pin during power transitions. When the power is turned on, RP pin turned to low order to return the device to default configuration. When the 3/5 pin is switched, or when the power transition is occurred, or at the power on/off, RP is required to stay low in order to protect data from noise. A recovery time of 400 ns ( $V_{CC}$ = 5.0 V ± 0.5 V) is required from RP switching high until outputs are again valid. In the Deep Power-Down state, the WSM is reset (any current operation will abort) and the CSR, GSR and BSR registers are cleared. A CMOS Standby mode of operation is enabled when either $\overline{CE}_0$ or $\overline{CE}_1$ transitions high and $\overline{RP}$ stays high with all input control pins at CMOS levels. In this mode, the device typically draws an $I_{CC}$ standby current of 10 $\mu A$ . #### **MEMORY MAP** | FFFFFH<br>F0000H | 64KB BLOCK | 15 | |----------------------------|------------|----| | EFFFFH | 64KB BLOCK | 14 | | DFFFFH | 64KB BLOCK | 13 | | D0000H<br>CFFFFH | 64KB BLOCK | 12 | | C0000H<br>BFFFFH | 64KB BLOCK | 11 | | B0000H<br>AFFFFH | 64KB BLOCK | 10 | | A0000H<br>9FFFFH | 64KB BLOCK | 9 | | 90000H<br>8FFFFH | 64KB BLOCK | 8 | | 80000H<br>7FFFFH | 64KB BLOCK | 7 | | 70000H<br>6FFFFH | 64KB BLOCK | 6 | | 60000H<br>5FFFFH | 64KB BLOCK | 5 | | 50000H<br>4FFFFH<br>40000H | 64KB BLOCK | 4 | | 3FFFFH<br>30000H | 64KB BLOCK | 3 | | 2FFFFH<br>20000H | 64KB BLOCK | 2 | | 1FFFFH<br>10000H | 64KB BLOCK | 1 | | 00000H | 64KB BLOCK | 0 | Figure 4. LH28F800SU Memory Map (Byte-Wide Mode) Figure 5. Extended Status Register Memory Map (Byte-Wide Mode) Figure 6. Extended Status Register Memory Map (Word-Wide Mode) #### BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS ## Bus Operations for Word-Wide Mode (BYTE = V<sub>IH</sub>) | MODE | RP | CE <sub>1</sub> | CE <sub>0</sub> | ŌĒ | WE | A <sub>1</sub> | DQ <sub>0</sub> - DQ <sub>15</sub> | RY/BY | NOTE | |-----------------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|------------------------------------|-----------------|---------| | Read | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | Х | D <sub>OUT</sub> | X | 1, 2, 7 | | Output Disable | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Х | High-Z | X | 1, 6, 7 | | Standby | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | Х | High-Z | Х | 1, 6, 7 | | Deep Power-Down | $V_{IL}$ | Х | Х | Х | Х | Х | High-Z | V <sub>OH</sub> | 1, 3 | | Manufacturer ID | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | 00B0H | V <sub>OH</sub> | 4 | | Device ID | $V_{IH}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 66A8H | V <sub>OH</sub> | 4 | | Write | $V_{IH}$ | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | X | 1, 5, 6 | ## Bus Operations For Byte-Wide Mode (BYTE = VII) | MODE | RP | CE <sub>1</sub> | CE <sub>0</sub> | ŌĒ | WE | A <sub>0</sub> | DQ <sub>0</sub> - DQ <sub>7</sub> | RY/BY | NOTE | |-----------------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|-----------------------------------|-----------------|---------| | Read | $V_{IH}$ | $V_{IL}$ | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | Χ | D <sub>OUT</sub> | X | 1, 2, 7 | | Output Disable | $V_{IH}$ | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High-Z | Х | 1, 6, 7 | | Standby | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | Х | High-Z | Х | 1, 6, 7 | | Deep Power-Down | V <sub>IL</sub> | Х | Х | Х | Х | Х | High-Z | V <sub>OH</sub> | 1, 3 | | Manufacturer ID | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | ВОН | V <sub>OH</sub> | 4 | | Device ID | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | A8H | V <sub>OH</sub> | 4 | | Write | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | 1, 5, 6 | - 1. $\underline{X \text{ can}}$ be $V_{IH}$ or $V_{IL}$ for address or control pins except for $\overline{RY}/\overline{BY}$ , which is either $V_{OL}$ or $V_{OH}$ . - 2. $\overline{\text{RY}}/\overline{\text{BY}}$ output is open drain. When the WSM is ready, Erase is suspended or the device is in deep power-down mode, RY/BY will be at V<sub>OH</sub> if it is tied to V<sub>CC</sub> through a resistor. When the RY/BY at V<sub>OH</sub> is independent of OE while a WSM operation is in progress. - 3. $\overline{RP}$ at GND $\pm$ 0.2 V ensures the lowest deep power-down current. - 4. $A_0$ and $A_1$ at $V_{IL}$ provide manufacturer ID codes in x8 and x16 modes respectively. $A_0$ and $A_1$ , at $V_{IH}$ provide device ID codes in x8 and x16 modes respectively. All other addresses are set to zero. - 5. Commands for different Erase operations, Data Write operations of Lock-Block operations can only be successfully - completed when $V_{PP} = V_{PPH}$ . While the WSM is running, $\overline{RY}/\overline{BY}$ in Level-Mode (default) stays at $V_{OL}$ until all operations are complete. $\overline{RY}/\overline{BY}$ goes to - $\frac{V_{OH}}{RY/BY}$ when the WSM is not busy or in erase suspend mode. 7. $\frac{V_{OH}}{RY/BY}$ may be at $V_{OL}$ while the WSM is busy performing various operations. For example, a status register read during a write operations. ### LH28F008SA-Compatible Mode Command Bus Definitions | COMMAND | FIR | ST BUS CYCI | _E | SEC | CLE | NOTE | | |---------------------------------|-------|-------------|------|-------|---------|------|------| | COMMAND | OPER. | ADDRESS | DATA | OPER. | ADDRESS | DATA | NOIE | | Read Array | Write | Х | FFH | Read | AA | AD | | | Intelligent Identifier | Write | Х | 90H | Read | IA | ID | 1 | | Read Compatible Status Register | Write | Х | 70H | Read | Х | CSRD | 2 | | Clear Status Register | Write | Х | 50H | | | | 3 | | Word/Byte Write | Write | Х | 40H | Write | WA | WD | | | Alternate Word/Byte Write | Write | Х | 10H | Write | WA | WD | | | Block Erase/Confirm | Write | Х | 20H | Write | BA | D0H | | | Erase Suspend/Resume | Write | Х | ВОН | Write | Х | D0H | | ADDRESS DATA AA = Array Address BA = Block Address IA = Identifier Address WA = Write Address AD = Array Data CSRD = CSR Data ID = Identifier Data WA = Write Address WD = Write Data X = Don't Care - 1. Following the intelligent identifier command, two Read operations access the manufacturer and device signature codes. - 2. The CSR is automatically available after device enters Data Write, Erase or Suspend operations. - 3. Clears CSR.3, CSR.4, and CSR.5. Also clears GSR.5 and all BSR.5 and BSR.2 bits. See Status register definitions. ### LH28F800SU Performance Enhancement Command Bus Definitions | COMMAND | MODE | FIRS | r BUS C | YCLE | SECO | ND BUS | CYCLE | THIE | RD BUS | CYCLE | NOTE | |--------------------------------------|------|-------|---------|------|-------|--------|--------------|-------|--------|-----------|----------------| | COMMAND | MODE | OPER. | ADDR. | DATA | OPER. | ADDR. | DATA | OPER. | ADDR. | DATA | NOTE | | Read Extended<br>Status Register | | Write | X | 71H | Read | RA | GSRD<br>BSRD | | | | 1 | | Page Buffer Swap | | Write | Х | 72H | | | | | | | 7 | | Read Page Buffer | | Write | Х | 75H | Read | PA | PD | | | | | | Single Load to<br>Page Buffer | | Write | Х | 74H | Write | PA | PD | | | | | | Sequential Load to | x8 | Write | Χ | E0H | Write | Х | BCL | Write | Х | ВСН | 4, 6, 10 | | Page Buffer | x16 | Write | X | E0H | Write | X | WCL | Write | Х | WCH | 4, 5,<br>6, 10 | | Page Buffer Write | x8 | Write | Х | 0CH | Write | A0 | BC<br>(L, H) | Write | WA | BC (H, L) | 3, 4,<br>9, 10 | | to Flash | x16 | Write | Х | 0CH | Write | Х | WCL | Write | WA | WCH | 4, 5, 10 | | Two-Byte Write | x8 | Write | Х | FBH | Write | A0 | WD<br>(L, H) | Write | WA | WD (H, L) | 3 | | Block<br>Erase/Confirm | | Write | X | 20H | Write | ВА | D0H | | | | | | Lock Block/Confirm | | Write | Х | 77H | Write | BA | D0H | | | | | | Upload Status<br>Bits/Confirm | | Write | Х | 97H | Write | Х | D0H | | | | 2 | | Upload Device<br>Information | | Write | Х | 99H | Write | Х | D0H | | | | | | Erase All Unlocked<br>Blocks/Confirm | | Write | Х | A7H | Write | Х | D0H | | | | | | RY/BY Enable to Level-Mode | | Write | Х | 96H | Write | Х | 01H | | | | 8 | | RY/BY Pulse-On-<br>Write | | Write | Х | 96H | Write | Х | 02H | | | | 8 | | RY/BY Pulse-On-<br>Erase | | Write | Х | 96H | Write | Х | 03H | | | | 8 | | RY/BY Disable | | Write | Х | 96H | Write | Х | 04H | | | | 8 | | Sleep | | Write | Х | F0H | | | | | | | | | Abort | | Write | Х | 80H | | | | | | | | #### **ADDRESS** BA = Block Address PA = Page Buffer Address RA = Extended Register Address WA = Write Address X = Don't Care #### DATA AD = Array Data PD = Page Buffer Data BSRD = BSR Data GSRD = GSR Data WC (L, H) = Word Count (Low, High) BC (L, H) = Byte Count (Low, High) WD (L, H) = Write Data (Low, High) #### NOTES: - 1. RA can be the GSR address or any BSR address. See Figure 5 and 6 for Extended Status Register Memory Maps. - Upon device power-up, all BSR lock-bits come up locked. The Upload Status Bits command must be written to reflect the actual lockbit status. - 3. A<sub>0</sub> is automatically complemented to load second byte of data. BYTE must be at V<sub>IL</sub>. A<sub>0</sub> value determines which WD/BC is supplied first: A<sub>0</sub> = 0 looks at the WDL/BCL, A<sub>0</sub> = 1 looks at the WDH/BCH. - 4. BCH/WCH must be at 00H for this product because of the 256-Byte (128 Word) Page Buffer size and to avoid writing the Page Buffer contents into more than one 256-Byte segment within an array block. They are simply shown for future Page Buffer expandability. - 5. In x16 mode, only the lower byte $DQ_0$ $DQ_7$ is used for WCL and WCH. The upper byte $DQ_8$ $DQ_{15}$ is a don't care. - 6. PA and PD (Whose count is given in cycles 2 and 3) are supplied starting in the 4th cycle which is not shown. - 7. This command allows the user to swap between available Page Buffers (0 or 1). - 8. These commands reconfigure $\overline{RY}/\overline{BY}$ output to one of two pulse-modes or enable and disable the $\overline{RY}/\overline{BY}$ function. - Write address, WA, is the Destination address in the flash array which must match the Source address in the Page Buffer. Refer to the LH28F800SU User's Manual. - 10. BCL = 00H corresponds to a Byte count of 1. Similarly, WCL = 00H corresponds to a Word count of 1. ### **Compatible Status Register** | WSMS | ESS | ES | DWS | VPPS | R | R | R | |------|-----|----|-----|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | CSR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy CSR.6 = ERASE-SUSPEND STATUS (ESS) 1 = Erase Suspended 0 = Erase in Progress/Completed CSR.5 = ERASE STATUS (ES) 1 = Error in Block Erasure 0 = Successful Block Erase CSR.4 = DATA-WRITE STATUS (DWS) 1 = Error in Data Write 0 = Data Write Successful CSR.3 = $V_{PP}$ STATUS (VPPS) 1 = V<sub>PP</sub> Low Detect, Operation Abort $0 = V_{PP} OK$ - RY/BY output or WSMS bit must be checked to determine completion of an operation (Erase Suspend, Erase or Data Write) before the appropriate Status bit (ESS, ES or DWS) is checked for success. - If DWS and ES are set to '1' during an erase attempt, an improper command sequence was entered. Clear the CSR and attempt the operation again. - The VPPS bit, unlike an A/D converter, does not provide continuous indication of V<sub>PP</sub> level. The WSM interrogates V<sub>PP</sub>'s level only after the Data-Write or Erase command sequences have been entered, and informs the system if V<sub>PP</sub> has not been switched on. VPPS is not guaranteed to report accurate feedback between V<sub>PPL</sub> and V<sub>PPH</sub>. - CSR.2 CSR.0 = Reserved for future enhancements. These bits are reserved for future use and should be masked out when polling the CSR. #### **GLOBAL STATUS REGISTER** | WSMS | oss | DOS | DSS | QS | PBAS | PBS | PBSS | |------|-----|-----|-----|----|------|-----|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | GSR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy GSR.6 = OPERATION SUSPEND STATUS (OSS) 1 = Operation Suspended 0 = Operation in Progress/Completed GSR.5 = DEVICE OPERATION STATUS (DOS) 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running GSR.4 = DEVICE SLEEP STATUS(DSS) 1 = Device in Sleep 0 = Device Not in Sleep MATRIX 5/4 00 = Operation Successful or Currently Running 01 = Device in Sleep Mode or Pending Sleep 10 = Operation Unsuccessful 11 = Operation Unsuccessful or Aborted GSR.3 = QUEUE STATUS (QS) 1 = Queue Full 0 = Queue Available GSR.2 = PAGE BUFFER AVAILABLE STATUS (PBAS) 1 = One or Two Page Buffers Available 0 = No Page Buffer Available GSR.1 = PAGE BUFFER STATUS (PBS) 1 = Selected Page Buffer Ready 0 = Selected Page Buffer Busy GSR.0 = PAGE BUFFER SELECT STATUS (PBSS) 1 = Page Buffer 1 Selected 0 = Page Buffer 0 Selected #### NOTES: - RY/BY output or WSMS bit must be checked to determine completion of an operation (Block Lock, Suspend, any RY/BY reconfiguration, Upload Status Bits, Erase or Data Write) before the appropriate Status bit (OSS or DOS) is checked for success. - 2. If operation currently running, then GSR.7 = 0. - 3. If device pending sleep, then GSR.7 = 0. - 4. Operation aborted: Unsuccessful due to Abort command. - 5. The device contains two Page Buffers. - 6. Selected Page Buffer is currently busy with WSM operation. - When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. 13 #### **BLOCK STATUS REGISTER** | BS | BLS | BOS | BOAS | QS | VPPS | R | R | |----|-----|-----|------|----|------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | BSR.7 = BLOCK STATUS (BS) 1 = Ready 0 = Busy BSR.6 = BLOCK-LOCK STATUS (BLS) 1 = Block Unlocked for Write/Erase 0 = Block Locked for Write/Erase BSR.5 = BLOCK OPERATION STATUS (BOS) 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running BSR.4 = BLOCK OPERATION ABORT STATUS (BOAS) 1 = Operation Aborted 0 = Operation Not Aborted MATRIX 5/4 00 = Operation Successful or Currently Running 01 = Not a valid Combination 10 = Operation Unsuccessful 11 = Operation Aborted BSR.3 = QUEUE STATUS (QS) 1 = Queue Full 0 = Queue Available BSR.2 = $V_{PP}$ STATUS ( $V_{PPS}$ ) 1 = V<sub>PP</sub> Low Detect, Operation Abort $0 = V_{PP} OK$ - RY/BY output or BS bit must be checked to determine completion of an operation (Block Lock, Suspend, Erase or Data Write) before the appropriate Status bits (BOS, BLS) is checked for success. - 2. The BOAS bit will not be set until BSR.7 = 1. - 3. Operation halted via Abort command. - BSR.1-0 = Reserved for future enhancements. These bits are reserved for future use; mask them out when polling the BSRs. - When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. ### **ELECTRICAL SPECIFICATIONS**<sup>1</sup> ### **Absolute Maximum Ratings\*** \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \text{ Systems}^4$ | SYMBOL | PARAMETER | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------|----------------------------------------------------------------------|------|-----------------------|-------|---------------------|------| | T <sub>A</sub> | Operating Temperature, Commercial | 0 | 70 | °C | Ambient Temperature | 1 | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | -0.2 | 7.0 | ٧ | | 2 | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | -0.2 | 7.0 | V | | 2 | | V | Voltage on any Pin (Except $V_{CC}$ , $V_{PP}$ ) with Respect to GND | -0.5 | V <sub>CC</sub> + 0.5 | V | | 2 | | I | Current into any Non-Supply Pin | | ±30 | mA | | | | I <sub>OUT</sub> | Output Short Circuit Current | | 100.0 | mA | | 3 | ## $V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V} \text{ Systems}^4$ | SYMBOL | PARAMETER | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------|----------------------------------------------------------------------|------|-------|-------|---------------------|------| | T <sub>A</sub> | Operating Temperature, Commercial | 0 | 70 | °C | Ambient Temperature | 1 | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | -0.2 | 7.0 | ٧ | | 2 | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | -0.2 | 7.0 | ٧ | | 2 | | V | Voltage on any Pin (Except $V_{CC}$ , $V_{PP}$ ) with Respect to GND | -0.5 | 7.0 | V | | 2 | | I | Current into any Non-Supply Pin | | ±30 | mA | | | | I <sub>OUT</sub> | Output Short Circuit Current | | 100.0 | mA | | 3 | #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - 2. Minimum DC voltage is -0.5 V on input/output pins. During transitions, this level may undershoot to -2.0 V for periods < 20 ns. Maximum DC voltage on input/output pins is $V_{CC}$ + 0.5 V which, during transitions, may overshoot to $V_{CC}$ + 2.0 V for periods < 20 ns. - 3. Output shorted for no more than one second. No more than one output shorted at a time. - 4. AC specifications are valid at both voltage ranges. See DC Characteristics tables for voltage range-specific specifications. 15 ## Capacitance ## For 3.3 V Systems | SYMBOL | PARAMETER | TYP. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------|--------------------------------------------------------------|------|------|-------|-------------------------------------|------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 6 | 8 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>OUT</sub> | Capacitance Looking into an Output Pin | 8 | 12 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>LOAD</sub> | Load Capacitance Driven by Outputs for Timing Specifications | | 50 | pF | For V <sub>CC</sub> = 3.3 V ±0.3 V | 1 | | | Equivalent Testing Load Circuit | | 2.5 | ns | $50~\Omega$ transmission line delay | | ## Capacitance # For 5.0 V Systems | SYMBOL | PARAMETER | TYP. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------|--------------------------------------------------------------|------|------|-------|-------------------------------------|------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 6 | 8 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>OUT</sub> | Capacitance Looking into an Output Pin | 8 | 12 | pF | T <sub>A</sub> = 25°C, f = 1.0 MHz | 1 | | C <sub>LOAD</sub> | Load Capacitance Driven by Outputs for Timing Specifications | | 100 | pF | For V <sub>CC</sub> = 5.0 V ±05 V | 1 | | | Equivalent Testing Load Circuit $V_{CC} \pm 10\%$ | | 2.5 | ns | 25 $\Omega$ transmission line delay | | | | Equivalent Testing Load Circuit V <sub>CC</sub> ± 5% | | 2.5 | ns | 83 $\Omega$ transmission line delay | | <sup>1.</sup> Sampled, not 100% tested. ### **Timing Nomenclature** All 3.3 V systems are measured from where signals cross 1.5 V. For 5.0 V systems use the standard JEDEC cross point definitions. Each timing parameter consists of 5 characters. Some common examples are defined below: $t_{CE}$ $t_{ELQV}$ time (t) from $\overline{CE}$ (E) going low (L) to the outputs (Q) becoming valid (V) $t_{OE}$ $t_{GLQV}$ time (t) from $\overline{OE}$ (G) going low (L) to the outputs (Q) becoming valid (V) $t_{ACC}$ $t_{AVQV}$ time (t) from address (A) valid (V) to the outputs (Q) becoming valid (V) $t_{AS}$ $t_{AVWH}$ time (t) from address (A) valid (V) to $\overline{WE}$ (W) going high (H) $t_{DH}$ $t_{WHDX}$ time (t) from $\overline{WE}$ (W) going high (H) to when the data (D) can become undefined (X) | | PIN CHARACTERS | | PIN STATES | |-----|-------------------------------|---|-----------------------------------| | Α | Address Inputs | Н | High | | D | Data Inputs | L | Low | | Q | Data Outputs | V | Valid | | Е | CE (Chip Enable) | Х | Driven, but not necessarily valid | | G | OE (Output Enable) | Z | High Impedance | | W | WE (Write Enable) | | | | Р | RP (Deep Power-Down Pin) | | | | R | RY/BY (Ready/Busy) | | | | V | Any Voltage Level | | | | Y | 3/5 Pin | | | | 5 V | V <sub>CC</sub> at 4.5 V Min. | | | | 3 V | V <sub>CC</sub> at 3.0 V Min. | | | #### NOTE: AC test inputs are driven at V $_{OH}$ (2.4 V $_{TTL}$ ) for a Logic '1' and V $_{OL}$ (0.45 V $_{TTL}$ ) for a Logic '0'. Input timing begins at V $_{IH}$ (2.0 V $_{TTL}$ ) and V $_{IL}$ (0.8 V $_{TTL}$ ). Output timing ends at V $_{IH}$ and V $_{IL}$ . Input rise and fall times (10% to 90%) < 10 ns. Figure 7. Transient Input/Output Reference Waveform (V<sub>CC</sub> = 5.0 V) Figure 8. Transient Input/Output Reference Waveform (V<sub>CC</sub> = 3.3 V) Figure 9. Transient Equivalent Testing Load Circuit (V<sub>CC</sub> = 3.3 V) Figure 10. Transient Equivalent Testing Load Circuit (V<sub>CC</sub> = 5.0 V) Figure 11. High Speed Transient Equivalent Testing Load Circuit (V<sub>CC</sub> = 5.0 V ± 5%) ## **DC Characteristics** $V_{CC}$ = 3.3 V ± 0.3 V, TA = 0°C to +70°C $\overline{3/5}$ = Pin Set High for 3.3 V Operations | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------------------|--------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | I <sub>IL</sub> | Input Load Current | | | ±1 | μΑ | $V_{CC} = V_{CC}$ MAX., $V_{IN} = V_{CC}$ or GND | 1 | | I <sub>LO</sub> | Output Leakage Current | | | ±10 | μΑ | $V_{CC} = V_{CC}$ MAX., $V_{IN} = V_{CC}$ or GND | 1 | | I <sub>ccs</sub> | V <sub>CC</sub> Standby Current | 4 | | 8 | μА | $\begin{aligned} & V_{\text{CC}} = V_{\text{CC}} & \text{MAX.,} \\ & \overline{\text{CE}}_{0}, & \overline{\text{CE}}_{1}, & \overline{\text{RP}} = V_{\text{CC}} \pm 0.2 \text{ V} \\ & \overline{\text{BYTE}}, & \overline{\text{WP}}, & \overline{\text{3/5}} = V_{\text{CC}} \pm 0.2 \text{ V} \text{ or GND} \\ & \pm 0.2 \text{ V} \end{aligned}$ | 1,4 | | | | 1 | | 4 | mA | $\begin{aligned} & V_{\text{CC}} = V_{\text{CC}} & \text{MAX.,} \\ & \overline{\text{CE}}_{0}, & \overline{\text{CE}}_{1}, & \overline{\text{RP}} = V_{\text{IH}} \\ & \overline{\text{BYTE}}, & \overline{\text{WP}}, & \overline{3/5} = V_{\text{IH}} & \text{or } V_{\text{IL}} \end{aligned}$ | | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-Down<br>Current | 1 | | 5 | μΑ | RP = GND ±0.2 V | 1 | | I <sub>CCR</sub> <sup>1</sup> | V <sub>CC</sub> Read Current | 30 | | 35 | mA | $\begin{split} & V_{CC} = V_{CC} \; MAX., \\ & CMOS: \; \overline{CE}_0, \; \overline{CE}_1 = GND \; {\pm} 0.2 \; V \\ & \overline{BYTE} = GND \; {\pm} 0.2 \; V \; or \; V_{CC} \; {\pm} 0.2 \; V \\ & Inputs = GND \; {\pm} 0.2 \; V \; or \; V_{CC} \; {\pm} 0.2 \; V \\ & \overline{TTL:} \; \overline{CE}_0, \; \overline{CE}_1 = V_{IL}, \\ & \overline{BYTE} = V_{IL} \; or \; V_{IH} \\ & Inputs = V_{IL} \; or \; V_{IH} \\ & f = 8 \; MHz, \; I_{OUT} = 0 \; mA \end{split}$ | 1, 3, 4 | | I <sub>CCR</sub> <sup>2</sup> | V <sub>CC</sub> Read Current | 15 | | 20 | mA | $\begin{split} & V_{CC} = V_{CC} \ MAX., \\ & CMOS: \ \overline{CE}_0, \ \overline{CE}_1 = GND \ \pm 0.2 \ V \\ & \overline{BYTE} = V_{CC} \ \pm 0.2 \ V \ or \ GND \ \pm 0.2 \ V \\ & Inputs = GND \ \pm 0.2 \ V \ or \ V_{CC} \ \pm 0.2 \ V \\ & \overline{TTL:} \ \overline{CE}_0, \ \overline{CE}_1 = V_{IL}, \\ & \overline{BYTE} = V_{IH} \ or \ V_{IL} \\ & Inputs = V_{IL} \ or \ V_{IH} \\ & f = 4 \ MHz, \ I_{OUT} = 0 \ mA \end{split}$ | 1, 3, 4 | | I <sub>CCW</sub> | V <sub>CC</sub> Write Current | 8 | | 12 | mA | Word/Byte Write in Progress | 1 | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase Current | 6 | | 12 | mA | Block Erase in Progress | 1 | | I <sub>CCES</sub> | V <sub>CC</sub> Erase Suspend<br>Current | 3 | | 6 | mA | $\overline{CE}_0$ , $\overline{CE}_1 = V_{IH}$ Block Erase Suspended | 1, 2 | | I <sub>PPS</sub> | V <sub>PP</sub> Standby Current | ±1 | | ±10 | μA | $V_{PP} \leq V_{CC}$ | 1 | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down<br>Current | 0.2 | | 5 | μΑ | RP = GND ±0.2 V | 1 | ## **DC Characteristics (Continued)** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ $\overline{3/5}$ = Pin Set High for 3.3 V Operations | SYMBOL | PARAMETER | TYPE | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------------------|--------------------------------------------------|------|-----------------------|-----------------------|----------|---------------------------------------------------------------------|------| | I <sub>PPR</sub> | V <sub>PP</sub> Read Current | | | 200 | μA | V <sub>PP</sub> > V <sub>CC</sub> | 1 | | I <sub>PPW</sub> | V <sub>PP</sub> Write Current | 40 | | 60 | mA | V <sub>PP</sub> = V <sub>PPH</sub> , Word/Byte<br>Write in Progress | 1 | | I <sub>PPE</sub> | V <sub>PP</sub> Erase Current | 20 | | 40 | mA | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Block Erase in Progress | 1 | | I <sub>PPES</sub> | V <sub>PP</sub> Erase Suspend<br>Current | | | 200 | μΑ | $V_{PP} = V_{PPH}$ ,<br>Block Erase Suspended | 1 | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | ٧ | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | ٧ | $V_{CC} = V_{CC}$ MIN. and $I_{OL} = 4$ mA | | | V <sub>OH</sub> <sup>1</sup> | Output High Voltage | | 2.4 | | ٧ | $I_{OH}$ = -2.0 mA<br>$V_{CC}$ = $V_{CC}$ MIN. | | | V <sub>OH</sub> <sup>2</sup> | Output High Voltage | | V <sub>CC</sub> - 0.2 | | ٧ | $I_{OH}$ = -100 $\mu$ A<br>$V_{CC}$ = $V_{CC}$ MIN. | | | V <sub>PPL</sub> | V <sub>PP</sub> during Normal<br>Operations | | 0.0 | 5.5 | <b>V</b> | | | | V <sub>PPH</sub> | V <sub>PP</sub> during Write/Erase<br>Operations | 5.0 | 4.5 | 5.5 | V | | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write<br>Lock Voltage | | 2.0 | | V | | | - 1. All currents are in RMS unless otherwise noted. Typical values at $V_{CC} = 3.3 \text{ V}$ , $V_{PP} = 5.0 \text{ V}$ , $T = 25^{\circ}\text{C}$ . These currents are valid for all product versions (package and speeds). - 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of $I_{CCES}$ and $I_{CCR}$ . 3. Automatic Power Saving (APS) reduces $I_{CCR}$ to less than 1 mA in Static operation. - 4. CMOS inputs are either $V_{CC} \pm 0.2 \text{ V}$ or GND $\pm 0.2 \text{ V}$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . ## **DC Characteristics** $V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$ 3/5 Pin Set Low for 5 V Operations | SYMBOL | PARAMETER | TYP. | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |-------------------------------|--------------------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | I <sub>IL</sub> | Input Load Current | | | ±1 | μA | $V_{CC} = V_{CC} MAX., V_{IN} = V_{CC} or GND$ | 1 | | I <sub>LO</sub> | Output Leakage Current | | | ±10 | μA | $V_{CC} = V_{CC}$ MAX., $V_{IN} = V_{CC}$ or GND | 1 | | Iccs | V <sub>CC</sub> Standby Current | 5 | | 10 | μA | $\begin{split} & \frac{V_{CC} = V_{CC}}{CE_{0}}, \frac{MAX.}{CE_{1}}, \frac{RP}{RP} = V_{CC} \pm 0.2 \; V \\ & \overline{BYTE}, \overline{WP}, \overline{3/5} = V_{CC} \pm 0.2 \; V \; or \; GND \\ & \pm 0.2 \; V \end{split}$ | 1,4 | | | | 2 | | 4 | mA | $\begin{aligned} & V_{\text{CC}} = V_{\text{CC}} & \text{MAX.,} \\ & \overline{\text{CE}}_{0}, & \overline{\text{CE}}_{1}, & \overline{\text{RP}} = V_{\text{IH}} \\ & \overline{\text{BYTE}}, & \overline{\text{WP}}, & \overline{\text{3/5}} = V_{\text{IH}} & \text{or } V_{\text{IL}} \end{aligned}$ | | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-Down<br>Current | 1 | | 5 | μΑ | RP = GND ±0.2 V | 1 | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read Current | 50 | | 60 | mA | $\begin{split} & V_{CC} = V_{CC} \ MAX., \\ & CMOS: \ \overline{CE}_0, \ \overline{CE}_1 = GND \ \pm 0.2 \ V \\ & \overline{BYTE} = GND \ \pm 0.2 \ V \ or \ V_{CC} \ \pm 0.2 \ V \\ & Inputs = GND \ \pm 0.2 \ V \ or \ V_{CC} \ \pm 0.2 \ V \\ & \overline{TTL:} \ \overline{CE}_0, \ \overline{CE}_1 = V_{IL}, \\ & \overline{BYTE} = V_{IL} \ or \ V_{IH} \\ & Inputs = V_{IL} \ or \ V_{IH} \\ & f = 10 \ MHz, \ I_{OUT} = 0 \ mA \end{split}$ | 1, 3, 4 | | I <sub>CCR</sub> <sup>2</sup> | V <sub>CC</sub> Read Current | 30 | | 35 | mA | $\begin{split} & V_{CC} = V_{CC} \ MAX., \\ & CMOS: \ \overline{CE}_0, \ \overline{CE}_1 = GND \ \pm 0.2 \ V \\ & \overline{BYTE} = V_{CC} \ \pm 0.2 \ V \ or \ GND \ \pm 0.2 \ V \\ & Inputs = GND \ \pm 0.2 \ V \ or \ V_{CC} \ \pm 0.2 \ V \\ & \overline{TTL:} \ \overline{CE}_0, \ \overline{CE}_1 = V_{IL}, \\ & \overline{BYTE} = V_{IH} \ or \ V_{IL} \\ & Inputs = V_{IL} \ or \ V_{IH} \\ & f = 5 \ MHz, \ I_{OUT} = 0 \ mA \end{split}$ | 1, 3, 4 | | I <sub>CCW</sub> | V <sub>CC</sub> Write Current | 25 | | 35 | mA | Word/Byte Write in Progress | 1 | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase Current | 18 | | 25 | mA | Block Erase in Progress | 1 | | I <sub>CCES</sub> | V <sub>CC</sub> Erase Suspend<br>Current | 5 | | 10 | mA | $\overline{CE}_0$ , $\overline{CE}_1 = V_{IH}$<br>Block Erase Suspended | 1, 2 | | I <sub>PPS</sub> | V <sub>PP</sub> Standby Current | | | ±10 | μA | $V_{PP} \leq V_{CC}$ | 1 | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down<br>Current | 0.2 | | 5 | μA | RP = GND ±0.2 V | 1 | ## **DC Characteristics (Continued)** $V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$ 3/5 Pin Set Low for 5 V Operations | SYMBOL | PARAMETER | TYPE | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |------------------------------|--------------------------------------------------|------|-----------------------|-----------------------|-------|-----------------------------------------------------------------|------| | I <sub>PPR</sub> | V <sub>PP</sub> Read Current | 65 | | 200 | μA | V <sub>PP</sub> > V <sub>CC</sub> | 1 | | I <sub>PPW</sub> | V <sub>PP</sub> Write Current | 40 | | 60 | mA | $V_{PP} = V_{PPH}$ , Word/Byte<br>Write in Progress | 1 | | I <sub>PPE</sub> | V <sub>PP</sub> Erase Current | 20 | | 40 | mA | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Block Erase in Progress | 1 | | I <sub>PPES</sub> | V <sub>PP</sub> Erase Suspend<br>Current | 65 | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH</sub> ,<br>Block Erase Suspended | 1 | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | | | V <sub>OL</sub> | Output Low Voltage | | | 0.45 | V | $V_{CC} = V_{CC}$ MIN. and $I_{OL} = 5.8$ mA | | | V <sub>OH</sub> <sup>1</sup> | Output High Voltage | | 0.85 V <sub>CC</sub> | | V | $I_{OH}$ = -2.5 mA<br>$V_{CC}$ = $V_{CC}$ MIN. | | | V <sub>OH</sub> <sup>2</sup> | Output High Voltage | | V <sub>CC</sub> - 0.4 | | V | $I_{OH}$ = -100 $\mu$ A<br>$V_{CC}$ = $V_{CC}$ MIN. | | | V <sub>PPL</sub> | V <sub>PP</sub> during Normal<br>Operations | | 0.0 | 5.5 | V | | | | V <sub>PPH</sub> | V <sub>PP</sub> during Write/Erase<br>Operations | 5.0 | 4.5 | 5.5 | V | | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write<br>Lock Voltage | | 2.0 | | V | | | <sup>1.</sup> All currents are in RMS unless otherwise noted. Typical values at $V_{CC} = 5.0 \text{ V}$ , $V_{PP} = 5.0 \text{ V}$ , $T = 25^{\circ}\text{C}$ . These currents are valid for all product versions (package and speeds). <sup>2.</sup> I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of $I_{CCES}$ and $I_{CCR}$ . 3. Automatic Power Saving (APS) reduces $I_{CCR}$ to less than 2 mA in Static operation. <sup>4.</sup> CMOS Inputs are either $V_{CC} \pm 0.2 \text{ V}$ or GND $\pm 0.2 \text{ V}$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . ## AC Characteristics - Read Only Operations<sup>1</sup> $T_A = 0$ °C to +70°C | SYMBOL | DADAMETED | V <sub>CC</sub> = 3.3 | 3 V ± 0.3V | V <sub>CC</sub> = 2 | .7 - 3.6 V | LINITE | NOTE | |----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|------------|---------------------|------------|--------|------| | STWIBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | UNITS | NOTE | | t <sub>AVAV</sub> | Read Cycle Time | 120 | | 160 | | ns | | | t <sub>AVEL</sub> | Address Setup to CE Going Low | 10 | | 10 | | ns | 3, 4 | | t <sub>AVGL</sub> | Address Setup to OE Going Low | 0 | | 0 | | ns | 3, 4 | | t <sub>AVQV</sub> | Address to Output Delay | | 120 | | 160 | ns | | | t <sub>ELQV</sub> | CE to Output Delay | | 120 | | 160 | ns | 2 | | t <sub>PHQV</sub> | RP High to Output Delay | | 620 | | 650 | ns | | | t <sub>GLQV</sub> | OE to Output Delay | | 45 | | 45 | ns | 2 | | t <sub>ELQX</sub> | CE to Output in Low Z | 0 | | 0 | | ns | 3 | | t <sub>EHQZ</sub> | CE to Output in High Z | | 50 | | 50 | ns | 3 | | t <sub>GLQX</sub> | OE to Output in Low Z | 0 | | 0 | | ns | 3 | | t <sub>GHQZ</sub> | OE to Output in High Z | | 30 | | 30 | ns | 3 | | t <sub>OH</sub> | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ change, whichever occurs first | 0 | | 0 | | ns | 3 | | t <sub>FLQV</sub><br>t <sub>FHQV</sub> | BYTE to Output Delay | | 120 | | 160 | ns | 3 | | t <sub>FLQZ</sub> | BYTE Low to Output in High Z | | 30 | | 30 | ns | 3 | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE Low to BYTE High or Low | | 5 | | 5 | ns | 3 | # AC Characteristics - Read Only Operations<sup>1</sup> (Continued) $T_A = 0$ °C to +70°C | CYMPOL | DADAMETER | V <sub>CC</sub> = 5.0 | 0 V ± 0.25V | V <sub>CC</sub> = 5.0 | ) V ± 0.5V | LINUTO | NOTE | |----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|-------------|-----------------------|------------|--------|------| | SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | UNITS | NOTE | | t <sub>AVAV</sub> | Read Cycle Time | 70 | | 80 | | ns | | | t <sub>AVEL</sub> | Address Setup to CE Going Low | 10 | | 10 | | ns | 3, 4 | | t <sub>AVGL</sub> | Address Setup to OE Going Low | 0 | | 0 | | ns | 3, 4 | | t <sub>AVQV</sub> | Address to Output Delay | | 70 | | 80 | ns | | | t <sub>ELQV</sub> | CE to Output Delay | | 70 | | 80 | ns | 2 | | t <sub>PHQV</sub> | RP High to Output Delay | | 400 | | 480 | ns | | | t <sub>GLQV</sub> | OE to Output Delay | | 30 | | 35 | ns | 2 | | t <sub>ELQX</sub> | CE to Output in Low Z | 0 | | 0 | | ns | 3 | | t <sub>EHQZ</sub> | CE to Output in High Z | | 25 | | 30 | ns | 3 | | t <sub>GLQX</sub> | OE to Output in Low Z | 0 | | 0 | | ns | 3 | | t <sub>GHQZ</sub> | OE to Output in High Z | | 25 | | 30 | ns | 3 | | t <sub>OH</sub> | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ change, whichever occurs first | 0 | | 0 | | ns | 3 | | t <sub>FLQV</sub> | BYTE to Output Delay | | 70 | | 80 | ns | 3 | | t <sub>FLQZ</sub> | BYTE Low to Output in High Z | | 25 | | 30 | ns | 3 | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE Low to BYTE High or Low | | 5 | | 5 | ns | 3 | - 1. See AC Input/Output Reference Waveforms for timing measurements. - OE may be delayed up to t<sub>ELQV</sub> t<sub>GLQV</sub> after the falling edge of CE without impact on t<sub>ELQV</sub>. Sampled, not 100% tested. - 4. This timing parameter is used to latch the correct BSR data onto the outputs. Figure 12. Read Timing Waveforms Figure 13. BYTE Timing Waveforms Figure 14. $V_{CC}$ Power-Up and $\overline{RP}$ Reset Waveforms | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | NOTE | |----------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>PLYL</sub><br>t <sub>PLYH</sub> | RP Low to 3/5 Low (High) | 0 | | μs | | | t <sub>YLPH</sub><br>t <sub>YHPH</sub> | 3/5 Low (High) to RP High | 2 | | μs | 1 | | t <sub>PL5V</sub> | $\overline{\text{RP}}$ Low to V <sub>CC</sub> at 4.5 V MIN. (to V <sub>CC</sub> at 3.0 V min or 3.6 V MAX.) | 0 | | μs | 2 | | t <sub>PLPH</sub> | RP 'Low' | 100 | | ns | | | t <sub>5VPH</sub> | V <sub>CC</sub> at 4.5 V to $\overline{RP}$ High | 100 | | ns | 3 | | t <sub>3VPH</sub> | V <sub>CC</sub> at 3.0 V to RP High | 100 | | ns | 3 | | t <sub>AVQV</sub> | Address Valid to Data Valid for V <sub>CC</sub> = 5 V ± 10% | | 100 | ns | 4 | | t <sub>PHQV</sub> | $\overline{RP}$ High to Data Valid for $V_{CC} = 5 \text{ V} \pm 10\%$ | | 480 | ns | 4 | - CE<sub>0</sub>, CE<sub>1</sub> and OE are switched low after Power-Up. Minimum of 2 μs is required to meet the specified t<sub>PHQV</sub> times. The power supply may start to switch concurrently with RP going Low. RP is required to stay low, until V<sub>CC</sub> stays at recommended operating voltage. - The address access time and RP high to data valid time are shown for 5 V V<sub>CC</sub> operation. Refer to the AC Characteristics Read Only Operations 3.3 V V<sub>CC</sub> operation and all other speed options. # AC Characteristics for $\overline{\text{WE}}\,$ - Controlled Command Write Operations $^1$ $T_A = 0$ °C to +70°C | SYMBOL | DADAMETED | TYP. | V <sub>cc</sub> | = 3.3 ± 0 | .3 V | NOTE | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-----------------|-----------|-------|------| | STWIBUL | PARAMETER | ITP. | MIN. | MAX. | UNITS | NOTE | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE Going High | | 100 | | ns | 3 | | t <sub>PHEL</sub> | RP Setup to CE Going Low | | 480 | | ns | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | | t <sub>AVWH</sub> | Address Setup to WE Going High | | 75 | | ns | 2, 6 | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 75 | | ns | 2, 6 | | t <sub>WLWH</sub> | WE Pulse Width | | 75 | | ns | | | t <sub>WHDX</sub> | Data Hold from WE High | | 10 | | ns | 2 | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | ns | 2 | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | ns | | | t <sub>WHWL</sub> | WE Pulse Width High | | 45 | | ns | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | ns | | | t <sub>WHRL</sub> | WE High to RY/BY Going Low | | | 100 | ns | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | ns | 3 | | t <sub>PHWL</sub> | RP High Recovery to WE Going Low | | 1 | | μs | | | t <sub>WHGL</sub> | Write Recovery before Read | | 95 | | ns | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and $\overline{\text{RY}}/\overline{\text{BY}}$ High | | 0 | | μs | | | t <sub>WHQV</sub> 1 | Duration of Word/Byte Write Operation | 12 | 5 | | μs | 4, 5 | | t <sub>WHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | 0.3 | | s | 4 | # AC Characteristics for $\overline{\text{WE}}$ - Controlled Command Write Operations 1 (Continued) $T_A = 0$ °C to +70°C | CVMPOL | PARAMETER | $V_{CC} = 5.0 \pm 0.25 \text{ V}$ | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | | | LINUTO | NOTE | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|----------------------------------|------|------|--------|------| | SYMBOL | PARAIVIETER | | MIN. | MAX. | TYP. | MIN. | MAX. | UNITS | NOIE | | t <sub>AVAV</sub> | Write Cycle Time | | 70 | | | 80 | | ns | | | t <sub>VPWH</sub> | $V_{PP}$ Setup to $\overline{\text{WE}}$ Going High | | 100 | | | 100 | | ns | 3 | | t <sub>PHEL</sub> | RP Setup to CE Going Low | | 480 | | | 480 | | ns | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 0 | | | 0 | | ns | | | t <sub>AVWH</sub> | Address Setup to WE Going High | | 50 | | | 50 | | ns | 2, 6 | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 50 | | | 50 | | ns | 2, 6 | | t <sub>WLWH</sub> | WE Pulse Width | | 40 | | | 50 | | ns | | | t <sub>WHDX</sub> | Data Hold from WE High | | 0 | | | 0 | | ns | 2 | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | | 10 | | ns | 2 | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | | 10 | | ns | | | t <sub>WHWL</sub> | WE Pulse Width High | | 30 | | | 30 | | ns | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | | 0 | | ns | | | t <sub>WHRL</sub> | WE High to RY/BY Going Low | | | 100 | | | 100 | ns | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | | 0 | | ns | 3 | | t <sub>PHWL</sub> | RP High Recovery to WE Going Low | | 1 | | | 1 | | μs | | | t <sub>WHGL</sub> | Write Recovery before Read | | 60 | | | 65 | | ns | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and $\overline{\text{RY}}/\overline{\text{BY}}$ High | | 0 | | | 0 | | μs | | | t <sub>WHQV</sub> 1 | Duration of Word/Byte Write Operation | 8 | 4.5 | | 8 | 4.5 | | μs | 4, 5 | | t <sub>WHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | 0.3 | | | 0.3 | | S | 4 | #### NOTES: $\overline{\text{CE}}$ is defined as the latter of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going Low or the first of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going High. 1. Read timing during write and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested. - 4. Write/Erase durations are measured to valid Status Register (CSR) Data. - 5. Word/Byte write operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of $\overline{\text{CE}}$ for all Command Write Operations. Figure 15. AC Waveforms for Command Write Operations # AC Characteristics for $\overline{\text{CE}}$ - Controlled Command Write Operations<sup>1</sup> $T_A = 0$ °C to +70°C | SYMBOL | PARAMETER | v <sub>cc</sub> | = 3.3 V ± | UNITS | NOTE | | | |--------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------|-------|------|--| | STWBOL | PARAIVIETER | TYP. | MIN. | MAX. | UNITS | NOIL | | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | | | t <sub>PHWL</sub> | RP Setup to WE Going Low | | 480 | | ns | 3 | | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to $\overline{\text{CE}}$ Going High | | 100 | | ns | 3 | | | t <sub>WLEL</sub> | WE Setup to CE Going Low | | 0 | | ns | | | | t <sub>AVEH</sub> | Address Setup to CE Going High | | 75 | | ns | 2, 6 | | | t <sub>DVEH</sub> | Data Setup to CE Going High | | 75 | | ns | 2, 6 | | | t <sub>ELEH</sub> | CE Pulse Width | | 75 | | ns | | | | t <sub>EHDX</sub> | Data Hold from CE High | | 10 | | ns | 2 | | | t <sub>EHAX</sub> | Address Hold from CE High | | 10 | | ns | 2 | | | t <sub>EHWH</sub> | WE Hold from CE High | | 10 | | ns | | | | t <sub>EHEL</sub> | CE Pulse Width High | | 45 | | ns | | | | t <sub>GHEL</sub> | Read Recovery before Write | | 0 | | ns | | | | t <sub>EHRL</sub> | CE High to RY/BY Going Low | | | 100 | ns | | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | ns | 3 | | | t <sub>PHEL</sub> | RP High Recovery to CE Going Low | | 1 | | μs | | | | t <sub>EHGL</sub> | Write Recovery before Read | | 95 | | ns | | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and $\overline{RY}/\overline{BY}$ High | | 0 | | μs | | | | t <sub>EHQV</sub> 1 | Duration of Word/Byte Write Operation | 12 | 5 | | μs | 4, 5 | | | t <sub>EHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | 0.3 | | s | 4 | | # AC Characteristics for $\overline{\text{CE}}$ - Controlled Command Write Operations<sup>1</sup> (Continued) $T_A = 0$ °C to +70°C | CVMDOL | PARAMETER | $V_{CC} = 5.0 \text{ V} \pm 0.25 \text{ V}$ | | | $V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | | | LIMITO | NOTE | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|--------------------------------------------|------|------|--------|------| | SYMBOL | PARAWETER | | MIN. | MAX. | TYP. | MIN. | MAX. | UNITS | NOIE | | t <sub>AVAV</sub> | Write Cycle Time | | 70 | | | 80 | | ns | | | t <sub>PHWL</sub> | RP Setup to WE Going Low | | 480 | | | 480 | | ns | 3 | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to $\overline{\text{CE}}$ Going High | | 100 | | | 100 | | ns | 3 | | t <sub>WLEL</sub> | WE Setup to CE Going Low | | 0 | | | 0 | | ns | | | t <sub>AVEH</sub> | Address Setup to CE Going High | | 50 | | | 50 | | ns | 2, 6 | | t <sub>DVEH</sub> | Data Setup to CE Going High | | 50 | | | 50 | | ns | 2, 6 | | t <sub>ELEH</sub> | CE Pulse Width | | 40 | | | 50 | | ns | | | t <sub>EHDX</sub> | Data Hold from CE High | | 0 | | | 0 | | ns | 2 | | t <sub>EHAX</sub> | Address Hold from CE High | | 10 | | | 10 | | ns | 2 | | t <sub>EHWH</sub> | WE Hold from CE High | | 10 | | | 10 | | ns | | | t <sub>EHEL</sub> | CE Pulse Width High | | 30 | | | 30 | | ns | | | t <sub>GHEL</sub> | Read Recovery before Write | | 0 | | | | | ns | | | t <sub>EHRL</sub> | CE High to RY/BY Going Low | | | 100 | | | 100 | ns | | | t <sub>RHPL</sub> | RP Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY High | | 0 | | | 0 | | ns | 3 | | t <sub>PHEL</sub> | RP High Recovery to CE Going Low | | 1 | | | 1 | | μs | | | t <sub>EHGL</sub> | Write Recovery before Read | | 60 | | | 65 | | ns | | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and $\overline{\text{RY}}/\overline{\text{BY}}$ High | | 0 | | | 0 | | μs | | | t <sub>EHQV</sub> 1 | Duration of Word/Byte Write Operation | 8 | 4.5 | | | 4.5 | | μs | 4, 5 | | t <sub>EHQV</sub> <sup>2</sup> | Duration of Block Erase Operation | | 0.3 | | | 0.3 | | S | 4 | $\overline{\text{CE}}$ is defined as the latter of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going Low or the first of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going High. 1. Read timing during write and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, but not 100% tested. - 4. Write/Erase durations are measured to valid Status Register (CSR) Data. - 5. Word/Byte write operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of $\overline{\text{CE}}$ for all Command Write Operations. Figure 16. Alternate AC Waveforms for Command Write Operations # AC Characteristics for Page Buffer Write Operations<sup>1</sup> $T_A = 0$ °C to +70°C | CYMPOL | DADAMETED | v <sub>cc</sub> | = 3.3 V ± | LIMITO | NOTE | | | |-------------------|-------------------------------|-----------------|-----------|--------|-------|------|--| | SYMBOL | PARAMETER | TYP. | MIN. MAX. | | UNITS | NOTE | | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 10 | | ns | | | | t <sub>AVWL</sub> | Address Setup to WE Going Low | | 0 | | ns | 3 | | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 75 | | ns | 2 | | | t <sub>WLWH</sub> | WE Pulse Width | | 75 | | ns | | | | t <sub>WHDX</sub> | Data Hold from WE High | | 10 | | ns | 2 | | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | ns | 2 | | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | ns | | | | t <sub>WHWL</sub> | WE Pulse Width High | | 45 | | ns | | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | ns | | | | t <sub>WHGL</sub> | Write Recovery before Read | | 95 | | ns | | | | CVMDOL | PARAMETER | V <sub>cc</sub> = | 5.0 V ± | 0.25 V | V <sub>cc</sub> = | 5.0 V ± | UNITS | NOTE | | |-------------------|-------------------------------|-------------------|---------|--------|-------------------|---------|-------|-------|------| | SYMBOL | | TYP. | MIN. | MAX. | TYP. | MIN. | MAX. | UNITS | NOTE | | t <sub>AVAV</sub> | Write Cycle Time | | 70 | | | 80 | | ns | | | t <sub>ELWL</sub> | CE Setup to WE Going Low | | 0 | | | 0 | | ns | | | t <sub>AVWL</sub> | Address Setup to WE Going Low | | 0 | | | 0 | | ns | 3 | | t <sub>DVWH</sub> | Data Setup to WE Going High | | 50 | | | 50 | | ns | 2 | | t <sub>WLWH</sub> | WE Pulse Width | | 40 | | | 50 | | ns | | | t <sub>WHDX</sub> | Data Hold from WE High | | 0 | | | 0 | | ns | 2 | | t <sub>WHAX</sub> | Address Hold from WE High | | 10 | | | 10 | | ns | 2 | | t <sub>WHEH</sub> | CE Hold from WE High | | 10 | | | 10 | | ns | | | t <sub>WHWL</sub> | WE Pulse Width High | | 30 | | | 30 | | ns | | | t <sub>GHWL</sub> | Read Recovery before Write | | 0 | | | 0 | | ns | | | t <sub>WHGL</sub> | Write Recovery before Read | | 60 | | | 65 | | ns | | $\overline{\text{CE}}$ is defined as the latter of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going Low or the first of $\overline{\text{CE}}_0$ or $\overline{\text{CE}}_1$ going High. 1. These are $\overline{\text{WE}}$ controlled write timings, equivalent $\overline{\text{CE}}$ controlled write timings apply. - 2. Sampled, but not 100% tested. - Address must be valid during the entire WE Low pulse. Figuer 17. Page Buffer Write Timing Waveforms ## **Erase and Word/Byte Write Performance** $$V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$$ | SYMBOL | PARAMETER | TYP. <sup>(1)</sup> | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |--------------------------------|----------------------|---------------------|------|------|-------|-----------------|------| | t <sub>WHRH</sub> 1 | Word/Byte Write Time | 12 | | | μs | | 2 | | t <sub>WHRH</sub> <sup>2</sup> | Block Write Time | 0.8 | | 2.1 | s | Byte Write Mode | 2 | | t <sub>WHRH</sub> <sup>3</sup> | Block Write Time | 0.4 | | 1.0 | s | Word Write Mode | 2 | | | Block Erase Time | 0.9 | | 10 | s | | 2 | | | Full Chip Erase Time | 14.4 | | | S | | 2 | $$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}, T_A = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$$ | SYMBOL | PARAMETER | <b>TYP.</b> <sup>(1)</sup> | MIN. | MAX. | UNITS | TEST CONDITIONS | NOTE | |--------------------------------|----------------------|----------------------------|------|------|-------|-----------------|------| | t <sub>WHRH</sub> 1 | Word/Byte Write Time | 8 | | | μs | | 2 | | t <sub>WHRH</sub> <sup>2</sup> | Block Write Time | 0.54 | | 2.1 | S | Byte Write Mode | 2 | | t <sub>WHRH</sub> <sup>3</sup> | Block Write Time | 0.27 | | 1.0 | S | Word Write Mode | 2 | | | Block Erase Time | 0.7 | | 10 | S | | 2 | | | Full Chip Erase Time | 11.2 | | | S | | 2 | - 25°C, V<sub>PP</sub> = 5.0 V. Excludes System-Level Overhead. #### ORDERING INFORMATION #### LIFE SUPPORT POLICY SHARP components should not be used in medical devices with life support functions or in safety equipment (or similiar applications where component failure would result in loss of life or physical harm) without the written approval of an officer of the SHARP Corporation. #### WARRANTY SHARP warrants to Customer that the Products will be free from defects in material and workmanship under normal use and service for a period of one year from the date of invoice. Customer's exclusive remedy for breach of this warranty is that SHARP will either (i) repair or replace, at its option, any Product which fails during the warranty period because of such defect (if Customer promptly reported the failure to SHARP in writing) or, (ii) if SHARP is unable to repair or replace, SHARP will refund the purchase price of the Product upon its return to SHARP. This warranty does not apply to any Product which has been subjected to misuse, abnormal service or handling, or which has been altered or modified in design or construction, or which has been serviced or repaired by anyone other than SHARP. The warranties set forth herein are in lieu of, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE ARE SPECIFICALLY EXCLUDED. SHARP reserves the right to make changes in specifications at any time and without notice. SHARP does not assume any responsibility for the use of any circuitry described; no circuit patent licenses are implied. # SHARP #### **NORTH AMERICA** SHARP Electronics Corporation Microelectronics Group 5700 NW Pacific Rim Blvd., M/S 20 Camas, WA 98607, U.S.A. Phone: (360) 834-2500 Telex: 49608472 (SHARPCAM) Facsimile: (360) 834-8903 http://www.sharpmeg.com #### **EUROPE** SHARP Electronics (Europe) GmbH Microelectronics Division Sonninstraße 3 20097 Hamburg, Germany Phone: (49) 40 2376-2286 Telex: 2161867 (HEEG D) Telex: 2161867 (HEEG D) Facsimile: (49) 40 2376-2232 #### **ASIA** SHARP Corporation Integrated Circuits Group 2613-1 Ichinomoto-Cho Tenri-City, Nara, 632, Japan Phone: (07436) 5-1321 Telex: LABOMETA-B J63428 Facsimile: (07436) 5-1532 ©1997 by SHARP Corporation Issued May 1996