10. 8. 1997



.....





# SHARP CORPORATION

....

### LHF16BXX

## LH28F160BGX-XXXX 16 Mbit (1024 Kbit x 16) 2.4V-only Flash Memory

### CONTENTS

# PAGE CONTENTS

### PAGE

| FEATURES                          | 1        | 5.0           |
|-----------------------------------|----------|---------------|
| 1.0 INTRODUCTION                  | 2        |               |
| 1.1 New Features                  | 2        |               |
| 1.2 Product Overview              | 2        |               |
| 2.0 PRINCIPLES OF OPERATION       | 7        |               |
| 2.1 Data Protection               | 7        |               |
| 3.0 BUS OPERATION                 | 7        | . N           |
| 3.1 Read                          | 7,       | <b>~~6.</b> 0 |
| 3.2 Output Disable                | 7        | I             |
| 3.3 Standby                       | 7        | JA N          |
| 3.4 Deep Power-Down               | ور       | ger.          |
| 3.5 Read Identifier Codes         | <b>9</b> |               |
| 3.6 Write                         | 9        |               |
| 4.0 COMMAND DEFINITIONS           | 9        |               |
| 4.1 Read Array Command            | 11       |               |
| 4.2 Read Identifier Codes Command | 11       |               |
| 4.3 Read Status Register Command  | 11       |               |
| 4.4 Clear Status Register Command | 11       |               |
| 4.5 Block Erase Command           | 11       |               |
| 4.6 Word Write Command            | 12       |               |
| 4.7 Block Erase Suspend Command   | 12       |               |
| 4.8 Word Write Suspend Command    | 13       |               |
|                                   |          |               |

| 5.0           | DES | SIGN CONSIDERATIONS                         | 19 |
|---------------|-----|---------------------------------------------|----|
|               | 5.1 | Three-Line Output Control                   | 19 |
|               | 5.2 | RY/BY#, Block Erase and Word Write          |    |
|               |     | Polling                                     | 19 |
|               | 5.3 | Power Supply Decoupling                     | 19 |
|               |     | · · · · · · · · · · · · · · · · · · ·       | 19 |
|               |     | Vcc, Vpp, RP# Transitions                   |    |
|               | 5.6 | Power-Up/Down Protection                    | 20 |
| . ^           | 5.7 | Power Dissipation                           | 20 |
| $\mathcal{N}$ |     | *                                           |    |
| 6.0           | ÊLE | ECTRICAL SPECIFICATIONS                     | 21 |
| *             | 6.1 | Absolute Maximum Ratings                    | 21 |
|               | 6.2 | Operating Conditions                        | 21 |
|               | 6.  | 2.1 Capacitance                             | 21 |
|               | 6.  | 2.2 AC Input/Output Test Conditions         | 22 |
|               | 6.  | 2.3 DC Characteristics                      | 23 |
|               | 6.  | 2.4 AC Characteristics - Read Only          |    |
|               |     | Operations                                  | 25 |
|               | 6.  | 2.5 AC Characteristics for WE# - Controlled |    |
|               |     | Write Operations                            | 28 |
|               | 6.  | 2.6 AC Characteristics for CE# - Controlled |    |
|               |     | Write Operations                            |    |
|               | 6.  | 2.7 Reset Operations                        | 34 |
|               | 6.  | 2.8 Block Erase and Word Write              |    |
|               |     | Performance                                 | 35 |
|               |     |                                             |    |

### LH28F160BGX-XXXX 16M-BIT (1024KB x16) 2.4V-only FLASH MEMORY

#### FEATURES

- 2.4V-only Single Voltage Technology
  - 2.4V-2.6V V<sub>cc</sub> and V<sub>pp</sub> Read/Write/Erase
     Operation: High Speed Products
  - 2.4V-3.0V V<sub>cc</sub> and V<sub>pp</sub> Read/Write/Erase
     Operation: Standard Products
     Smart 3 V<sub>cc</sub> (2.7V-3.6V V<sub>cc</sub> and V<sub>cc</sub> Read)
  - Smart 3 V<sub>cc</sub> (2.7V-3.6V V<sub>cc</sub> and V<sub>pp</sub> Read/ Write/Erase Operation): Smart 3 Products
- High-Block Erase and Word Write Performance
   Useable 12V±0.6V V<sub>pp</sub>
- Optimized Array Blocking Architecture
  - Thirty-one 32k-word Main Blocks
  - Two 4k-word Boot Blocks
  - Six 4k-word Parameter Blocks
  - Top or Bottom Boot Locations
- High-Performance
  - Maximum Access Time 110ns (V<sub>cc</sub>= 2.4V-2.6V): High Speed Products 120ns (V<sub>cc</sub>= 2.4V-3.0V): Standard Products 100ns (V<sub>cc</sub>= 2.7V-3.6V): Smark 3 Products
- Automated Suspend Options
  - Block Erase Suspend to Read
  - Block Erase Suspend to Word Write
  - Word Write Suspend to Read
- 16bit I/O Interface

- Low Power Management
  - Deep Power-Down Mode
    Automatic Power Saving Mode
  - Decreases I<sub>cc</sub> in Static Mode
- Industry Standard Packaging
   48-Lead TSOP
- Chip Size Packaging
   48-Ball CSP
- Operating Temperature • Extended Temperature (-40°C to +85°C)
- Automated Word Write and Block Erase Command User Interface
  - Status Register
- Absolute Hardware-Write/Erase Protection
- SRAM-Compatible Write Interface
- Extended Cycling Capability
   100,000 Block Erase Cycles
- ETOX<sup>™</sup> V Nonvolatile Flash Technology
- Not designed or rated as radiation hardened

SHARP's LH28F160BGX-XXXX Flash memory is a high-density, low-cost, nonvolatile, read/write storage solution for a wide range of applications. LH28F160BGX-XXXX can operate at  $V_{cc}$  and  $V_{pp}$ =2.4V. Its low voltage operation capability realize longer battery life and suits for cellular phone application. Its Boot, Parameter and Main-blocked architecture, flexible voltage and extended cycling provide for highly flexible component suitable for portable terminals and personal computers. Its enhanced suspend capabilities provide for an ideal solution for code + data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the LH28F160BGX-XXXX offers two levels of protection: absolute protection with  $V_{pp}$ at GND, selective hardware boot block locking. These alternatives give designers ultimate control of their code security needs.

The LH28F160BGX-XXXX is manufactured on SHARP's 0.4µm ETOX<sup>™\*</sup> V process technology. It comes in industrystandard package: the 48-lead TSOP and chip size package: the 48-lead CSP, ideal for board constrained applications.

\* ETOX is a trademark of Intel Corporation.

#### **1.0 INTRODUCTION**

This datasheet contains LH28F160BGX-XXXX specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications.

#### **1.1 New Features**

Key enhancements of LH28F160BGX-XXXX Flash memory are:

- 2.4V Vcc and Vpp Write/Erase Operation
- Enhanced Suspend Capabilities
- Boot Block Archtecture

Please note following important differences:

- V<sub>PPLK</sub> has been lowered to 1.5V to support 2.4V block erase and word write operations. Designs that switch V<sub>PP</sub> off during read operations should make sure that the V<sub>PP</sub> voltage transitions to GND.
- To take advantage of technology, allow V connection to 2.4V or 12V.

#### **1.2 Product Overview**

The LH28F160BGX-XXXX is a high-performance 16Mbit Flash memory organized as 1024K-word of 16 bits. The 1024K-word of data is arranged in two 4K-word boot blocks, six 4K-word parameter blocks and thirtyone 32K-word main blocks which are individually erasable in-system. The memory map is shown in Figure 5.

 $V_{pp}$  at 2.4V eliminates the need for a separate 12V converter, while  $V_{pp}$ =12V maximizes block erase and word write performance. In addition to flexible erase and program voltages, the dedicated  $V_{pp}$  pin gives complete data protection when  $V_{pp} \leq V_{PPLK}$ .

A command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timing necessary for block erase and word write operations. A block erase operation erases one of the device's 32Kword blocks typically within TBD (2.5V  $V_{cc}$  and  $V_{pp}$ ) independent of other blocks. Each block can be independently erased 100,000 times. Block erase suspend mode allows system software to suspend block erase to read or write data from any other block.

Writing memory data is performed in word increments of the device's 32K-word blocks typically within TBD, 4K-word blocks typically within TBD (2.5V  $V_{cc}$  and  $V_{pp}$ ). Word write suspend mode enables the system to read data or execute code from any other flash memory array location.

The boot blocks can be locked for the WP# pin. Block erase or word write for boot block must not be carried out by WP# to Low and RP# to VIH.

The status register indicates when the WSM's block erase or word write operation is finished.

The RY/BY# output gives an additional indicator of WSM activity by providing both a hardware signal of status (versus software polling) and status masking (interrupt masking for background block erase, for example). Status polling using RY/BY# minimizes both CPU overhead and system power consumption. When low, RY/BY# indicates that the WSM is performing a block erase or word write. RY/BY#-High Z indicates that the WSM is ready for a new command, block erase is suspended (and word write is inactive), word write is suspended, or the device is in deep power-down mode.

The access time is 110ns ( $t_{AVAV}$ ) over the extended temperature range (-20°C to +85°C) and V<sub>cc</sub> supply voltage range of 2.4V-2.6V for High Speed Products.The access times are 120ns or 150ns (2.4V-3.0V) for Standard Products, 100ns or 120ns (2.7V-3.6V) for Smart 3 Products over the extended temperature range (-40°C to +85°C).

The Automatic Power Saving (APS) feature substantially reduces active current when the device is in static mode (addresses not switching).

When CE# and RP# pins are at  $V_{cc}$ , the  $I_{cc}$  CMOS standby mode is enabled. When the RP# pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time  $(t_{PHOV})$  is required from RP# switching high until outputs are valid. Likewise, the device has a wake time  $(t_{PHEL})$  from RP#-high until writes to the CUI

are recognized. With RP# at GND, the WSM is reset and the status register is cleared.

The device is available in 48-lead TSOP (Thin Small Outline Package, 1.2mm thick) and 48-ball CSP (Chip Size Package). Pinouts are shown in Figures 2, 3 and 4.



. . . .

|                                   |              | Table 1. Pin Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                            | Туре         | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A <sub>0</sub> -A <sub>19</sub>   | INPUT        | ADDRESS INPUTS: Inputs for addresses during read and write operations.<br>Addresses are internally latched during a write cycle.                                                                                                                                                                                                                                                                                                                             |
| DQ <sub>0</sub> -DQ <sub>15</sub> | INPUT/OUTPUT | <b>DATA INPUT/OUTPUTS:</b> Inputs data and commands during CUI write cycles; outputs data during memory array, status register and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle.                                                                                                                                                      |
| CE#                               | INPUT        | <b>CHIP ENABLE:</b> Activates the device's control logic, input buffers, decoders and sense amplifiers. CE#-high deselects the device and reduces power consumption to standby levels.                                                                                                                                                                                                                                                                       |
| RP#                               | INPUT        | <b>RESET/DEEP POWER-DOWN:</b> Puts the device in deep power-down mode<br>and resets internal automation. RP#-high enables normal operation. When<br>driven low, RP# inhibits write operations which provides data protection<br>during power transitions. Exit from deep power-down sets the device to read<br>array mode.Block erase or word write with V <sub>IH</sub> <rp#<v<sub>HH produce spurious<br/>results and should not be attempted.</rp#<v<sub> |
| OE#                               | INPUT        | OUTPUT ENABLE: Gates the device's outputs during a read cycle.                                                                                                                                                                                                                                                                                                                                                                                               |
| WE#                               | INPUT        | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the fising edge of the WE# pulse.                                                                                                                                                                                                                                                                                                                               |
| WP#                               | INPUT        | WRITE PROTECT: Master control for boot blocks locking. When V <sub>IL</sub> , locked boot blocks cannot be erased and programmed.                                                                                                                                                                                                                                                                                                                            |
| RY/BY#                            | OUTPUT       | <b>READY/BUSY::</b> Indicates the status of the internal WSM. When low, the WSM is performing an internal operation (block erase or word write).<br>RY/BY#-High Z (open) indicates that the WSM is ready for new commands, block erase is suspended, and word write is inactive, word write is suspended, or the device is in deep power-down mode.                                                                                                          |
| V <sub>PP</sub>                   | SUPPLY       | BLOCK ERASE AND WORD WRITE POWER SUPPLY: For erasing array<br>blocks or writing words. With V <sub>PP</sub> ≤V <sub>PPLK</sub> , memory contents cannot be<br>altered. Block erase and word write with an invalid V <sub>PP</sub> (see DC Characteri-<br>stics) produce spurious results and should not be attempted.                                                                                                                                        |
| V <sub>cc</sub>                   | SUPPLY       | <b>DEVICE POWER SUPPLY:</b> Do not float any power pins. With $V_{CC} \leq V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see DC Characteristics) produce spurious results and should not be attempted.                                                                                                                                                                                     |
| GND                               | SUPPLY       | GROUND: Do not float any ground pins.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| NC                                |              | NO CONNECT: Lead is not internal connected; it may be driven or floated.                                                                                                                                                                                                                                                                                                                                                                                     |

•

.

. . . .



5

.....



### 2.0 PRINCIPLES OF OPERATION

The LH28F160BGX-XXXX Flash memory includes an on-chip WSM to manage block erase and word write functions. It allows for 100% TTL-level control inputs, fixed power supplies during block erase and word write, and minimal processor overhead with RAM-like interface timings.

After initial device power-up or return from deep powerdown mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby and output disable operations.

Status register and identifier codes can be accessed through the CUI independent of the  $V_{PP}$  voltage. High voltage on  $V_{PP}$  enables successful block erasure and word writing. All functions associated with altering memory contents — block erase, word write, status and identifier codes — are accessed via the CUI and verified through the status register.

Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase and word write. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification and margining of data. Addresses and data are internally latch during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes or outputs status register data.

Interface software that initiates and polls progress of block erase and word write can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read or write data from any other block. Word write suspend allows system software to suspend a word write to read data from any other flash memory array location.

#### 2.1 Data Protection

Depending on the application, the system designer may choose to make the  $V_{PP}$  power supply switchable (available only when memory block erases or word writes are required) or hardwired to  $V_{PPH1/2}$ . The device accommodates either design practice and encourages optimization of the processor-memory interface. When  $V_{PP} \leq V_{PPLK}$ , memory contents cannot be altered. The CUI, with two-step block erase or word write command sequences, provides protection from unwanted operations even when high voltage is applied to  $V_{PP}$ . All write functions are disabled when  $V_{cc}$  is below the write lockout voltage  $V_{LKO}$  or when RP# is at  $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating erase and word write operations.

#### 3.0 BUS OPERATION

The local CPU reads and writes flash memory insystem. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles.

#### 3.1 Read

Information can be read from any block, identifier codes of status register independent of the  $V_{PP}$  voltage. RP# can be at either  $V_{H}$  or  $V_{HH}$ .

The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes or Read Status Register) to the CUI. Upon initial device powerup or after exit from deep power-down mode, the device automatically resets to read array mode. Five control pins dictate the data flow in and out of the component: CE#, OE#, WE#, RP# and WP#. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control, and when active enables the selected memory device. OE# is the data output (DQ<sub>0</sub>-DQ<sub>15</sub>) control and when active drives the selected memory data onto the I/O bus. WE# must be at V<sub>IH</sub> and RP# must be at V<sub>IH</sub> or V<sub>HH</sub>. Figure 14 illustrates read cycle.

#### 3.2 Output Disable

With OE# at a logic-high level ( $V_{IH}$ ), the device outputs are disabled. Output pins DQ<sub>0</sub>-DQ<sub>15</sub> are placed in a high-impedance state.

#### 3.3 Standby

CE# at a logic-high level ( $V_{IH}$ ) places the device in standby mode which substantially reduces device power consumption.  $DQ_0$ - $DQ_{15}$  outputs are placed in a high-impedance state independent of OE#. If deselected during block erase or word write, the device continues functioning, and consuming active power until the operation completes. LHF16BXX

|                | Bottom Boot             |     |                                           | Top Boot                |   |
|----------------|-------------------------|-----|-------------------------------------------|-------------------------|---|
| 00FFF<br>00000 | 4K-word Boot Block      | 0   | 07FFF<br>00000                            |                         | : |
| 01FFF<br>01000 | 4K-word Boot Block      | 1   | 0FFFF<br>08000                            | SZR-WORL WART DICCK     | 2 |
| 02FFF<br>02000 | 4K-word Parameter Block | 0   | 17FFF<br>10000                            |                         |   |
| 03FFF<br>03000 | 4K-word Parameter Block | 1   | 1FFFF<br>18000                            |                         |   |
| 04FFF          | 4K-word Parameter Block | 2   | 20000                                     |                         |   |
| 05FFF<br>05000 | 4K-word Parameter Block | 3   | 2FFFF<br>28000<br>27FFF                   | SZR-Word IMain Block    |   |
| 06FFF<br>06000 | 4K-word Parameter Block | 4   | 30000                                     |                         |   |
| 07FFF<br>07000 | 4K-word Parameter Block | 5   | 38000<br>37FFF                            | 32K-word Main Block     |   |
| 0FFFF<br>08000 | 32K-word Main Block     | 0   | 40000<br>3FFFF                            | 32K-word Main Block     |   |
| 10000          | 32K-word Main Block     | 1   | 48000<br>47FFF                            | 32K-word Main Block     |   |
| 18000<br>17FFF | 32K-word Main Block     | 2   | 50000<br>4FFFF                            | 32K-word Main Block     |   |
| 20000          | 32K-word Main Block     | 3   | 58000<br>57FFF                            |                         |   |
| 28000<br>27FFF | 32K-word Main Block     |     | 60000<br>5FFFF                            | 32K-word Main Block     |   |
| 30000<br>2FFFF |                         | - 5 | 68000<br>67FFF                            | 32K-word Main Block     |   |
| 38000<br>37FFF | 32K-word Main Block     | 5   | 70000<br>6FFFF                            | 32K-word Main Block     |   |
| 40000<br>3FFFF | 32K-word Main Block     |     | 78000<br>77FFF                            | 32K-word Main Block     |   |
| 48000<br>47FFF | 32K-word Main Block     | 7   | 80000<br>7FFFF                            | 32K-word Main Block     |   |
| 50000<br>4FFFF | 32K-word Main Block     | 8   | 88000<br>87FFF                            | 32K-word Main Block     |   |
| 58000<br>57FFF | 32K-word Main Block     | 9   | 90000<br>8FFFF                            | 32K-word Main Block     |   |
| 60000<br>5FFFF | 32K-word Main Block     | 10  | 98000<br>97FFF                            | 32K-word Main Block     |   |
| 68000<br>67FFF | 32K-word Main Block     | 11  | 9FFFF                                     | 32K-word Main Block     |   |
| 70000<br>6FFFF | 32K-word Main Block     | 12  | A8000<br>A7FFF<br>A0000                   | 32K-word Main Block     |   |
| 78000<br>77FFF | 32K-word Main Block     | 13  | AFFFF                                     | 32K-word Main Block     |   |
| 80000<br>7FFFF | 32K-word Main Block     |     | B7FFF<br>B0000                            | 32K-word Main Block     |   |
| 88000<br>87FFF | 32K-word Main Block     | 15  | BFFFF<br>B8000                            | 32K-word Main Block     |   |
| 8FFFF          | 32K-word Main Block     | 16  | C8000<br>C7FFF<br>C0000                   | 32K-word Main Block     |   |
| 97FFF<br>90000 | 32K-word Main Block     | 17  | D0000<br>CFFFF<br>C8000<br>C7FFF          | 32K-word Main Block     |   |
| 9FFFF<br>98000 | 32K-word Main Block     | 18  | DR000<br>D7FFF<br>D0000<br>CFFFF<br>CFFFF | 32K-word Main Block     |   |
| A7FFF<br>A0000 | 32K-word Main Block     | 19  |                                           | 32K-word Main Block     |   |
| AFFFF<br>A8000 | 32K-word Main Block     | 20  | BZFFR                                     | 32K-word Main Block     |   |
| B7FFF<br>B0000 | 32K-word Main Block     | 21  | EFFER<br>E8000                            | 32K-word Main Block     |   |
| BFFFF<br>B8000 | 32K-word Main Block     | 22  | F7FFF<br>F0000                            | 32K-word Main Block     |   |
| C7FFF<br>C0000 | 32K-word Main Block     | 23  | F8FFF<br>F8000                            | 4K-word Parameter Block |   |
| CFFFF<br>C8000 | 32K-word Main Block     | 24  | 79FFF<br>F9000                            | 4X-word Parameter Block |   |
| D7FFF<br>D0000 | 32K-word Main Block     | 25  | FAFFF<br>FA000                            | 4K-word Parameter Block |   |
| DFFFF<br>D8000 | 32K-word Main Block     | 26  | FBFFF<br>FB000                            | 4K-word Parameter Block |   |
| E7FFF<br>E0000 | 32K-word Main Block     | 27  | FCFFF<br>FC000                            | 4K-word Parameter Block |   |
| EFFFF<br>E8000 | 32K-word Main Block     | 28  | FD000                                     | 4K-word Parameter Block |   |
| F0000          | 32K-word Main Block     | 29  | FE000<br>FDFFF                            | 4K-word Boot Block      |   |
| F8000<br>F7FFF | 32K-word Main Block     | 30  | FF000<br>FEFFF                            | 4K-word Boot Block      |   |

3.6 Write

#### 3.4 Deep Power-Down

RP# at V<sub>n</sub> initiates the deep power-down mode.

In read modes, RP#-low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. RP# must be held low for a minimum of 100 ns. Time  $t_{PHOV}$  is required after return from powerdown until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80H.

During block erase or word write modes, RP#-low will abort the operation. RY/BY# remains low until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially erased or written. Time  $t_{PHWL}$  is required after RP# goes to logic-high (V<sub>in</sub>) before another command can be written.

As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status intermetion when accessed during block erase or word write modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU.

#### 3.5 Read Identifier Codes

The read identifier codes operation outputs the manufacturer code and device code (see Figure 6). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms.





Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register.

The Block Erase command requires appropriate command data and an address within the block to be erased. The Word Write command requires the command and address of the location to be written.

The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active. The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figures 15 and 16 illustrate WE# and CE# controlled write operations.

#### 4.0 COMMAND DEFINITIONS

When the  $V_{PP} \leq V_{PPLK}$ , Read operations from the status register, identifier codes, or blocks are enabled.

Device operations are selected by writing specific commands into the CUI. Table 3 defines these commands.

|                       |            | 1 (10)                             | C 2. Du         | p               |                 |                 |                 |                    |        |
|-----------------------|------------|------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------|--------|
| Mode                  | Notes      | RP#                                | CE#             | OE#             | WE#             | Address         | V <sub>PP</sub> | DQ <sub>0-15</sub> | RY/BY# |
| Read                  | 1, 2, 3, 8 | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | X               | Х               | D <sub>OUT</sub>   | Х      |
| Output Disable        | 3          | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | X               | Х               | High Z             | х      |
| Standby               | 3          | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IH</sub> | Х               | Х               | X               | Х               | High Z             | х      |
| Deep Power-Down       | 4          | V <sub>IL</sub>                    | Х               | Х               | Х               | X               | Х               | High Z             | High Z |
| Read Identifier Codes | 8          | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IL</sub> | VIL             | V <sub>IH</sub> | See<br>Figure 6 | Х               | Note 5             | High Z |
| Write                 | 3, 6, 7, 8 | V <sub>IH</sub> or V <sub>HH</sub> | V <sub>IL</sub> | VIH             | V <sub>IL</sub> | Х               | Х               | D <sub>IN</sub>    | Х      |

#### Table 2. Bus Operations

#### NOTES:

1. Refer to DC Characteristics. When  $V_{PP} \leq V_{PPLK}$ , memory contents can be read, but not altered.

2. X can be V<sub>IL</sub> or V<sub>IH</sub> for control pins and addresses, and V<sub>PPLK</sub> or V<sub>PPH1/2</sub> for V<sub>PPLK</sub> See OC Characteristics for V<sub>PPLK</sub> and V<sub>PPH1/2</sub> voltages.

3. RY/BY# is V<sub>ot</sub> when the WSM is executing internal block erase or word write argorithms. It is High-z during when the WSM is not busy, in block erase suspend mode (with word write inactive), word write suspend mode or deep power-down mode.

4. RP# at GND±0.2V ensures the lowest deep power-down current.

5. See Section 4.2 for read identifier code data.

6. V<sub>H</sub><RP#<V<sub>HH</sub> produce spurious results and should not be attempted.

7. Refer to Table 3 for valid  $D_{IN}$  during a write operation.

8. Never hold OE# low and WE# low at the same timing

|                                    | Bus<br>Cýcles | Notes | F                   | irst Bus            | Cycle               | Second Bus Cycle    |                     |                     |
|------------------------------------|---------------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| Command                            | Req'd.        |       | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> |
| Read Array/Reset                   | 1             |       | Write               | X                   | FFH                 |                     |                     |                     |
| Read Identifier Codes              | ≥2            | 4     | Write               | X                   | 90H                 | Read                | IA                  | ID                  |
| Read Status Register               | 2             |       | Write               | X                   | 70H                 | Read                | X                   | SRD                 |
| Clear Status Register              | 1             |       | Write               | X                   | 50H                 |                     |                     |                     |
| Block Erase                        | 2             | 5     | Write               | BA                  | 20H                 | Write               | BA                  | D0H                 |
| Word Write                         | 2             | 5,6   | Write               | WA                  | 40H or 10H          | Write               | WA                  | WD                  |
| Block Erase and Word Write Suspend | 1             | 5     | Write               | X                   | B0H                 |                     |                     |                     |
| Block Erase and Word Write Resume  | 1             | 5     | Write               | X                   | D0H                 |                     |                     |                     |

#### Table 3. Command Definitions<sup>(7)</sup>

#### NOTES:

1. Bus operations are defined in Table 2.

2. X = Any valid address within the device.

IA = Identifier Code Address: see Figure 6.

BA = Address within the block being erased.

WA = Address of memory location to be written.

3. SRD = Data read from status register. See Table 6 for a description of the status register bits.

WD = Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first). ID = Data read from identifier codes.

4. Following the Read Identifier Codes command, read operations access manufacturer and device codes. See Section 4.2 for read identifier code data.

5. If the block is boot block, WP# must be at V<sub>IH</sub> or RP# must be at V<sub>IH</sub> to enable block erase or word write operations. Attempts to issue a block erase or word write to a boot block while WP# is V<sub>IH</sub> or RP# is V<sub>IH</sub>.

6. Either 40H or 10H are recognized by the WSM as the word write setup.

7. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used.

#### 4.1 Read Array Command

Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase or word write, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Word Write Suspend command. The Read Array command functions independently of the V<sub>PP</sub> voltage and RP# can be V<sub>H</sub> or V<sub>HH</sub>.

#### 4.2 Read Identifier Codes Command

The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 6 retrieve the manufacturer and device codes (see Table 4 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the  $V_{pp}$  voltage and RP# can be  $V_{HH}$ . Following the Read Identifier Codes command, the following information can be read:

| Code                   | Data        | Address |        |
|------------------------|-------------|---------|--------|
| Manufacture            | 00B0H       | 00000H  |        |
| Device Code            | Top Boot    | 0064H   | 00001H |
| (High Speed Products)  | Bottom Boot | 0065H   | 00001H |
| Device Code            | Top Boot    | 0066H   | 00001H |
| (Standard Products)    | Bottom Boot | 0067H   | 00001H |
| Device Code            | Top Boot    | 0068H   | 00001H |
| (Smart 3 Vcc Products) | Bottom Boot | 0069H   | 00001H |

Table 4. Identifier Codes

#### 4.3 Read Status Register Command

The status register may be read to determine when a block erase or word write is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of OE# or CE#, whichever occurs. OE# or CE# must toggle to V<sub>IH</sub> before further reads to update the status register latch. The Read Status Register command functions independently of the V<sub>PP</sub> voltage. RP# can be V<sub>IH</sub> or V<sub>IH</sub>.

#### 4.4 Clear Status Register Command

Status register bits SR.5, SR.4, SR.3 or SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 6). By allowing system software to reset these bits, several operations (such as cumulatively erasing multiple blocks or writing several words in sequence) may be performed. The status register may be polled to determine if an error occurred during the sequence.

To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied  $V_{\rm PH}$  roltage. RP# can be  $V_{\rm IH}$  or  $V_{\rm HH}$ . This command is not functional during block erase or word write suspend modes.

#### 4.5 Block Erase Command

Frase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 7). The CPU can detect block erase completion by analyzing the output data of the RY/BY# pin or status register bit SR.7.

When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued.

This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when  $V_{cc}=V_{CC1/2/3}$  and  $V_{PP}=V_{PPH1/2}$ . In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while  $V_{pp}=V_{PP1K}$ , SR.3 and SR.5 will be set to "1".

Successful block erase for boot blocks requires that the corresponding if set, that  $WP\#=V_{HH}$  or  $RP\#=V_{HH}$ . If block

erase is attempted to boot block when the corresponding WP#=V<sub>IL</sub> or RP#=V<sub>IH</sub>, SR.1 and SR.5 will be set to "1". Block erase operations with V<sub>IH</sub><RP#<V<sub>HH</sub> produce spurious results and should not be attempted.

#### 4.6 Word Write Command

Word write is executed by a two-cycle command sequence. Word write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the word write and write verify algorithms internally. After the word write sequence is written, the device automatically outputs status register data when read (see Figure 8). The CPU can detect the completion of the word write event by analyzing the RY/BY# pin or status register bit SR.7.

When word write is complete, status register bit SR.4 should be checked. If word write error is detected, the status register should be cleared. The internat WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command.

Reliable word writes can only occur when  $V_{cc}=V_{cc1/2/3}$ and  $V_{pp}=V_{pPH1/2}$ . In the absence of this high voltage, memory contents are protected against word writes. If word write is attempted while  $V_{pp}\leq V_{PPLK}$ , status register bits SR.3 and SR.4 will be set to "1". Successful word write for boot blocks requires that the corresponding if set, that WP#=V<sub>H</sub> or RP#=V<sub>H</sub>. If word write is attempted to boot block when the corresponding WP#=V<sub>IL</sub> or RP#=V<sub>IH</sub>, SR.1 and SR.4 will be set to "1". Word write operations with V<sub>IH</sub><RP#<V<sub>HH</sub> produce spurious results and should not be attempted.

#### 4.7 Block Erase Suspend Command

The Block Erase Suspend command allows block-erase interruption to read or word-write data in another block of memory. Once the block-erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). RY/BY# will also transition to High Z. Specification twente latency.

At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Word Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Word Write Suspend command (see Section 4.8), a word write operation can also be suspended. During a word write operation with block erase suspended, status register bit SR.7 will return to "0" and the RY/BY# output will transition to  $V_{oL}$ . However, SR.6 will remain "1" to indicate block erase suspend status.

The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and RY/BY# will return to Vol. After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 9). V<sub>PP</sub> must remain at V<sub>PPH1/2</sub> (the same V<sub>PP</sub> level used for block erase) while block erase is suspended. RP# must also remain at  $V_{\mu}$  or  $V_{\mu\mu}$  (the same RP# level used for block erase). WP# must also remain at V, or V, (the same WP# level used for block erase). Block erase cannot resume until word write operations initiated during block erase suspend have completed.

#### 4.8 Word Write Suspend Command

The Word Write Suspend command allows word write interruption to read data in other flash memory locations. Once the word write process starts, writing the Word Write Suspend command requests that the WSM suspend the word write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Word Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the word write operation has been suspended (both will be set to "1"). RY/BY# will also transition to  $V_{OH}$ . Specification  $t_{WHRH1}$  defines the word write suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while word write is suspended are Read Status Register and Word Write Resume. After Word Write Resume command is written to the flash memory, the WSM will continue the word write process. Status register bits SR.2 and SR.7 will automatically clear and RY/BY# will return to High Z. After the Word Write Resume command is written, the device automatically outputs status register data when read (see Figure 10). V<sub>PP</sub> must remain at V<sub>PPH1/2</sub> (the same V<sub>PP</sub> level used tor word write) while in word write suspend mode. Remails also remain at V<sub>H</sub> or V<sub>H</sub> (the same RP# level used for word write). WP# must also remain at **X** or **W** (the same WP# level used for word write)

| Operation   | V <sub>PP</sub>     | RP#             |     |                       | Effect |
|-------------|---------------------|-----------------|-----|-----------------------|--------|
|             | V <sub>IL</sub>     | х               |     | All Blocks Locked.    |        |
| Word Write  |                     | VIL             | X   | All Blocks Locked.    |        |
| or          | > V <sub>PPLK</sub> | V <sub>HH</sub> | X   | All Blocks Unlocked.  |        |
| Block Erase | > VPPLK             | N               | ViL | 2 Boot Blocks Locked. |        |
|             |                     | VIH             | ViH | All Blocks Unlocked.  |        |

#### Table 5. Write Protection Alternatives

### LHF16BXX

|        |                                                                 | · · · · · · · · · · · · · · · · · · · | r          | r                                       |                                                   |                                                                               | Г <sup></sup>                           |
|--------|-----------------------------------------------------------------|---------------------------------------|------------|-----------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|
| WSMS   | ESS                                                             | ECLBS                                 | BWSLBS     | VPPS                                    | WWSS                                              | DPS                                                                           | R                                       |
| 7      | 6                                                               | 5                                     | 4          | 3                                       | 2                                                 | 1                                                                             | 0                                       |
| SR.7 = | WRITE STATE M<br>1 = Ready<br>0 = Busy                          | MACHINE STA                           | TUS (WSMS) |                                         | BY# or SR.7 to                                    | TES:<br>o determine bl<br>SR.6-0 are in                                       |                                         |
| SR.6 = | ERASE SUSPER<br>1 = Block Erase<br>0 = Block Erase              | Suspended                             |            |                                         |                                                   |                                                                               |                                         |
| SR.5 = | ERASE STATUS<br>1 = Error in Bloc<br>0 = Successful E           | k Erasure                             |            | If both SR.<br>attempt, a<br>entered.   | 5 and SR.4 ai<br>n improper c                     | re "1"s after a<br>command sec                                                | block erase<br>quence was               |
| SR.4 = | WORD WRITE S<br>1 = Error in Word<br>0 = Successful V           | d Write                               | )          |                                         |                                                   |                                                                               |                                         |
| SR.3 = | $V_{PP}$ STATUS (VF<br>$1 = V_{PP}$ Low Dete<br>$0 = V_{PP}$ OK | PPS)<br>ect, Operation                | Abort      | level. The '<br>level only a sequences. | WSM interrog<br>fter Block Eras<br>SR.3 is not gu | continuous ind<br>ates and indic<br>se or Word Wr<br>aranteed to rep          | ates the V <sub>PP</sub><br>ite command |
| SR.2 = | WORD WRITE S<br>1 = Word Write S<br>0 = Word Write i            | Suspended                             | / N / / `  | feedback or                             | וy when V <sub>PP</sub> =∿                        | /<br>PPH1/2*                                                                  |                                         |
| SR.1 = | DEVICE PROTE<br>1 = WP# or RP#<br>Abort<br>0 = Unlock           |                                       |            | Block Erase                             | e or Word Wri<br>e system, dep                    | te WP# and R<br>te command s<br>bending on th<br>ot V <sub>H</sub> , RP# is n | equences. It<br>e attempted             |
| SR.0 = | RESERVED FO                                                     |                                       |            |                                         | erved for future<br>olling the status             | use and shou<br>s register.                                                   | ld be masked                            |







17

معربر



.....

18

#### 5.0 DESIGN CONSIDERATIONS

#### 5.1 Three-Line Output Control

The device will often be used in large memory arrays. •SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for:

- a. Lowest possible memory power dissipation.
- b. Complete assurance that data bus contention will not occur.

To use these control inputs efficiently, an address decoder should enable CE# while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD signal should also toggle during system reset.

#### 5.2 RY/BY#, Block Erase and Word Write Polling

RY/BY# is a full CMOS output that provides a hardware method of detecting block erase and word write completion. It transits low after block erase or word write commands and returns to High Z when the WSM has finished executing the internal algorithm.

RY/BY# can be connected to an interrupt input of the system CPU or controller. It is active at all times. RY/ BY# is also High Z when the device is in block erase suspend (with word write inactive), word write suspend or deep power-down modes.

#### 5.3 Power Supply Decoupling

Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of CE# and OE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1µF ceramic capacitor connected between its  $V_{cc}$  and GND and between its  $V_{pp}$  and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally for every eight devices, a 4.7µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>cc</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance.

#### 5.4 V<sub>pp</sub> Trace on Printed Circuit Boards

Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the  $V_{pp}$  power supply trace. The  $V_{pp}$  pin supplies the memory cell current for word writing and block erasing. Use similar trace widths and layout considerations given to the  $V_{cc}$  power bus. Adequate  $V_{pp}$  supply traces and decoupling will decrease  $V_{pp}$  voltage spikes and overshoots.

#### 5.5 V<sub>cc</sub>, V<sub>PP</sub>, RP# Transitions

Block erase and word write are not guaranteed if  $V_{PP}$  falls outside of a valid  $V_{PPH_{1/2}}$  range,  $V_{CC}$  falls outside of a valid  $V_{CC1/2/3}$  range, or RP#  $\neq V_{IH}$  or  $V_{HH}$ . If  $V_{PP}$  error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If RP# transitions to  $V_{IL}$  during block erase or word write, RY/BY# will remain low until the reset operation is complete. Then, the operation will abort and the device will enter deep power-down. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or RP# transitions to  $V_{IL}$  clear the status register.

The CUI latches commands issued by system software and is not altered by  $V_{pp}$  or CE# transitions or WSM actions. Its state is read array mode upon power-up, after exit from deep power-down or after  $V_{cc}$  transitions below  $V_{1xo}$ .

After block erase or word write, even after  $V_{PP}$  transitions down to  $V_{PPLK}$ , the CUI must be placed pread array mode via the Read Array command H subsequent access to the memory array is desired.

#### 5.6 Power-Up/Down Protection

The device is designed to offer protection against accidental block erasure or word writing during power transitions. Upon power-up, the device is indifferent as to which power supply ( $V_{pp}$  or  $V_{cc}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up.

A system designer must guard against spurious writes for V<sub>cc</sub> voltages above V<sub>LKO</sub> when V<sub>PP</sub> is active. Since both WE# and CE# must be low for a command write, driving either to V<sub>IH</sub> will inhibit writes. The CUI's two-step command sequence architecture provides added level of protection against data alteration.

The device is disabled while  $RP#=V_{IL}$  regardless of its control inputs state.

#### 5.7 Power Dissipation

When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory's nonvolatility increases usable battery life because data is retained when system power is removed.

In addition, deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable computing products and other power sensitive applications that use an array of devices for solidistate storage can consume negligible power by lowering RP# to V<sub>L</sub> standby or sleep modes. If access a dgain needed, the devices can be read following the t<sub>PHOV</sub> and t<sub>PHWL</sub> wake-up cycles required after RP# is first raised to V<sub>H</sub>. See AC Characteristics — Read Only and Write Operations and Figures 14, 15 and after for more information.

#### 6.0 ELECTRICAL SPECIFICATIONS

#### 6.1 Absolute Maximum Ratings\*

<Operating Temperature>

Extended Temperature Commercial Products

During Read, Block Erase and

| Word Write             | -40°C to +85°C |
|------------------------|----------------|
| Temperature under Bias | -40°C to +85°C |

<Storage Temperature> ..... -65°C to +125°C

<Voltage On Any Pin>

| except $V_{cc}$ , $V_{pp}$ , and RP#0.5V to $V_{cc}$ +0.5V <sup>(1)</sup> |
|---------------------------------------------------------------------------|
| V <sub>cc</sub> Supply Voltage                                            |
| Standard Products0.2V to +3.6V(1)                                         |
| Smart 3 V <sub>cc</sub> Products0.2V to +3.9V <sup>(1)</sup>              |
| V <sub>pp</sub> Update Voltage during                                     |

Block Erase and Word Write ...... -0.2V to +14.0V<sup>(1,2)</sup> RP# Voltage ...... -0.5V to +14.0V<sup>(1,2)</sup>

<Output Short Circuit Current> ..... 100mA®

**NOTICE:** This datasheet contains information on products in the design phase of development. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local SHARP Sales office that you have the latest datasheet before finalizing a design.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### NOTES:

- Operating temperature is for commercial product defined by this specification.
- 2. All specified voltages are with respect to GND. Minimum DC voltages -0.5V on input/output pins and -0.2V on V<sub>cc</sub> and
- $\sim$  pins. During transitions, this level may undershoot to 2.0V for periods <20ns. Maximum DC voltage on input/output pins and V<sub>cc</sub> is V<sub>cc</sub>+0.5V which, during transitions, may overshoot to V<sub>cc</sub>+2.0V for periods <20ns.
- 3. Maximum DC voltage on  $V_{pp}$  and RP# may overshoot to
- +14.0V for periods <20ns.
- 4. Output shorted for no more than one second. No more than one output shorted at a time.

### 6.2 Operating Conditions

#### Temperature and V<sub>cc</sub> Operating Conditions

| Symbol           | Parameter                                                          | Note | Min. | Max. | Unit | Test Condition      |
|------------------|--------------------------------------------------------------------|------|------|------|------|---------------------|
| T <sub>A1</sub>  | Operating Temperature (High Speed Products)                        |      | -20  | +85  | .c   | Ambient Temperature |
| T <sub>A2</sub>  | Operating Temperature<br>(Standard Products, Smart 3 Vcc Products) |      | -40  | +85  | .с   | Ambient Temperature |
| V <sub>CC1</sub> | V <sub>CC</sub> Supply Voltage (High Speed Products)               |      | 2.4  | 2.6  | v    |                     |
| V <sub>CC2</sub> | V <sub>CC</sub> Supply Voltage (Standard Products)                 |      | 2.4  | 3.0  | v    |                     |
| V <sub>CC3</sub> | V <sub>CC</sub> Supply Voltage (Smart 3 Vcc Products)              |      | 2.7  | 3.6  | ν    |                     |

#### 6.2.1 Capacitance<sup>(1)</sup>

| T <sub>A</sub> =+25°C, f=1MHz |                    |      |      |      |                       |  |  |  |  |  |
|-------------------------------|--------------------|------|------|------|-----------------------|--|--|--|--|--|
| Symbol                        | Parameter          | Тур. | Max. | Unit | Condition             |  |  |  |  |  |
| CIN                           | Input Capacitance  | 7    | 10   | pF   | V <sub>IN</sub> = 0V  |  |  |  |  |  |
| Соит                          | Output Capacitance | 9    | 12   | ρF   | V <sub>OUT</sub> = 0V |  |  |  |  |  |

NOTES:

1. Sampled, not 100% tested.



22

, . **.** . .

### 6.2.3 DC Characteristics

|                |                                                              |       | DC  | Chara     | acteris  | stics                       |          |                             |          | T <sub>A</sub> = -40°C to +85°C                                                          |
|----------------|--------------------------------------------------------------|-------|-----|-----------|----------|-----------------------------|----------|-----------------------------|----------|------------------------------------------------------------------------------------------|
| Symbol         | Parameter                                                    | Notes |     | 1         |          | .ov v <sub>cc</sub><br>Max. |          | .6V V <sub>cc</sub><br>Max. | 1        | Test Conditions                                                                          |
| lu             | Input Load Current                                           | 1     |     | ±0.5      |          | ±0.5                        |          | ±1                          | μA       | V <sub>CC</sub> =V <sub>CC</sub> Max,<br>V <sub>IN</sub> =V <sub>CC</sub> or GND         |
| ILO            | Output Leakage<br>Current                                    | 1     |     | ±0.5      |          | ±0.5                        |          | ±10                         | μA       | V <sub>CC</sub> =V <sub>CC</sub> Max,<br>V <sub>OUT</sub> =V <sub>CC</sub> or GND        |
| lccs           | V <sub>CC</sub> Standby Current                              | 1,3,6 | 5   | 10        | 10       | 20                          | 25       | 50                          | μA       | CMOS Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max<br>CE#=RP#=V <sub>CC</sub> ±0.2V     |
|                |                                                              |       | 0.1 | 1         | 0.15     | 1.5                         | 0.2      | 2                           | mA       | TTL Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max<br>CE#=RP#=VIH                        |
| ICCD           | V <sub>CC</sub> Deep Power-Down<br>Current                   | 1     | 0.5 | 3         | 1        | 5                           | 5        | <b>1</b> 0                  | μA       | RP#=GND±0.2V<br>I <sub>OUT</sub> (RY/BY#)=0mA                                            |
| ICCR           | V <sub>CC</sub> Read Current                                 | 1,5,6 |     | 15        |          | 20                          | <b>`</b> | 25                          | mA       | CMOS Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max,<br>CE#=GND<br>I <sub>OUT</sub> =0mA |
|                | <                                                            | R     | X   | 20        |          | 25                          |          | 30                          | mA       | TTL Inputs<br>Vcc=Vcc Max,<br>CE#=GND<br>I <sub>OUT</sub> =0 mA                          |
| lccw           | V <sub>CC</sub> Word Write Current                           | 1,7   |     | 17        |          | 17                          |          | 17                          | mA       | Vpp=Vppн1                                                                                |
|                |                                                              |       |     | 12        |          | 12                          | <br>     | 12                          | mA       | Vpp=VppH1                                                                                |
| ICCE           | V <sub>CC</sub> Block Erase Current                          | 1,7   |     | 17        | <u> </u> | 17                          |          | 17                          | mA       | Vpp=3.3V±0.3V                                                                            |
| Iccws<br>Icces | V <sub>CC</sub> Word Write or Block<br>Erase Suspend Current | 1,2   |     | 12<br>TBD |          | 12<br>TBD                   |          | 12<br>6                     | mA<br>mA | V <sub>PP</sub> =12.0V±5%<br>CE#=V <sub>IH</sub>                                         |

|                   |                                                                   |       | 2.4V-2      | .6V V <sub>cc</sub>     | 2.4V-3.     | 0V V <sub>ca</sub>      | 2.7V-3      | .6V V <sub>cc</sub>     |      |                                                                   |
|-------------------|-------------------------------------------------------------------|-------|-------------|-------------------------|-------------|-------------------------|-------------|-------------------------|------|-------------------------------------------------------------------|
| Symbol            | Parameter                                                         | Notes | Min.        | Max.                    | Min.        | Max.                    | Min.        | Max.                    | Unit | Test Conditions                                                   |
| VIL               | Input Low Voltage                                                 | 7     | -0.5        | 0.6                     | -0.5        | 0.6                     | -0.5        | 0.8                     | v    |                                                                   |
| VIH               | Input High Voltage                                                | 7     | 0.7<br>Vcc  | V <sub>CC</sub><br>+0.3 | 0.7<br>Vcc  | V <sub>CC</sub><br>+0.3 | 0.7<br>Vcc  | V <sub>CC</sub><br>+0.3 | ۷    |                                                                   |
| Vol               | Output Low Voltage                                                | 3,7   |             | 0.4                     |             | 0.4                     |             | 0.4                     | v    | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OL</sub> =2mA     |
| V <sub>OH1</sub>  | Output High Voltage                                               | 3,7   | 0.85<br>Vcc |                         | 0.85<br>Vcc |                         | 0.85<br>Vcc |                         | V    | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OH</sub> =-2mA    |
| V <sub>OH1</sub>  | Output High Voltage                                               | 3,7   | 0.5         |                         | 0.5         |                         | 0.5         |                         | ۷    | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OH</sub> =- 100µА |
| VPPLK             | VPP Lockout during<br>Normal Operations                           | 4,7   |             | 1.5                     |             | 1.5                     | $\langle$   | 1.5                     | ۷    |                                                                   |
| V <sub>PPH1</sub> | V <sub>PP</sub> during Word Write<br>or Block Erase<br>Operations |       | 2.4         | 2.6                     | 2.4         |                         | *2.7        | 3.6                     | v    |                                                                   |
| Vpph2             | V <sub>PP</sub> during Word Write<br>or Block Erase<br>Operations |       | 11.4        | 12.6                    | 11:4        | 12.6                    | 11.4        | 12.6                    | V    |                                                                   |
| VLKO              | V <sub>CC</sub> Lockout Voltage                                   |       | , 2:0/      | <i>p</i>                | 2.0         |                         | 2.0         |                         | V    |                                                                   |
| V <sub>HH</sub>   | RP# Unlock Voltage                                                | 8     | 11.4        | 12.6                    | 11.4        | 12.6                    | 11.4        | 12.6                    | V    | Block Erase and Word<br>Write for Boot Blocks                     |

#### NOTES:

- 1. All currents are in RMS unless otherwise noted. Typical values at nominal V<sub>cc</sub> voltage and T<sub>A</sub> = +25°C. These currents are valid for all product versions (package and speeds).
- 2. I<sub>ccws</sub> and I<sub>cces</sub> are specified with the device de-selected. If read or word written while in erase suspend mode, the device's current draw is the sum of  $I_{\rm ccws}$  or  $I_{\rm cces}$  and  $I_{\rm ccn}$  or  $I_{\rm ccw}$ , respectively.
- 3. Includes RY/BY#.
- 3. Includes H751#.
  4. Block erases and word writes are inhibited when V<sub>pP</sub> ≤ V<sub>PPLK</sub>, and not guaranteed in the range between V<sub>PPLK</sub> (max) and V<sub>PPH1</sub> (min), between V<sub>PPH2</sub> (max).
  5. Automatic Power Saving (APS) reduces typical I<sub>CCR</sub> to TBD mA at 2.5V V<sub>CC</sub> in static operation.
  6. CMOS inputs are either V<sub>CC</sub> ± 0.2V or GND ± 0.2V. TTL inputs are either V<sub>IL</sub> or V<sub>IH</sub>.
  7. Sampled, not 100% tested.

- 8. Block erases and word writes are inhibited when the corresponding RP# =  $V_{\mu}$  or WP# =  $V_{\mu}$ . Block erase and word write operations are not guaranteed with V<sub>cc</sub> < 2.4V or V<sub>H</sub> < RP# < V<sub>HH</sub> and should not be attempted.
- 9. RP# connection to a V<sub>HH</sub> supply is allowed for a maximum cumulative period of 80 hours.

y. . . . .

### 6.2.4 AC Characteristics - Read Only Operations<sup>(1)</sup>

V<sub>cc</sub>=2.5V±0.1V, T<sub>A</sub>=-20°C to +85°C

|                   | Versions <sup>(4)</sup>                                                |       | High Spee | d Products |      |
|-------------------|------------------------------------------------------------------------|-------|-----------|------------|------|
| Symbol            | Parameter                                                              | Notes | Min.      | Max.       | Unit |
| tavav             | Read Cycle Time                                                        |       | 110       |            | ns   |
| tavav             | Address to Output Delay                                                |       |           | 110        | ns   |
| <b>t</b> ELQV     | CE# to Output Delay                                                    | 2     |           | 110        | ns   |
| <b>t</b> PHQV     | RP# High to Output Delay                                               |       | 10        |            | μS   |
| tGLQV             | OE# to Output Delay                                                    | 2     |           | 50         | ns   |
| telox             | CE# to Output in Low Z                                                 | 3     | 0 🔦       |            | ns   |
| t <sub>EHQZ</sub> | CE# High to Output in High Z                                           | 3     | . 🔊       | 50         | ns   |
| tGLQX             | OE# to Output in Low Z                                                 | 3 "   | 0         |            | ns   |
| tGHQZ             | OE# High to Output in High Z                                           | 3     |           | 20         | ns   |
| tон               | Output Hold from Address, CE# or OE#<br>Change, Whichever Occurs First |       | 0         |            | ns   |

# 

|               |                                                                        |       |       | Standard | Product | s    |      |
|---------------|------------------------------------------------------------------------|-------|-------|----------|---------|------|------|
|               | Versions                                                               |       | 120ns |          | 15      | Ons  |      |
| Symbol        | Parameter                                                              | Notes | Min.  | Max.     | Min.    | Max. | Unit |
| <b>TAVAV</b>  | Read Cycle Time                                                        |       | 120   |          | 150     |      | ns   |
| tavov         | Address to Output Delay                                                |       |       | 120      |         | 150  | ns   |
| tELQV         | CE# to Output Delay                                                    | 2     |       | 120      |         | 150  | ns   |
| <b>t</b> PHQV | RP# High to Output Delay                                               |       | 10    |          | 10      |      | μs   |
| tGLQV         | OE# to Output Delay                                                    | 2     |       | 50       |         | 55   | ns   |
| tELQX         | CE# to Output in Low Z                                                 | 3     | 0     |          | 0       |      | ns   |
| tEHQZ         | CE# High to Output in High Z                                           | 3     |       | 50       |         | 55   | ns   |
| tGLQX         | OE# to Output in Low Z                                                 | 3     | 0     |          | 0       |      | ns   |
| tанаz         | OE# High to Output in High Z                                           | 3     |       | 20       |         | 25   | ns   |
| tон           | Output Hold from Address, CE# or OE#<br>Change, Whichever Occurs First | 3     | 0     |          | 0       |      | ns   |

#### 6.2.4 AC Characteristics - Read Only Operations (Cont.)(1)

| V=2.7V | - 3.6V, | T_=-40°C | C to +85°C |
|--------|---------|----------|------------|
|--------|---------|----------|------------|

|                   |                                                                        |       |       | Smart 3 Vc | c Product | S    |      |
|-------------------|------------------------------------------------------------------------|-------|-------|------------|-----------|------|------|
|                   | Versions <sup>(4)</sup>                                                | _     | 100ns |            | 12        | Ons  |      |
| Symbol            | Parameter                                                              | Notes | Min.  | Max.       | Min.      | Max. | Unit |
| tavav             | Read Cycle Time                                                        |       | 100   |            | 120       |      | ns   |
| tavqv             | Address to Output Delay                                                |       |       | 100        |           | 120  | ns   |
| telav             | CE# to Output Delay                                                    | 2     |       | 100        |           | 120  | ns   |
| <b>t</b> PHQV     | RP# High to Output Delay                                               |       | 10    |            | 10        |      | μs   |
| tglav             | OE# to Output Delay                                                    | 2     |       | 45         |           | 50   | ns   |
| t <sub>ELQX</sub> | CE# to Output in Low Z                                                 | 3     |       |            | 0         |      | ns   |
| tehoz             | CE# High to Output in High Z                                           | 3     |       | 45         |           | 50   | ns   |
| tglax             | OE# to Output in Low Z                                                 | 3     | Ň     |            | 0         |      | ns   |
| tghaz             | OE# High to Output in High Z                                           |       | *     | 20         |           | 25   | ns   |
| tон               | Output Hold from Address, CE# or OE#<br>Change, Whichever Occurs First | 3     | 0     |            | 0         |      | ns   |

#### NOTES:

See AC Input/Output Reference Waveform to maximum allowable input slew rate.
 OE# may be delayed up to t<sub>ELOV</sub>-t<sub>GLOV</sub> after the falling edge of CE# without impact on t<sub>ELOV</sub>.

 Sampled, not 100% tested.
 See Ordering Information for device speeds (valid operational combinations).
 See Transient Input/Output Reference Wateform and Transient Equivalent Testing Load Circuit (High Speed Configuration) for testing characteristics.

6. See Transient Input/Output Reference Waveform and Transient Equivalent Testing Load Circuit (Standard Configuration) for testing characteristics.

LHF16BXX



### LHF16BXX

-

### 6.2.5 AC Characteristics for WE#- Controled Write Operations<sup>(1)</sup>

. . . .

 $V_{cc}$ =2.5V±0.1V, T<sub>A</sub>=-20°C to +85°C

|               | Versions <sup>(5)</sup>                              |       | High Spee   | d Products |      |
|---------------|------------------------------------------------------|-------|-------------|------------|------|
| Symbol        | Parameter                                            | Notes | Min.        | Max.       | Unit |
| tavav         | Write Cycle Time                                     |       | 110         |            | ns   |
| <b>t</b> PHWL | RP# High Recovery to WE# Going Low                   | 2     | 10          |            | μs   |
| TELWL         | CE# Setup to WE# Going Low                           |       | 0           |            | ns   |
| twLwH         | WE# Pulse Width                                      |       | 50          |            | ns   |
| tрннwн        | RP# V <sub>HH</sub> Setup to WE# Going High          | 2     | 100         |            | ns   |
| tvpwн         | VPP Setup to WE# Going High                          | 2     | 100         |            | ns   |
| tavwh         | Address Setup to WE# Going High                      | 3     | <b>\$50</b> |            | ns   |
| tovwн         | Data Setup to WE# Going High                         | 3 🐧   | 50          |            | ns   |
| twHDX         | Data Hold from WE# High                              |       | 0           |            | ns   |
| twhax         | Address Hold from WE# High                           |       | 0           |            | ns   |
| twhen         | CE# Hold from WE# High                               |       | 0           |            | ns   |
| twhwL         | WE# Pulse Width High                                 |       | 30          |            | ns   |
| twhrl         | WE# High to RY/BY# Going Low                         |       |             | 100        | ns   |
| twhgl         | Write Recovery before Read                           |       | 0           |            | ns   |
| tavvl         | VPP Hold from Valid SRD RY/BX# High                  | 2,4   | 0           |            | ns   |
| tavph         | RP# V <sub>HH</sub> Hold from Valie SRD, RY/BY# High | 2,4   | 0           |            | ns   |

# V<sub>cc</sub>=3.3V±0.3V, T<sub>A</sub>=-40°C to +85°C

|                   | Versions <sup>(5)</sup>                              |       |      | Standard | Products | 5    |      |
|-------------------|------------------------------------------------------|-------|------|----------|----------|------|------|
|                   | versions                                             |       | 12   | Ons      | 150      | )ns  | ]    |
| Symbol            | Parameter                                            | Notes | Min. | Max.     | Min.     | Max. | Unit |
| tavav             | Write Cycle Time                                     |       | 120  |          | 150      |      | ns   |
| t <sub>PHWL</sub> | RP# High Recovery to WE# Going Low                   | 2     | 10   |          | 10       |      | μs   |
| <b>t</b> ELWL     | CE# Setup to WE# Going Low                           |       | 0    |          | 0        |      | ns   |
| twLwH             | WE# Pulse Width                                      |       | 50   |          | 50       |      | ns   |
| tрннwн            | RP# V <sub>HH</sub> Setup to WE# Going High          | 2     | 100  |          | 100      |      | ns   |
| tvpwн             | VPP Setup to WE# Going High                          | 2     | 100  |          | 100      |      | ns   |
| tavwh             | Address Setup to WE# Going High                      | 3     | 50   |          | 50       |      | ns   |
| tovwн             | Data Setup to WE# Going High                         | 3     | 50   |          | 50       |      | ns   |
| tWHDX             | Data Hold from WE# High                              |       | 0    |          | 0        |      | ns   |
| twhax             | Address Hold from WE# High                           |       | 0    | ſ        | 0        |      | ns   |
| twнен             | CE# Hold from WE# High                               |       | 0    |          | 0        |      | ns   |
| twhwL             | WE# Pulse Width High                                 |       | 30   |          | 30       |      | ns   |
| twhel             | WE# High to RY/BY# Going Low                         |       |      | 100      |          | 100  | ns   |
| twHGL             | Write Recovery before Read                           |       | 0    |          | 0        |      | ns   |
| tavvl             | VPP Hold from Valid SRD, RY/BY# High                 | 2,4   | 0    |          | 0 -      |      | ns   |
| t <sub>QVPH</sub> | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY# High | 2,4   | 0    |          | 0        |      | ns   |

#### 6.2.5 AC Characteristics for WE# - Controled Write Operations (Cont.)(1)

|               | Versions <sup>(5)</sup>                              |       | S     | mart 3Vcc | Products | 6    |      |
|---------------|------------------------------------------------------|-------|-------|-----------|----------|------|------|
|               | versions                                             |       | 10    | Ons       | 12       | Ons  | ]    |
| Symbol        | Parameter                                            | Notes | Min.  | Max.      | Min.     | Max. | Unit |
| tavav         | Write Cycle Time                                     |       | 100   |           | 120      |      | ns   |
| <b>t</b> PHWL | RP# High Recovery to WE# Going Low                   | 2     | 10    |           | 10       |      | μs   |
| tELWL         | CE# Setup to WE# Going Low                           |       | 0     |           | 0        |      | ns   |
| twlwh         | WE# Pulse Width                                      |       | 50    |           | 50       |      | ns   |
| tрннwн        | RP# V <sub>HH</sub> Setup to WE# Going High          | 2     | 100 🏢 |           | 100      |      | ns   |
| tvpwн         | VPP Setup to WE# Going High                          | 2     | 100   |           | 100      |      | ns   |
| tavwh         | Address Setup to WE# Going High                      | 3     | 50    | *         | 50       |      | ns   |
| tovwн         | Data Setup to WE# Going High                         | 3 🗬   |       |           | 50       |      | ns   |
| twhox         | Data Hold from WE# High                              |       | • 0   |           | 0        |      | ns   |
| twhax         | Address Hold from WE# High                           |       | 0     |           | 0        |      | ns   |
| twhen         | CE# Hold from WE# High                               |       | 0     |           | 0        |      | ns   |
| twhwi.        | WE# Pulse Width High                                 | 1     | 30    |           | 30       |      | ns   |
| tWHRL         | WE# High to RY/BY# Going Low                         |       |       | 100       |          | 100  | ns   |
| twhgL         | Write Recovery before Read                           |       | 0     |           | 0        |      | ns   |
| tavvl         | VPP Hold from Valid SRD, AVBY# High                  | 2,4   | 0     |           | 0        |      | ns   |
| tovph         | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY# High | 2,4   | 0     |           | 0        |      | ns   |

| v | _=2.7V-( | 3.6V. | т | =-40°C | to | +85* | С |
|---|----------|-------|---|--------|----|------|---|
| × |          |       |   |        |    | TUJ  | v |

#### NOTES:

. . . . .

1. Read timing characteristics during block erase and word write operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations.

2. Sampled, not 100% tested.

5. See Ordering Information for device speeds (valid operational combinations).

<sup>3.</sup> Refer to Table 3 for valid  $A_{IN}$  and  $D_{IN}$  for block erase or word write. 4.  $V_{PP}$  should be held at  $V_{PPHIZ}$  (and if necessary RP# should be held at  $V_{HH}$ ) until determination of block erase or word write success (SR.3/4/5=0).



Figure 15. AC Waveform for WE#-Controlled Write Operations

LHF16BXX

......

.....

 $V_{cc}$ =2.5V±0.1V, T<sub>A</sub>=-20°C to +85°C

|                   | Versions <sup>(5)</sup>                              |       | HighSpeed |      |      |
|-------------------|------------------------------------------------------|-------|-----------|------|------|
| Symbol            | Parameter                                            | Notes | Min.      | Max. | Unit |
| tavav             | Write Cycle Time                                     |       | 110       |      | ns   |
| <b>t</b> PHEL     | RP# High Recovery to CE# Going Low                   | 2     | 10        |      | μs   |
| twlel             | WE# Setup to CE# Going Low                           |       | 0         |      | ns   |
| teleh             | CE# Pulse Width                                      |       | 70        | 1    | ns   |
| tрннен            | RP# V <sub>HH</sub> Setup to CE# Going High          | 2     | 100       |      | ns   |
| tvpeh             | VPP Setup to CE# Going High                          | 2     | 100≪      | ×    | ns   |
| <b>t</b> AVEH     | Address Setup to CE# Going High                      | 3     | 50        |      | ns   |
| <b>t</b> DVEH     | Data Setup to CE# Going High                         | 3 🦏   | 50        |      | ns   |
| t <sub>EHDX</sub> | Data Hold from CE# High                              |       | 0         |      | ns   |
| t <sub>EHAX</sub> | Address Hold from CE# High                           |       | <b>0</b>  |      | ns   |
| tenwn             | WE# Hold from CE# High                               |       | 0         |      | ns   |
| tEHEL             | CE# Pulse Width High                                 | *     | 25        |      | ns   |
| t <sub>EHRL</sub> | CE# High to RY/BY# Going Low                         |       |           | 100  | ns   |
| tEHGL             | Write Recovery before Read                           |       | 0         |      | ns   |
| tovvl             | VPP Hold from Valid SRD, RYBY#High                   | 2,4   | 0         |      | ns   |
| <b>t</b> QVPH     | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY# High | 2,4   | 0         |      | ns   |

### V<sub>cc</sub>=2.7V±0.3V, T<sub>A</sub>=-40°C to +85°C

|                   |                                                      |       | Standard Products |      |      |      |      |
|-------------------|------------------------------------------------------|-------|-------------------|------|------|------|------|
|                   | Versions <sup>(5)</sup>                              |       | 120               | Ons  | 150  | Ons  |      |
| Symbol            | Parameter                                            | Notes | Min.              | Max. | Min. | Max. | Unit |
| tavav             | Write Cycle Time                                     |       | 120               |      | 150  |      | ns   |
| <b>t</b> PHEL     | RP# High Recovery to CE# Going Low                   | 2     | 10                |      | 10   |      | μs   |
| twlel             | WE# Setup to CE# Going Low                           |       | 0                 |      | 0    |      | ns   |
| tELEH             | CE# Pulse Width                                      |       | 70                |      | 70   |      | ns   |
| tрннен            | RP# V <sub>HH</sub> Setup to CE# Going High          | 2     | 100               |      | 100  |      | ns   |
| t <sub>VPEH</sub> | VPP Setup to CE# Going High                          | 2     | 100               |      | 100  |      | ns   |
| <b>t</b> AVEH     | Address Setup to CE# Going High                      | 3     | 50                |      | 50   |      | ns   |
| t <sub>DVEH</sub> | Data Setup to CE# Going High                         | 3     | 50                |      | 50   |      | ns   |
| tEHDX             | Data Hold from CE# High                              |       | 0                 |      | 0    |      | ns   |
| tEHAX             | Address Hold from CE# High                           |       | 0                 |      | 0    |      | ns   |
| tенwн             | WE# Hold from CE# High                               |       | 0                 |      | 0    |      | ns   |
| <b>t</b> EHEL     | CE# Pulse Width High                                 |       | 25                |      | 25   |      | ns   |
| tEHRL             | CE# High to RY/BY# Going Low                         |       |                   | 100  |      | 100  | ns   |
| tEHGL             | Write Recovery before Read                           |       | 0                 |      | 0    |      | ns   |
| tavvl             | VPP Hold from Valid SRD, RY/BY# High                 | 2,4   | 0                 |      | . 0  |      | ns   |
| tovph             | RP# V <sub>HH</sub> Hold from Valid SRD, RY/BY# High | 2,4   | 0                 |      | 0    |      | ns   |

y ------

### 6.2.6 AC Characteristics for CE#-Controlled Writes Operations (Cont.)<sup>(1)</sup>

|                   |                                             |             | S        | mart 3 Vc | c Product | 5    |      |
|-------------------|---------------------------------------------|-------------|----------|-----------|-----------|------|------|
|                   | Versions <sup>(5)</sup>                     |             | 100      | ns        | 12(       |      |      |
| Symbol            | Parameter                                   | Notes       | Min.     | Max.      | Min.      | Max. | Unit |
| tavav             | Write Cycle Time                            |             | 100      |           | 120       |      | ns   |
| <b>t</b> PHEL     | RP# High Recovery to CE# Going Low          | 2           | 10       |           | 10        |      | μs   |
| twlel             | WE# Setup to CE# Going Low                  |             | 0        |           | 0         |      | ns   |
| <b>t</b> ELEH     | CE# Pulse Width                             |             | 70       |           | 70        |      | ns   |
| tрннен            | RP# V <sub>HH</sub> Setup to CE# Going High | 2           | 100 🐒    |           | 100       |      | ns   |
| tvpeh             | VPP Setup to CE# Going High                 | 2           | 100      |           | 100       |      | ns   |
| <b>t</b> AVEH     | Address Setup to CE# Going High             | 3           | 50~      |           | 50        |      | ns   |
| t <sub>DVEH</sub> | Data Setup to CE# Going High                | 3           | 50       |           | 50        |      | ns   |
| t <sub>EHDX</sub> | Data Hold from CE# High                     |             | <b>0</b> |           | 0         |      | ns   |
| tEHAX             | Address Hold from CE# High                  |             | 0        |           | 0         |      | ns   |
| tенwн             | WE# Hold from CE# High                      | <b>&gt;</b> | 0        |           | 0         |      | ns   |
| <b>t</b> EHEL     | CE# Pulse Width High                        |             | 25       |           | 25        |      | ns   |
| tehrl.            | CE# High to RY/BY# Going Low                |             |          | 100       |           | 100  | ns   |
| tEHGL             | Write Recovery before Read                  |             | 0        |           | 0         |      | ns   |
| tavvl             | VPP Hold from Valid SRD, BY/BY # High       | 2,4         | 0        |           | 0         |      | ns   |
| tovph             | RP# VHH Hold from Valid SRD, RY/BY# High    | 2,4         | 0        |           | 0         |      | ns   |

| v   | -2 7V.   | 3 6V    | T.=-40 | 'C to | +85°C |
|-----|----------|---------|--------|-------|-------|
| · • | .=Z./ V- | ·J.U.V. | 1.3-TV |       | TUJU  |

#### NOTES:

1. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all setup, hold, and inactive WE# times should be measured relative to the CE# waveform.

2. Sampled, not 100% tested.

3. Refer to Table 3 for valid  $A_{_{\rm IN}}$  and  $D_{_{\rm IN}}$  for block erase or word write.

4. V<sub>PP</sub> should be held at V<sub>PPH1/2</sub> (and if necessary RP# should be held at V<sub>HH</sub>) until determination of block erase or word write success (SR.3/4/5=0).

5. See Ordering Information for device speeds (valid operational combinations).

. .....



. . . -

#### Figure 16. AC Waveform for CE#-Controlled Write Operations

LHF16BXX

y. .....



#### Figure 17. AC Waveform for Reset Operation

| Reset | AC | Spec | ificat | ions <sup>(1)</sup> |
|-------|----|------|--------|---------------------|
|-------|----|------|--------|---------------------|

| Symbol            |                                                                                                     |       | High Speed<br>Products |      | Standard<br>Products |      | Smart 3 Vcc<br>Rroducts |      |      |  |
|-------------------|-----------------------------------------------------------------------------------------------------|-------|------------------------|------|----------------------|------|-------------------------|------|------|--|
|                   | Parameter                                                                                           | Notes | Min.                   | Max. | Min.                 | Max. | Min.                    | Max. | Unit |  |
| tplph             | RP# Pulse Low Time<br>(If RP# is tied to V <sub>CC</sub> , this specification<br>is not applicable) |       | 100                    |      | 100                  |      | 100                     |      | ns   |  |
| t <sub>PLRH</sub> | RP# Low to Reset during Block Erase<br>or Word Write                                                | 2,3   |                        | TBD  |                      | TBD  |                         | TBD  | μs   |  |
| t235VPH           | V <sub>CC</sub> 2.4V to RP# High<br>V <sub>CC</sub> 2.7V to RP# High                                | 4     | 100                    |      | 100                  |      | 100                     |      | ns   |  |

NOTES:

1. These specifications are valid for all product versions (packages and speeds).

2. If RP# is asserted while a block erase or word write operation is not executing, the reset will complete within 100 ns.

 A reset time, t<sub>PHQV</sub>, is required from the latter of RY/BY# or RP# going high until outputs are valid.
 When the device power-up, holding RP# low minimum 100 ns is required after V<sub>cc</sub> has been in predefined range and also has been in stable there.

### 6.2.8 Block Erase and Word Write Performance<sup>(3,4)</sup>

|                  | Parameter                    |                |       | High Speed Products Standard Products Smart 3 Vcc Products |         |          |      |                     |        |      |         |      |      |
|------------------|------------------------------|----------------|-------|------------------------------------------------------------|---------|----------|------|---------------------|--------|------|---------|------|------|
| Symbol           |                              |                | Notes | Min.                                                       | Typ.(1) | Max.     | Min. | Typ. <sup>(1)</sup> | Max.   | Min. | Тур.(1) | Max. | Unit |
| twHQV1           | Word Write                   | 32K word Block | 2     |                                                            | TBD     |          |      | TBD                 |        |      | TBD     |      |      |
| tehov1           | Time                         | 4K word Block  | 2     |                                                            | TBD     |          |      | TBD                 |        |      | TBD     |      | μs   |
|                  | Block Write<br>Time          | 32K word Block | 2     |                                                            | TBD     |          |      | TBD                 |        |      | TBD     |      |      |
|                  |                              | 4K word Block  | 2     |                                                            | TBD     |          |      | TBD                 |        |      | TBD     |      | sec  |
| twHQV2           | Block Erase                  | 32K word Block | 2     |                                                            | TBD     |          |      | TBD                 | 1      |      | TBD     |      | sec  |
| tEHQV2           | Time                         | 4K word Block  | 2     | 1                                                          | TBD     |          |      | TBD*                | anna a |      | TBD     |      | 360  |
| twhRH1<br>tEHRH1 | Word Write S<br>Latency Time |                |       |                                                            | TBD     | TBD      | *    | TBD                 | TBD    |      | TBD     | TBD  | μs   |
| twhRH2<br>tEHRH2 | Erase Suspe<br>Latency Time  |                |       |                                                            | TBD     | TBD<br>« |      | TBD                 | TBD    |      | TBD     | TBD  | μs   |

#### NOTES:

......

Typical values measured at T<sub>A</sub>=+25°C and nominal voltages. Subject to change based on device characterization.
 Excludes system-level overhead.
 These performance numbers are valid for all speed versions.
 Sampled but not 100% tested.

, .....

16 Mb, Boot Block, Smart Voltage, LH28F160BGX-XXXX