CMOS IC



# LC86P5632

# 8-Bit Single Chip Microcontroller with One-Time Programmable PROM

### **Preliminary**

#### Overview

The LC86P5632 is a CMOS 8-bit single chip microcontroller with one-time PROM for the LC865600 series.

This microcontroller has the function and the pin description of the LC865600 series mask ROM version, and 32K-byte PROM.

DIP/QFP package are available for shipping as well as LC865600 series. It is suitable to set up first release, prototyping, developing and testing of set.

### **Features**

(1) Option switching by PROM data

The option function of the LC865600 series can be specified by the PROM data.

LC86P5632 can be checked the function of the trial pieces using the mass production board.

(2) Internal one-time PROM capacity : 32768 bytes (3) Internal RAM capacity : 512 bytes

Used PROM or RAM capacity are equal ROM or RAM capacity of mask ROM version which applies LC86P5632.

| Mask ROM version | PROM capacity | RAM capacity |
|------------------|---------------|--------------|
| LC865632         | 32512 bytes   | 512 bytes    |
| LC865628         | 28672 bytes   | 512 bytes    |
| LC865624         | 24576 bytes   | 512 bytes    |
| LC865620         | 20480 bytes   | 384 bytes    |
| LC865616         | 16384 bytes   | 384 bytes    |
| LC865612         | 12288 bytes   | 384 bytes    |
| LC865608         | 8192 bytes    | 384 bytes    |

### **Programming service**

We offers various services at nominal charges. These include the ROM writing, the ROM reading, the package stamping and the screening. Contact our representative for further information.

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

(4) Operating supply voltage
 (5) Instruction cycle time
 (6) Operating temperature
 (7) 4.5V to 6.0V
 (8) 0.98μs to 400μs
 (9) 0.98μs to 400μs
 (10) 0.98μs to 400μs
 (20) 0.98μs to 400μs

(7) The pin and the package compatible with the LC865600 series mask ROM devices

(8) Applicable mask ROM version : LC865632/ LC865628/ LC865624/LC865620/LC865616/

LC865612/ LC865608

(9) Factory shipment : DIP64S, QFP64E

### **Notice for use**

LC86P5632 is provided for the first release and small shipping of the LC865600 series. At using, take notice of the followings.

(1) A point of difference LC86P5632 and LC865600 series

| Item                                                                         | LC86P5632                                                                                                                                              | LC865632/28/24/20/16/12/08                                                                                        |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
| Port form at reset                                                           | Please refer "Port form at reset " on n                                                                                                                | ext page.                                                                                                         |  |  |
| Operation after reset releasing                                              | The option is specified until 3ms after going to a 'H' level to the reset terminal by dgrees. The program is executed from 00H of the program counter. | The program is executed from 00H of the program counter immediately after going to a 'H' level to reset terminal. |  |  |
| Operating supply voltage range (VDD)                                         | 4.5V to 6.0V                                                                                                                                           | 2.7V to 6.0V                                                                                                      |  |  |
| Total output current $[\Sigma IOAH(1)]$ $[\Sigma IOAH(2)]$ Power dissipation | Refer to 'electrical characteristics' on                                                                                                               | the semiconductor news.                                                                                           |  |  |
| [IDDOP(1)]<br>[IDDOP(2)]<br>[IDDOP(3)]<br>[IDDOP(4)]                         |                                                                                                                                                        |                                                                                                                   |  |  |

• A kind of the option corresponding of the LC86P5632

| A kind of option         | Pins, Circuits       | Contents of the option                  |
|--------------------------|----------------------|-----------------------------------------|
| Input/output form of     | Port 0               | 1. Input : No pull-up MOS Tr.           |
| Input/output ports       | (Specified in a bit) | Output: N-channel open drain            |
|                          |                      | 2. Input : Pull-up MOS Tr.              |
|                          |                      | Output: CMOS                            |
|                          | Port 1,2             | 1. Input : Programmable pull-up MOS Tr. |
|                          | (Specified in a bit) | Output: N-channel open drain            |
|                          |                      | 2. Input : Programmable pull-up MOS Tr. |
|                          |                      | Output: CMOS                            |
|                          | Port 3,4,5           | 1. Input : No Programmable pull-up MOS  |
|                          | (Specified in a bit) | Tr.                                     |
|                          |                      | Output : N-channel open drain           |
|                          |                      | 2. Input : Programmable pull-up MOS Tr. |
|                          |                      | Output: CMOS                            |
| Pull-up MOS Tr. Of port7 | port7                | 1. Pull-up MOS Tr. not provided         |
|                          | (Specified in a bit) | 2. Pull-up MOS Tr. provided             |
|                          |                      | * P74 has on pull-up resistor option.   |

The port operation related the option is different at reset. Refer to the next table.

### • Port form at reset

| Pin              | Contents of the option                                                   | LC86P5632                                                                                                                                                                        | LC865632/28/24/20/16/12/08                            |
|------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| P0               | Input: Not pull-up MOS Tr. Output: N-channel open drain                  | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up<br>MOS Tr. (Output is OFF) |
|                  | Input: Pull-up MOS Tr. Output: CMOS                                      | Input mode •The pull-up MOS Tr. is not provided during reset or several hundred microseconds after releasing reset. After that, the pull-up MOS Tr. is provided. (Output is OFF) | Input mode without pull-up MOS Tr. (Output is OFF)    |
| P1,<br>P2        | Input : Programmable pull-up<br>MOS Tr.<br>Output : N-channel open drain | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up<br>MOS Tr. (Output is OFF) |
|                  | Input : Programmable pull-up<br>MOS Tr.<br>Output : CMOS                 | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up<br>MOS Tr. (Output is OFF) |
| P3,<br>P4,<br>P5 | Input: Not Programmable pull-up MOS Tr. Output: N-channel open drain     | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up<br>MOS Tr. (Output is OFF) |
|                  | Input : Programmable pull-up<br>MOS Tr.<br>Output : CMOS                 | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up<br>MOS Tr. (Output is OFF) |
| P7               | Pull-up MOS Tr. not provided                                             | (Same as the mask version)                                                                                                                                                       | Input mode without pull-up MOS Tr.                    |
|                  | Pull-up MOS Tr. provided                                                 | Input mode •The pull-up MOS Tr. is not provided during reset or several hundred microseconds after releasing reset. After that, the pull-up MOS Tr. is provided.                 | Input mode without pull-up MOS Tr.                    |

### (2) Option

LC86P5632 uses 256 bytes which is addressed on 7F00H to 7FFFH in the program memory as option data area. This area does not affect the execution of program but the program memory capacity of LC865632 is 32512 bytes which is addressed on 0000H to 7EFFH.

The option data is created by the option specified program "SU865000.EXE". The created option data is linked to the program area by linkage loader "L865000.EXE".

### (3) ROM space



#### (4) Ordering information

- When ordering the identical mask ROM and PROM devices simultaneously.
   Provide an EPROM containing the target memory contents together with the separate order forms for each of the mask ROM and PROM versions.
- 2. When ordering a PROM device.

Provide an EPROM containing the target memory contents together with an order form.

#### How to use

(1) Specification of option

Programming data for PROM of the LC86P5632 is required.

Debugged evaluation file (EVA file) must be converted to an INTEL-HEX formatted file (HEX file) with file converter program, EVA2HEX.EXE. The HEX file is used as the programming data for the LC86P5632.

- (2) How to program for the PROM
  - LC86P5632 can be programmed by the EPROM programmer with attachment; W86EP5032D, W86EP5032Q.
- Recommended EPROM programmer

| Productor          | EPROM programmer    |
|--------------------|---------------------|
| Advantest          | R4945, R4944, R4943 |
| Andou              | AF-9704             |
| AVAL               | PKW-1100, PKW-3000  |
| Minato electronics | MODEL 1890A         |

- "27512 (Vpp=12.5V) Intel high speed programming" mode available. The address must be set to "0000H to 7FFFH" and a jumper (DASEC) must be set to 'OFF' at programming.
- (3) How to use the data security function

"Data security" is the disabled function to read the data of the PROM.

The following is the process in order to execute the data security.

- 1. Set 'ON' the jumper of attachment.
- 2. Program again. Then EPROM programmer displays the error. The error means normally activity of the data security. It is not a trouble of the EPROM programmer or the LSI.

### Notes

- Data security is not executed when the data of all address have 'FF' at the sequence 2 above.
- The programming by a sequential operation "BLANK\$\Rightarrow\$PROGRAM\$\Rightarrow\$VERIFY" cannot be executed data security at the sequence 2 above.
- Set to 'OFF' the jumper after executing the data security.



W86EP5032D W86EP5032Q



# **Package Dimension**

0.95

0.48

1.78

SANYO: DIP-64S(750mil)



# **Package Dimension**

(unit : mm) 3159



SANYO: QIP-64E

#### Notes

- The QFP packages should be heat-soaked for 12 hours at 125°C immediately prior to mounting (This baking is called pre-baking).
- After pre-baking, a controlled environment must be maintained until soldering. The environment must be held at a temperature of 30°C or less and a humidity level of 70% or less. Please solder within 24 hours.

# **System Block Diagram**



# LC86P5632 Pin description

| Pin name   | I/O | Function description                            | Option                | PROM mode             |
|------------|-----|-------------------------------------------------|-----------------------|-----------------------|
| VSS        | _   | Power pin (-)                                   | -                     | -                     |
| VDD        | _   | Power pin (+)                                   | _                     | _                     |
| VDDVPP     | _   | Power pin (+)                                   | _                     | Power for programming |
| PORT0      | I/O | •8-bit input/output port                        | •Pull-up resistor :   | _                     |
| P00 to P07 | 1/0 | •Input for port 0 interrupt                     | Provided/Not provided |                       |
| 100 10107  |     | •Input/output in nibble units                   | •Output form :        |                       |
|            |     | •Input for HOLD release                         | CMOS/N-channel open   |                       |
|            |     | input for FIGED follows                         | drain                 |                       |
| PORT1      | I/O | •8-bit input/output port                        | Output form :         | Data line             |
| P10 to P17 | 1,0 | •Input/output can be specified in a bit unit    | CMOS/N-channel open   | D0 to D7              |
| 110 10 117 |     | •Other pin functions                            | drain                 | 201027                |
|            |     | P10 SIO0 data output                            |                       |                       |
|            |     | P11 SIO0 data input/bus input/output            |                       |                       |
|            |     | P12 SIO0 clock input/output                     |                       |                       |
|            |     | P13 SIO1 data output                            |                       |                       |
|            |     | P14 SIO1 data input/bus input/output            |                       |                       |
|            |     | P15 SIO1 clock input/output                     |                       |                       |
|            |     | P16 Buzzer output                               |                       |                       |
|            |     | P17 Timer 1 output (PWM0 output)                |                       |                       |
| PORT2      | I/O | •8-bit input/output port                        | Output form:          |                       |
| P20 to P27 |     | •Input/output can be specified in a bit unit    | CMOS/N-channel open   |                       |
|            |     |                                                 | drain                 |                       |
| PORT3      | I/O | •8-bit input/output port                        | Output form:          | Address input         |
| P30 to P37 |     | •Input/output can be specified in a bit unit    | CMOS/N-channel open   | A7 to A0              |
|            |     | •15V withstand at N-channel open drain output   | drain                 |                       |
| PORT4      | I/O | •8-bit input/output port                        | Output form:          | Address input         |
| P40 to P47 |     | •Input/output can be specified in a bit unit    | CMOS/N-channel open   | A14 to A8 (*5)        |
|            |     | •15V withstand at N-channel open drain output   | drain                 | P47 : TA (*4)         |
| PORT5      | I/O | •2-bit input/output port                        | Output form:          |                       |
| P50 to P51 |     | •Input/output can be specified in a bit unit    | CMOS/N-channel open   |                       |
|            |     | •15V withstand at N-channel open drain output   | drain                 |                       |
| PORT7      |     | •5-bit input port                               | •Pull-up resistor :   | Input of PROM         |
|            |     | •Other pin functions                            | Provided/Not provided | control signals       |
|            |     | P70 : INT0 input/HOLD release/N-channel Tr.     | (P70,71,72,73)        | DASEC (*1)            |
|            |     | output for watchdog timer                       | • P74 has no pull-up  | <del>OE</del> (*2)    |
| P70        | I/O | P71: INT1 input/HOLD release input              | resistor.             | <del>CE</del> (*3)    |
|            |     | P72: INT2 input/timer 0 event input             |                       |                       |
| P71 to P74 | I   | P73: INT3 input with noise filter/timer 0 event |                       |                       |
|            |     | input                                           |                       |                       |
|            |     | P74: 32.768kHz crystal oscillation terminal XT1 |                       |                       |
|            |     | •Interrupt received forms, the vector addresses | <u> </u>              |                       |
|            |     |                                                 | ctor                  |                       |
|            |     |                                                 |                       |                       |
|            |     |                                                 | 3H                    |                       |
|            |     | INT1 enable enable disable enable enable 0      | ВН                    |                       |
|            |     | INT2 enable enable enable disable disable 1     | 3H                    |                       |
|            |     | INT3 enable enable enable disable disable 1     | ВН                    |                       |

Continue.

| Pin name  | I/O | Function description                             | Option | PROM mode |
|-----------|-----|--------------------------------------------------|--------|-----------|
| PORT8     | I   | •8-bit input port                                | -      | -         |
| P80 to 87 |     | •Other function                                  |        |           |
|           |     | AD input port (AN7 to AN0)                       |        |           |
| RES       | I   | Reset pin                                        | -      | -         |
| TEST1     | О   | Test pin                                         | -      | -         |
|           |     | Should be left unconnected.                      |        |           |
| XT1/ P74  | I   | •Input pin for 32.768kHz crystal oscillation     | -      | -         |
|           |     | •Other function : Input port $\overline{P74}$    |        |           |
|           |     | In case of non use, connect to VDD.              |        |           |
| XT2       | О   | •Output pin for 32.768kHz crystal oscillation    | -      | -         |
|           |     | •Other function                                  |        |           |
|           |     | In case of non use, should be left unconnected.  |        |           |
| CF1       | I   | Input pin for the ceramic resonator oscillation  | -      | -         |
| CF2       | О   | Output pin for the ceramic resonator oscillation | -      | -         |

- ♦ All of port options can be specified in bit unit.
- \*1 Memory select input for data security
- \*2 Output enable input
- \*3 Chip enable input
- \*4 TA → PROM control signal input
- \*5 A14 → Address input
- \* Connect like the following figure to reduce noise into a VDD terminal. Short-circuit the VDD terminal to the VDDVPP terminal. Short-circuit the VSS terminal to the VSS terminal.



### 1. Absolute Maximum Ratings at VSS=0V and Ta=25°C

| Doro                        | matar                     | Symbol          | Pins                                           | Conditions                 |        |      | Rating | gs      | unit  |
|-----------------------------|---------------------------|-----------------|------------------------------------------------|----------------------------|--------|------|--------|---------|-------|
| Parameter                   |                           | Symbol          | FIIIS                                          | Collutions                 | VDD[V] | min. | typ.   | max.    | uiiit |
| Supply v                    | voltage                   | VDDMAX<br>VI(1) | VDD,VDDVPP                                     | VDD=VDDVPP                 |        | -0.3 |        | +7.0    | V     |
| Input vo                    | Input voltage             |                 | •Ports 71,72,73, 74<br>•Port 8<br>• RES        |                            |        | -0.3 |        | VDD+0.3 |       |
| Input/Ou<br>voltage         | utput                     | VIO(1)          | •Ports 0,1,2<br>•Ports 3,4,5 at CMOS<br>output |                            |        | -0.3 |        | VDD+0.3 |       |
|                             |                           | VIO(2)          | Ports 3,4,5 at N-ch open drain output option   |                            |        | -0.3 |        | 15      |       |
| High<br>level<br>output     | Peak<br>output<br>current | IOPH(1)         | •Ports 0,1,2,3,4,5                             | •CMOS output •At each pins |        | -4   |        |         | mA    |
| current                     | Total output              | ΣIOAH(1)        | Ports 0,1,2                                    | The total of all pins      |        | -25  |        |         |       |
|                             | current                   | ΣΙΟΑΗ(2)        | Ports 3,4,5                                    | The total of all pins      |        | -20  |        |         |       |
| Low                         | Peak<br>output            | IOPL(1)         | Ports 0,1,2,3,4,5                              | At each pins               |        |      |        | 20      |       |
| output                      | current                   | IOPL(2)         | Port 70                                        | At each pins               |        |      |        | 15      |       |
| current                     | Total                     | ΣIOAL(1)        | Ports 0,1,70                                   | The total of all pins      |        |      |        | 40      |       |
|                             | output                    | ΣIOAL(2)        | Port 2                                         | The total of all pins      |        |      |        | 40      |       |
|                             | current                   | ΣIOAL(3)        | Ports 3,4,5                                    | The total of all pins      |        |      |        | 80      |       |
| Maximu                      | m power                   | Pdmax(1)        | DIP64S                                         | Ta=-30 to+70°C             |        |      |        | 720     | mW    |
| dissipati                   | on                        | Pdmax(2)        | QFP64E                                         | Ta=-30 to+70°C             |        |      |        | 420     |       |
| Operating temperature range |                           | Topr            |                                                |                            |        | -30  |        | 70      | °C    |
| Storage<br>temperaterange   | ture                      | Tstg            |                                                |                            |        | -65  |        | 150     |       |

### Notes

- The QFP packages should be heat-soaked for 12 hours at 125°C immediately prior to mounting (This baking is called pre-baking).
- After pre-baking, a controlled environment must be maintained until soldering. The environment must be held at a temperature of 30°C or less and a humidity level of 70% or less. Please solder within 24 hours.

# 2. Recommended Operating Range at Ta=-30°C to +70°C, VSS=0V

| Parameter                                     | Symbol  | Pins                                                     | Conditions                                                 |            |                | Ratings | 8              | unit |
|-----------------------------------------------|---------|----------------------------------------------------------|------------------------------------------------------------|------------|----------------|---------|----------------|------|
|                                               |         |                                                          |                                                            | VDD[V]     | min.           | typ.    | max.           |      |
| Operating Supply voltage                      | VDD(1)  | VDD                                                      | 0.98μs≤tCYC<br>tCYC≤400μs                                  |            | 4.5            |         | 6.0            | V    |
| Hold voltage                                  | VHD     | VDD                                                      | RAMs and the registers hold voltage at HOLD mode.          |            | 2.0            |         | 6.0            |      |
| Input high voltage                            | VIH(1)  | Port 0 (Schmitt)                                         | Output disable                                             | 4.5 to 6.0 | 0.4VDD<br>+0.9 |         | VDD            |      |
|                                               | VIH(2)  | •Ports 1,2<br>•Ports 72,73 (Schmitt)                     | Output disable                                             | 4.5 to 6.0 | 0.75VDD        |         | VDD            |      |
|                                               | VIH(3)  | •Port 70 (Port input/interrupt) •Port 71 • RES (Schmitt) | Output N-channel<br>Tr. OFF                                | 4.5 to 6.0 | 0.75VDD        |         | VDD            |      |
|                                               | VIH(4)  | Port 70<br>(Watchdog timer)                              | Output N-channel<br>Tr. OFF                                | 4.5 to 6.0 | 0.9VDD         |         | VDD            |      |
|                                               | VIH(5)  | •Port 74<br>•Port 8                                      | Output N-channel<br>Tr. OFF                                | 4.5 to 6.0 | 0.75VDD        |         | VDD            |      |
|                                               | VIH(6)  | Ports 3,4,5 of<br>CMOS output (Schmitt)                  | Output disable                                             | 4.5 to 6.0 | 0.75VDD        |         | VDD            |      |
|                                               | VIH(7)  | Ports 3,4,5 of open drain output (Schmitt)               | Output disable                                             | 4.5 to 6.0 | 0.75VDD        |         | 13.5           |      |
| Input low                                     | VIL(1)  | Port 0 (Schmitt)                                         | Output disable                                             | 4.5 to 6.0 | VSS            |         | 0.2VDD         |      |
| voltage                                       | VIL(2)  | •Ports 1,2,3,4,5<br>•Ports 72,73 (Schmitt)               | Output disable                                             | 4.5 to 6.0 | VSS            |         | 0.25VDD        |      |
|                                               | VIL(3)  | •Port 70 (Port input/interrupt) •Port 71 • RES (Schmitt) | N-channel Tr.OFF                                           | 4.5 to 6.0 | VSS            |         | 0.25VDD        |      |
|                                               | VIL(4)  | Port 70<br>(Watchdog timer)                              | N-channel Tr.OFF                                           | 4.5 to 6.0 | VSS            |         | 0.8VDD<br>-1.0 |      |
|                                               | VIL(5)  | •Port 74<br>•Port 8                                      | N-channel Tr.OFF                                           | 4.5 to 6.0 | VSS            |         | 0.25VDD        |      |
| Operation cycle time                          | tCYC    |                                                          |                                                            | 4.5 to 6.0 | 0.98           |         | 400            | μs   |
| Oscillation<br>frequency<br>range<br>(Note 1) | FmCF(1) | CF1, CF2                                                 | •6MHz (ceramic resonator oscillation) •Refer to figure 1   | 4.5 to 6.0 |                | 6       |                | MHz  |
| (1,000-1)                                     | FmCF(2) | CF1, CF2                                                 | •1.5MHz (ceramic resonator oscillation) •Refer to figure 1 | 4.5 to 6.0 |                | 1.5     |                |      |
|                                               | FmRC    |                                                          | RC oscillation                                             | 4.5 to 6.0 | 0.3            | 0.8     | 3.0            |      |
|                                               | FsXtal  | XT1, XT2                                                 | •32.768kHz<br>(crystal oscillation)<br>•Refer to figure 2  | 4.5 to 6.0 |                | 32.768  |                | kHz  |

Continue.

| Parameter                                             | Crombol  | Pins     | Conditions                                                        |            |      | Ratings | 3    | unit  |
|-------------------------------------------------------|----------|----------|-------------------------------------------------------------------|------------|------|---------|------|-------|
| Parameter                                             | Symbol   | Pilis    | Conditions                                                        | VDD[V]     | min. | typ.    | max. | ullit |
| Oscillation<br>stabilizing<br>time period<br>(Note 1) | tmsCF(1) | CF1, CF2 | •6MHz<br>(ceramic resonator<br>oscillation)<br>•Refer to figure 3 | 4.5 to 6.0 |      |         |      | ms    |
| ((1000 2)                                             | tmsCF(2) | CF1, CF2 | •1.5MHz (ceramic resonator oscillation) •Refer to figure 3        | 4.5 to 6.0 |      |         |      |       |
|                                                       | tssXtal  | XT1, XT2 | •32.768kHz<br>(crystal oscillation)<br>"Refer to figure 3         | 4.5 to 6.0 |      |         |      | S     |

(Note 1) The oscillation constant is shown on table 1 and table 2.

# 3. Electrical Characteristics at Ta=-30°C to +70°C, VSS=0V

| Parameter                   | Symbol | Pins                                                        | Conditions                                                                                       |            | ]       | Ratings |      | unit  |
|-----------------------------|--------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|---------|---------|------|-------|
| rarameter                   | Symbol | FIIIS                                                       | Conditions                                                                                       | VDD[V]     | min.    | typ.    | max. | uiiii |
| Input high current          | IIH(1) | Ports 3,4,5 at open drain output                            | •Output disable •VIN=13.5V (including off-leakage current of the output Tr.)                     | 4.5 to 6.0 |         |         | 5    | μА    |
|                             | IIH(2) | •Port 0 without pull-up MOS Tr. •Ports 1,2,3,4,5            | •Output disable •Pull-up MOS Tr. OFF. •VIN=VDD (including off-leakage current of the output Tr.) | 4.5 to 6.0 |         |         | 1    |       |
|                             | IIH(3) | •Ports 70,71,72,73<br>without pull-up<br>MOS Tr.<br>•Port 8 | VIN=VDD                                                                                          | 4.5 to 6.0 |         |         | 1    |       |
|                             | IIH(4) | RES                                                         | VIN=VDD                                                                                          | 4.5 to 6.0 |         |         | 1    |       |
| Input low current           | IIL(1) | •Ports 1,2,3,4,5<br>•Port 0 without<br>pull-up MOS Tr.      | •Output disable •Pull-up MOS Tr. OFF. •VIN=VSS (including off-leakage current of the output Tr.) | 4.5 to 6.0 | -1      |         |      |       |
|                             | IIL(2) | •Ports 70,71,72,73<br>without pull-up<br>MOS Tr.<br>•Port 8 | VIN=VSS                                                                                          | 4.5 to 6.0 | -1      |         |      |       |
|                             | IIL(3) | RES                                                         | VIN=VSS                                                                                          | 4.5 to 6.0 | -1      |         |      |       |
| Output high                 | VOH(1) | Ports 0,1,2,3,4,5 at                                        | IOH=-1.0mA                                                                                       | 4.5 to 6.0 | VDD-1   |         |      | V     |
| voltage                     | VOH(2) | CMOS output                                                 | IOH=-0.1mA                                                                                       | 4.5 to 6.0 | VDD-0.5 |         |      |       |
| Output low                  | VOL(1) | Ports 0,1,2,3,4,5                                           | IOL=10mA                                                                                         | 4.5 to 6.0 |         |         | 1.5  |       |
| voltage                     | VOL(2) |                                                             | IOL=1.6mA                                                                                        | 4.5 to 6.0 |         |         | 0.4  |       |
|                             | VOL(3) | Port 70                                                     | IOL=1mA                                                                                          | 4.5 to 6.0 |         |         | 0.4  |       |
|                             | VOL(4) |                                                             | IOL=0.5mA                                                                                        | 4.5 to 6.0 |         |         | 0.4  |       |
| Pull-up MOS<br>Tr. resistor | Rpu    | •Ports 0,1,2,3,4,5<br>•Ports 70,71,72,73                    | VOH=0.9VDD                                                                                       | 4.5 to 6.0 | 15      | 40      | 70   | kΩ    |
| Hysteresis<br>voltage       | VHIS   | •Ports 0,1,2,3,4,5<br>•Ports 70,71,72,73<br>• RES           | Output disable                                                                                   | 4.5 to 6.0 |         | 0.1VDD  |      | V     |
| Pin capacitance             | СР     | All pins                                                    | •f=1MHz •VIN=VSS for all unmeasured terminals. •Ta=25°C                                          | 4.5 to 6.0 |         | 10      |      | pF    |

# 4. Serial Input/Output Characteristics at Ta=-30°C to +70°C, VSS=0V

|               | D           | anamatan                                                        | Symbol   | Pins                 | Conditions                                                   |            |      | Ratings  |                      | unit |
|---------------|-------------|-----------------------------------------------------------------|----------|----------------------|--------------------------------------------------------------|------------|------|----------|----------------------|------|
| Parameter     |             | Symbol                                                          |          | VDI                  |                                                              | min.       | typ. | max.     | uiiit                |      |
|               | k           | Cycle                                                           | tCKCY(1) | SCK0,SCK1            | Refer to figure 5                                            | 4.5 to 6.0 | 2    |          |                      | tCYC |
|               | Input clock | Low Level pulse width                                           | tCKL(1)  |                      |                                                              |            | 1    |          |                      |      |
| Serial clock  | nduI        | High Level pulse width                                          | tCKH(1)  |                      |                                                              |            | 1    |          |                      |      |
| rial          | 상           | Cycle                                                           | tCKCY(2) | SCK0,SCK1            | •Use pull-up                                                 | 4.5 to 6.0 | 2    |          |                      |      |
| Se            | ut clock    | Low Level pulse width                                           | tCKL(2)  |                      | resistor $(1k\Omega)$ in the open drain                      |            |      | 1/2tCKCY |                      |      |
|               | Output      | High Level<br>pulse width                                       | tCKH(2)  |                      | output. •Refer to figure 5                                   |            |      | 1/2tCKCY |                      |      |
| nbut          | Data        | a set-up time                                                   | tICK     | •SI0,SI1<br>•SB0,SB1 | •Data set-up to SCK0,1                                       | 4.5 to 6.0 | 0.1  |          |                      | μs   |
| Serial input  | Data        | a hold time                                                     | tCKI     |                      | •Data hold from SCK0,1 •Refer to figure 5                    |            | 0.1  |          |                      |      |
| Serial output | (Ext        | out delay time<br>ernal clock<br>ing for serial<br>nsfer clock) | tCKO(1)  | •SO0,SO1<br>•SB0,SB1 | •Use pull-up resistor $(1k\Omega)$ in the open drain output. | 4.5 to 6.0 |      |          | 7/12<br>tCYC<br>+0.2 |      |
| Serial        | (Inte       | out delay time<br>ernal clock<br>ing for serial<br>nsfer clock) | tCKO(2)  |                      | •Data hold from SCK0,1 •Refer to figure 5                    |            |      |          | 1/3<br>tCYC<br>+0.2  |      |

# 5. Pulse Input Conditions at Ta=-30°C to +70°C, VSS=0V

| Parameter                  | Symbol             | Pins                                                  | Conditions                              |            |      | Ratings | unit |       |
|----------------------------|--------------------|-------------------------------------------------------|-----------------------------------------|------------|------|---------|------|-------|
| Farameter                  | Symbol             | Fills                                                 | Collations                              | VDD[V]     | min. | typ.    | max. | uiiit |
| High/low level pulse width | tPIH(1)<br>tPIL(1) | •INT0, INT1<br>•INT2/T0IN<br>•INT3                    | •Interrupt acceptable •Timer0-countable | 4.5 to 6.0 | 1    |         |      | tCYC  |
|                            | tPIH(2)<br>tPIL(2) | INT3<br>(The noise rejection clock selected to 1/1.)  | •Interrupt acceptable •Timer0-countable | 4.5 to 6.0 | 2    |         |      |       |
|                            | tPIH(3)<br>tPIL(3) | INT3<br>(The noise rejection clock selected to 1/16.) | •Interrupt acceptable •Timer0-countable | 4.5 to 6.0 | 32   |         |      |       |
|                            | tPIL(4)            | RES                                                   | Reset acceptable                        | 4.5 to 6.0 | 200  |         |      | μs    |

# 6. AD Converter Characteristics at Ta=-30°C to + 70°C, VSS=0V

| Parameter                   | Symbol         | Pins       | Conditions Ratings                                                                                                |                          | s                                                        | unit |                                                           |       |
|-----------------------------|----------------|------------|-------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------|------|-----------------------------------------------------------|-------|
| i arameter                  | Symbol         | FIIIS      | Conditions                                                                                                        | VDD[V]                   | min.                                                     | typ. | max.                                                      | uiiit |
| Resolution                  | N              |            |                                                                                                                   | 4.5 to 6.0               |                                                          | 8    |                                                           | bit   |
| Absolute precision (Note 2) | ET             |            |                                                                                                                   | 4.5 to 6.0               |                                                          |      | ±1.5                                                      | LSB   |
| Conversion time             | tCAD           |            | AD conversion time = $16 \times tCYC$ (ADCR2=0) (Note 3) AD conversion time = $32 \times tCYC$ (ADCR2=1) (Note 3) | 4.5 to 6.0               | 15.68<br>(tCYC=<br>0.98μs)<br>31.36<br>(tCYC=<br>0.98μs) |      | 65.28<br>(tCYC=<br>4.08μs)<br>130.56<br>(tCYC=<br>4.08μs) | μs    |
| Analog input voltage range  | VAIN           | AN0 to AN7 |                                                                                                                   | 4.5 to 6.0               | VSS                                                      |      | VDD                                                       | V     |
| Analog port input current   | IAINH<br>IAINL |            | VAIN=VDD<br>VAIN=VSS                                                                                              | 4.5 to 6.0<br>4.5 to 6.0 | -1                                                       |      | 1                                                         | μΑ    |

<sup>(</sup>Note 2) Absolute precision excepts the quantizing error ( $\pm 1/2$  LSB).

<sup>(</sup>Note 3) The conversion time means the time from executing the AD conversion instruction to setting the complete digital conversion value to the register.

# 7. Current Dissipation Characteristics at Ta=-30 $^{\circ}$ C to +70 $^{\circ}$ C, VSS=0V

| Parameter                                                    | Symbol   | Pins   | Conditions                                                                                                                                    |            |      | Ratings |      | unit |  |
|--------------------------------------------------------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------|------|---------|------|------|--|
| 1 arameter                                                   |          | 1 1115 |                                                                                                                                               | VDD[V]     | min. | typ.    | max. | unit |  |
| Current dissipation<br>during basic<br>operation<br>(Note 4) | IDDOP(1) | VDD    | •FmCF=6MHz Ceramic resonator oscillation •FsXtal=32.768kHz crystal oscillation •System clock: CF oscillation •Internal RC oscillation stops   | 4.5 to 6.0 |      | 13      | 26   | mA   |  |
|                                                              | IDDOP(2) |        | •FmCF=1.5MHz Ceramic resonator oscillation •FsXtal=32.768kHz crystal oscillation •System clock: CF oscillation •Internal RC oscillation stops | 4.5 to 6.0 |      | 7       | 14   |      |  |
|                                                              | IDDOP(3) |        | •FmCF=0Hz (The oscillation stops) •FsXtal=32.768kHz crystal oscillation •System clock: RC oscillation                                         | 4.5 to 6.0 |      | 4       | 10   |      |  |
|                                                              | IDDOP(4) |        | •FmCF=0Hz (The oscillation stops) •FsXtal=32.768kHz crystal oscillation •System clock: 32.768kHz •Internal RC oscillation stops               | 4.5 to 6.0 |      | 4       | 8    |      |  |

Continue.

| Parameter                                       | Symbol     | Pins   | Conditions                                                                                                                                               |            |      | Ratings |      | unit |
|-------------------------------------------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|---------|------|------|
|                                                 | •          | 1 1113 |                                                                                                                                                          | VDD[V]     | min. | typ.    | max. |      |
| Current dissipation<br>in HALT mode<br>(Note 4) | IDDHALT(1) |        | •HALT mode •FmCF=6MHz Ceramic resonator oscillation •FsXtal=32.768kHz crystal oscillation •System clock: CF oscillation •Internal RC oscillation stops   | 4.5 to 6.0 |      | 5       | 10   | mA   |
|                                                 | IDDHALT(2) |        | •HALT mode •FmCF=1.5MHz Ceramic resonator oscillation •FsXtal=32.768kHz crystal oscillation •System clock: CF oscillation •Internal RC oscillation stops | 4.5 to 6.0 |      | 2.2     | 4.6  |      |
|                                                 | IDDHALT(3) |        | •HALT mode FmCF=0Hz (The oscillation stops) •FsXtal=32.768kHz crystal oscillation •System clock: RC oscillation                                          | 4.5 to 6.0 |      | 550     | 1000 | μА   |
|                                                 | IDDHALT(4) |        | •HALT mode FmCF=0Hz (The oscillation stops) •FsXtal=32.768kHz crystal oscillation •System clock: 32.768kHz •Internal RC oscillation stops                | 4.5 to 6.0 |      | 25      | 100  |      |
| Current dissipation                             | IDDHOLD(1) | VDD    | HOLD mode                                                                                                                                                | 4.5 to 6.0 |      | 0.05    | 30   |      |
| in HOLD mode (Note 4)                           | IDDHOLD(2) |        |                                                                                                                                                          | 2.5 to 4.5 |      | 0.02    | 20   |      |

(Note 4) The currents of the output transistors and the pull-up MOS transistors are ignored.

Table 1. Ceramic resonator oscillation recommended constant (main clock)

| Oscillation type       | Maker  | Oscillator    | C1    | C2    | Rf   | Rd         |
|------------------------|--------|---------------|-------|-------|------|------------|
| 12MHz ceramic          | Murata | CSA12.0MTZ    | 33pF  | 33pF  | OPEN | 560Ω       |
| resonator              |        | CSA12.0MTZ    | 39pF  | 30pF  | OPEN | $\Omega$ 0 |
| oscillation            |        | CST12.0MTW    | on    | chip  | OPEN | 560Ω       |
| 3MHz ceramic resonator | Murata | CSA3.00MG040  | 100pF | 100pF | OPEN | 1.5Ω       |
| oscillation            |        | CST3.00MGW040 | on    | chip  | OPEN | 1.5Ω       |

<sup>\*</sup> Both C1 and C2 must use K rank (±10%) and SL characteristics.

Table 2. Crystal oscillation recommended constant (sub clock)

| Oscillation type  | Maker       | Oscillator               | C3   | C4   |
|-------------------|-------------|--------------------------|------|------|
| 32.768kHz crystal | Kyocera     | KF-38G-13P0200           | 18pF | 18pF |
| oscillation       | Seiko Epson | MC-306,C-002RX,32.768kHz | 4pF  | 4pF  |

<sup>\*</sup> Both C3 and C4 must use J rank ( $\pm 5\%$ ) and CH characteristics.

(It is about the application which is not in need of high precision. Use K rank ( $\pm 10\%$ ) and SL characteristics.)

(Notes) •Since the circuit pattern affects the oscillation frequency, place the oscillation-related parts as close to the oscillation pins as possible with the shortest possible pattern length.



Figure 1 Main-clock circuit Ceramic oscillation circuit



Figure 2 Sub-clock circuit Crystal oscillation



Figure 3 Oscillation stable time



(Note) Fix the value of CRES, RRES that is sure to reset until  $200\mu s$ , after Power supply has been over inferior limit of supply voltage.

Figure 4 Reset circuit



Figure 5 Serial input / output test condition



Figure 6 Pulse input timing condition

### Notice for use

- The construction of the one-time programmable microcomputer with a blank built-in PROM makes it impossible for Sanyo to completely factory-test it before shipping. To probe reliability of the programmed devices, the screening procedure shown in the following figure should always be followed.
- It is not possible to perform a writing test on the blank PROM. 100% yield, therefore, cannot be guaranteed.
- Keeping the dry packing

  The environment must be held at a temperature of 30°C or less and a humidity level of 70% or less.
- After opening the packing

The preparation procedures shown in the following figure should always be followed prior to mounting the packages on the substrate. After opening the packing, a controlled environment must be maintained until soldering. The environment must be held at a temperature of 30°C or less and a humidity level of 70% or less. Please solder within 96 hours.

Unused devices should be kept in the dry atmosphere such as inside of desiccator or dry these up before assembling on the board.

a. Shipping with a blank PROM (Programming the data by yourself)



b. Shipping with a programmed PROM (Programming the data by Sanyo)



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of September, 2000. Specifications and information herein are subject to change without notice.