# One-time PROM built-in 8-bit Single Chip Microcontroller ### **Preliminary** ### Overview The LC86P4564 is a CMOS 8-bit single chip microcontroller with One-time PROM for the LC864500 series. This microcontroller has the function and the pin assignment identical to those of the LC864500 series mask ROM version, and has the built-in 64K-byte PROM. ### Package Dimensions unit: mm #### 3128-DIP52S ### **Features** (1) Options switchable by PROM data The option functions of the LC864500 series can be specified by the PROM data. The functions of the trial pieces can be evaluated using mass production board. (2) Internal PROM capacity : 6 65512 bytes (For program) 8192 × 12 bits (For character) (3) Internal RAM capacity 256 bytes The LC86P4564 contains a 65512-byte PROM and a 256-byte RAM. Each size is the maximum capacity of the LC86P4564 mask-ROM series. | Mask ROM version RROM capacity | RAM capacity | |--------------------------------|--------------| | LC864532 32768 bytes | 256 bytes | | LC864528 28672 bytes | 256 bytes | | LC864524 24576 bytes | 256 bytes | | LC864520 20480 bytes | 256 bytes | | LC864516 // 16384 bytes | 256 bytes | | LC864512 12288 bytes | 256 bytes | | LC864508 8192 bytes | 256 bytes | (4) Operating supply voltage (5) Instruction cycle time (6) Operating temperature (7) 4.5 V to 5.5 V (8) 1.0 μs to 366 μs (9) 20°C to +70°C (7) The pin and the package compatible with the LC864500 series mask ROM version (8) Applicable mask ROM version : LC864532/LC864524/LC864520/LC864516/LC864512/LC864508 (9) Factory shipment : DIP52S ### **Usage Notes** When using, take note of the followings. (1) Differences between the LC86P4564 and the LC864500 series | Item | LC86P4564 | LC864532/28/24/20/46/12/08 | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Operation after reset releasing | The option must be set internally within 3 ms after a high-level signal is applied to the reset terminal. In this period options are switched gradually, and after that, the program is executed from 00H of the program counter. | The program is executed from 00H of the program counter as soon as a high-level signal is applied to the reset terminal; | | Operating supply voltage range (V <sub>DD</sub> ) | 4.5 V to 5.5 V | 2.5 V to 6.0 V | | Current drain under normal operation | Refer to 'electrical characteristics' on the semic | onductor news | Port format of the LC86P4564 during the reset is identical to that of the LC864532/28/24/20/16/12/08 The LC86P4564 uses 256-byte spaces addressed 0FF00H to 0FFFH in the program memory to set options. In this way, all options of the LC864500 series cannot be executed. Some of the LC864500 series options, which the LC86P4564 can support are as shown in the table below. #### • LC86P4564 options | Option types | Pins, circuits Contents of the option | |---------------------------------------------------|------------------------------------------------------| | Input/output specifications of input/output ports | Port 0 N-channel open-drain output 2. CMOS output *1 | | | 1. Pull-up MOS transistor provided | | | 2 Puff-up MOS transistor not provided *2 | | | Port 1 / Input : Programmable pull-up MOS transistor | | | Output: N-channel open drain | | | 2. Input : Programmable pull-up MOS transistor | | | Output : CMOS | | Pull-up MOS transistor of | Port 7 1. Pull-up MOS transistor not provided. | | input port. | 2. Pull-up MOS transistor provided. | - \*1) Specified in bit units - \*2) When the "CMOS output" is selected as an output format, the pull-up MOS transistor will be provided, and when the "nchannel open-drain output" is selected, the pull up MOS transistor will not be provided. (2) Option setting program The option data is written with the option specifying program "SU86K.EXE". The option data is linked to the program area by #### (3) ROM space The LC86P4564 and LC864500 series use 256 bytes addressed on 0FF00H to 0FFFFH in the program memory as the option specified data area. The program memory capacity of the series is 65280 bytes addressed on 0000H to 0FEFFH. Note that the capacity of the LC86P4564 user-available PROM is 32768 bytes addressed on 0000H to 7FFFH, because the maximum ROM capacity of the LC864500 series ROM version is 32 K byte. #### How to Use (1) Create a programming data for LC86P4564 Programming data for PROM of the LC86P4564 is required. Debugged evaluation file (EVA file) must be converted to an INTEL-HEX formatted file (HEX file) with file converter program EVA2HEX.EXE. The HEX file is used as the programming data for the LC86P4564. (2) How to program for the PROM The LC86P4564 can be programmed by the general purpose EPROM programmer with an attachment. W86EP4564D • Recommended EPROM programmers are as shown in the table below. | Manufacturer | EPROM programmer | |--------------------|--------------------| | Advantest | R4945, R4944 | | Andou | AF-9704 | | AVAL | PKW-1100, PKW-3000 | | Minato electronics | MODEL1890A | - The "27010 (Vp-p = 12.5 V) Intel high speed programming" mode requires to be used for writing. The storage area addressed "0 to 13FFFH" requires to be selected for address setting and the jumper (DASEC) must be set to 'OFF' at programming. - (3) How to use the data security function "Data security" is the function to prevent the EPROM data from being read out. The following is the process in order to execute the data security. - 1. Set the jumper of attachment 'ON'. - 2. Program again. The EPROM programmer will display an error. The error indication means normal activity of the data security. It does not mean a trouble of the EPROM programmer or the LSI. #### Notes - Data security is not executed when the data of all address have 'FF' at sequence 2 above. - Data security cannot be executed by programming the sequential operation "BLANK=>PROGRAM=>VERIFY" at sequence 2 above. - · Set the jumper 'OFF' after executing the data security ### **Pin Assignment** ### **System Block Diagram** ### **Pin Description** ### Pin Description Table | Pin name | Pin No. | I/O | Function description | Option | PROM mode | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DVSS | 9 | _ | Negative power supply for digital circuit | gerti | | | CF1 | 10 | ı | Input for ceramic oscillator | 2 1 | | | CF2 | 11 | 0 | Output for ceramic oscillator | | | | DVDD | 12 | _ | Positive power supply for digital circuit | 11 | 27 Way 7 / | | RES | 17 | ı | Reset | // 4 | W A. V // | | LC1 | 18 | I | LC oscillation circuit input | 11 m.V | | | LC2 | 19 | 0 | LC oscillation circuit output | // 🧸 🤏 | <u> </u> | | FILT | 20 | 0 | Filter for PLL | | <u> </u> | | AVDD | 21 | _ | Positive power supply for analog circuit | | | | AVSS | 22 | _ | Negative power supply for analog circuit | | John John Committee Commit | | DA0 | 23 | I/O | DA0 output/General purpose I/O port | | P. Commission of the Commissio | | DA1 | 24 | I/O | DA1 output/General purpose I/O port | / 2002 1/2 | <b>*</b> | | VS | 25 | I | Vertical synchronization signal input | | | | HS | 26 | I | Horizontal synchronization signal in put | | | | R | 27 | 0 | Red (R) output of RGB image output | | A4 (*1) | | G | 28 | 0 | Green (G) output of RGB image output | | A5 (*1) | | В | 29 | 0 | Blue (B) output of RGB image output | <u> </u> | A6 (*1) | | BL | 30 | 0 | Fast blanking control signal TV image signal or ØSD image signal | | A7 (*1) | | | | | selecting | 11 | | | PWM0 | 31 to 40 | 0 | PWM0 to PWM9 output<br>15V withstand | | PWM 0 to PWM 8: | | to PWM9 | | | 15V Withstand | | A8 to A16 (*1)<br>PWM 9 : fixed to "L" | | Port0 | | | 8-bit Input/output port | Pull-up resistor | 1 WW 5 . HACG to E | | P00 to P07 | 45 to 52 | I/O | Input/output can be specified in nibble | provided/not provided | | | 1 00 10 1 07 | 40 10 02 | ., 0 | units // | | | | | | | HOLD release input | Output Format | | | | | j. | Interrupt input | CMOS/Nch-OD | | | Port1 | | direct of the same | 8-bit input/output port | Output Format | D0 to D7 (*2) | | P10 to P17 | 1 to 8 | I/O | Input/output can be specified in bit units. | CMOS/Nch-OD | | | | | فقائد ا | Other functions | | | | | A de la companya della companya della companya de la companya della dell | | P10 SIO0 data output | | | | | j j | | P11 SIO0 data input /bus input/output | | | | l pot pl | | - 130A | P12 SIGO clock input/output | | | | Jet de la company | 40 | 44 | P17 Timer 1 (PWM) output | | | | | | Sec. | | | | | Terminal | No. | I/O | | Functio | n descriptio | n | Option PROM mode | | | | | |------------|----------|-----|------------------|----------------------------------|---------------|----------------|---------------------------------|--|--|--|--| | Port7 | | | 4-bit input port | | | | Pull-up resistor P70 : VPP (*3) | | | | | | P70 | 41 | I/O | Other | function | | | provided/ P71 : DASEC (*4) | | | | | | P71 to P73 | 42 to 44 | ı | P70 | INT0 input/l | HOLD releas | se input/ | not provided P72 : OE (*5) | | | | | | | | | | n-ch transist | or output for | watchdog timer | (in bit units) P73 : OE (*6) | | | | | | | | | P71 | INT1 input/l | HOLD releas | e input | | | | | | | | | | P72 | INT2 input/t | imer 0 even | t input | | | | | | | | | | P73 | INT3 input ( | noise reject | on filter | | | | | | | | | | | attached inp | out/timer 0 e | vent input | | | | | | | | | | Interru | ıpt receiver | format vector | or address | | | | | | | | | | | Rise | Fall | Rise/Fall | H level L lével Vector | | | | | | | | | INT0 | enable | enable | disable | enable enable 03H | | | | | | | | | INT1 | enable | enable | disable | enable enable 08H | | | | | | | | | INT2 | enable | enable | enable | disable disable 13H | | | | | | | | | INT3 | enable | enable | enable | disable disable 1BH | | | | | | Port9 | | | 4-bit ir | nput port | | | A0 to A3 (*1) | | | | | | P90 to P93 | 13 to 16 | ı | Other | Other function | | | | | | | | | | | | A/D co | D converter input port (4 lines) | | | | | | | | - \*1 An $\rightarrow$ Address input - \*2 Data I/O - \*3 Power for programming - \*4 Memory select input/output for data security - \*5 Output enable input - \*6 Chip enable input - O All of port options except the pull-up resistor option of Port O can be specified in bit units. - O When the "CMOS output" is selected for port 0 as an output format, the pull-up resistor will be provided, and when the "n-channel open-drain output" is selected, the pull-up resistor will not be provided. - Whichever the "CMOS" or the "n-channel open-drain" output format is selected, the programmable pull-up resistor will be provided. - Port states during reset | Terminal | I/O | Pull-up resistor status at selecting pull-up option | |----------|-------|-----------------------------------------------------| | Port 0 | Input | Pull-up resistor OFF, ON after reset release | | Port 1 | Input | Programmable pull-up resistor OFF | | Port 7 | Input | Fixed pull-up resistor provided | \* AVDD and AVSS are the power supply terminals for the analog operation block. DVDD and DVSS are the power supply terminals for the digital operation block. Connect as shown in the following figure to reduce the mutual noise influence. ### **Specifications** ### 1. Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0$ V | Parameter | | Symbol | Pins | Conditions | | a de la companya | Ratings | 3 | Unit | |---------------------------|---------------------------|-------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|----------|----------------------|------| | | | | | | V <sub>DD</sub> [V] | min / | typ | max | | | Supply vo | oltage | V <sub>DD</sub> max | DVDD, AVDD | DVDD = AVDD | | -0.3 | <u> </u> | +7.0 | V | | Input volta | age | V <sub>I</sub> (1) | • P71, 72, 73<br>• Port 9<br>• RES, HS, VS | | ge de de de | -0.3 | | V <sub>DD</sub> +0.3 | | | Output vo | oltage | V <sub>O</sub> (1) | R, G, B, BL, FILT | | | +0.3 | 36, 25 | V <sub>DD</sub> +0.3 | | | | | V <sub>O</sub> (2) | PWM0 to PWM9 | g de la companya | / 8 | -0.3 | | <i>A</i> +15 | | | Input/outp | out | V <sub>IO</sub> (1) | Ports 0, 1, P70<br>DA0, 1 | | | -0.3 | | ∛ <sub>DD</sub> +0.3 | | | High-<br>level<br>output | Peak<br>output<br>current | I <sub>OPH</sub> (1) | Ports 0, 1 | Pull-up MOS transistor output At each pin | | | | | mA | | current | | I <sub>OPH</sub> (2) | Ports 0, 1<br>DA0, 1 | CMOS output At each pin | | 1-4 | | | | | | | I <sub>OPH</sub> (3) | R, G, B, BL | CMOS output At each pin | | <b>–</b> 5 | | | | | | Total | ΣI <sub>OAH</sub> (1) | Port 1 | The total of all pins | 11 | -10 | | | | | | output<br>current | ∑I <sub>OAH</sub> (2) | Port 0 | The total of all pins | 11 | -10 | | | | | | current | ∑I <sub>OAH</sub> (3) | R, G, B, BL | The total of all pins | 1 | -15 | | | | | Low- | Peak | I <sub>OPL</sub> (1) | Ports 0, 1 DA0, 1 | At each pin | | | | 20 | | | level | output<br>current | I <sub>OPL</sub> (2) | P70 // ( | At each pin | | | | 30 | | | output<br>current | current | I <sub>OPL</sub> (3) | • R, G, B, BL<br>• PWM0 to PWM9 | At each pin | | | | 5 | | | | Total | $\Sigma I_{OAL}$ (1) | Port 0 | The total of all pins | | | | 40 | | | | output<br>current | $\Sigma I_{OAL}$ (2) | Port 1, P70 | The total of all pins | | | | 40 | | | | Current | ∑I <sub>OAL</sub> (3) / | R, G, B, <b>B</b> L | The total of all pins | | | | 15 | | | | | ΣI <sub>OAL</sub> (4) | PWM0 to PWM9 | The total of all pins | | | | 30 | | | Allowable dissipatio | n | Pd max | DIP52S | Ta = −30 to +70°C | | | | 430 | mW | | Operating temperaturange | ure | Topr | | | | -30 | | +70 | °C | | Storage<br>temperaturange | ıre | <b>Ts</b> tg | | | | -55 | | +150 | | The same level voltage must be applied to both DVSS and AVSS. The same level voltage must be applied to both DVDD and AVDD. $V_{SS} = DVSS = AVSS$ $V_{DD} = DVDD = AVDD$ ### 2. Allowable Operating Range at $Ta=-30^{\circ}C$ to $+70^{\circ}C,~V_{SS}=0~V$ | Parameter | neter Symbol Pins Co | | Conditions | | | Ratings | i | Unit | |--------------------------------|----------------------|-----------------------------------------------------------------------|-------------------------------------------|-------------------|----------------------|---------|---------------------|------| | | | | | $V_{DD}[V]$ | min | typ | max | | | Operating supply voltage range | $V_{DD}$ | DVDD, AVDD | 0.98 μs ≤ tCYC<br>tCYC ≤ 1.02 μs | | 4.5 | | 5.5 | V | | Hold voltage | V <sub>HD</sub> | DVDD, AVDD | RAMs and the registers held at HOLD mode. | 1 | 2.0 | | 5.5 | | | High-level input | V <sub>IH</sub> (1) | Port 0 (Schmitt) | Output disable | 4.5 to 5.5 | 0.6V <sub>DD</sub> | | , Vpp | | | voltage | V <sub>IH</sub> (2) | <ul> <li>Port 1 (Schmitt)</li> <li>P72, 73</li> <li>HS, VS</li> </ul> | Output disable | 4.5 to 5.5 | 0.75V <sub>EID</sub> | | <b>V</b> DD | | | | V <sub>IH</sub> (3) | • P70 port input / interrupt • P71 • RES (Schmitt) | Output n-channel transistor OFF | 4.5 to <b>5.5</b> | 0.75Vbb | | VDD | | | | V <sub>IH</sub> (4) | P70 Watchdog timer input | Output n-channel transistor OFF | 4.5 to 5.5 | V <sub>DD</sub> -0.5 | | V <sub>DD</sub> | | | | V <sub>IH</sub> (5) | Port 9 DA0, 1<br>port input | | 4.5 to 5.5 | 0.7 V <sub>DD</sub> | | $V_{DD}$ | | | Low-level input | V <sub>I</sub> ∟(1) | Port 0 (Schmitt) | Output disable | 4.5 to 5.5 | Vss | | 0.2V <sub>DD</sub> | | | voltage | V <sub>IL</sub> (2) | • Port 1 (Schmitt)<br>• P72, 73<br>• HS, VS<br>• Port 9 | Output disable | 4.5 to 5.5 | Vss | | 0.25V <sub>DD</sub> | | | | V <sub>IL</sub> (3) | • P70 port input<br>/ interrupt<br>• P71<br>• RES (Schmitt) | N-channel transistor<br>OFF | 4.5 to 5.5 | Vss | | 0.25V <sub>DD</sub> | | | | VıL(4) | P70//<br>Watchdog timer input | N-channel transistor<br>OFF | 4.5 to 5.5 | Vss | | 0.6V <sub>DD</sub> | | | | V <sub>IL</sub> (5) | Port 9 DA0, 1<br>Port input | | 4.5 to 5.5 | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | | | Operation | tCYC(1) | | QSD function | 4.5 to 5.5 | 0.98 | 1 | 1.02 | μs | | cycle time | tCYC(2) | And the second | No OSD function | 4.5 to 5.5 | 0.98 | | 30 | | | Parameter | Symbol | Pin | Conditions | | | Ratings | | Unit | |-----------------------------------------------|--------|----------|----------------------------------------------------------------|---------------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | V <sub>DD</sub> [V] | min | typ | max | | | Oscillation<br>frequency range<br>(Note 1) | FmCF | CF1, CF2 | 12 MHz<br>(ceramic resonator oscillation)<br>Refer to Figure 1 | 4.5 to 5.5 | 11.76 | 12 | 12.24 | MHz | | | FmLC | LC1, LC2 | 14.11 MHz (LC oscillation)<br>Refer to Figure 2 | 4.5 to 5.5 | | 14.11 | No. of the State o | | | | FmRC | | RC oscillation | 4.5 to 5.5 | / × 0.4 | 0.8 | 2:0 | The state of s | | Oscillation<br>stable time<br>period (Note 2) | tmsCF | CF1, CF2 | 12 MHz<br>(ceramic resonator oscillation)<br>Refer to Figure 3 | 4.5 to 5.5 | | 0.02 | , 0.2 | ms | (Note 1) Refer to Table 1 and Table 2 for the oscillation constant. (Note 2) The oscillation stable time is a period necessary for the oscillation to be stable after the power first applied, the HOLD mode released and the main-clock oscillation stop instruction released. Refer to the Figure 3 for details. ### 3. Electrical Characteristics at $Ta = -30^{\circ}C$ to $+70^{\circ}C$ , $~V_{SS} = 0~V$ | Parameter | Symbol | Pins | Conditions | , | | Ratings | 3 | Unit | |-----------------------------------------|---------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|--------------------|-----|------| | | | | | V <sub>DD</sub> [V] | min | typ | max | | | Input high-<br>level current | Ін(1) | Port 1 DA0, 1 Port 0 without pull-up MOS transistor | Output disable Pull-up MOS transistor OFF V <sub>IN</sub> = V <sub>DD</sub> (including the off-leakage current of the output transistor) | 4.5 to 5.5 | | | 1 | μА | | | І <sub>ІН</sub> (2) | Port 7 without pull-up MOS transistor Port 9 RES HS, VS | V <sub>IN</sub> = V <sub>DD</sub> | 4,5 to 5.5 | | | | | | Input low-<br>level current | I <sub>IL</sub> (1) | Port 1 DA0, 1 Port 0 without pull-up MOS transistor | Output disable Pull-up MOS transistor OFF V <sub>IN</sub> = V <sub>SS</sub> (including the offsleakage current of the output fransistor) | 4.5.00 \$.5 | | | | | | | I <sub>IL</sub> (2) | Port 7 without pull-up MOS transistor Port 9 | V <sub>i</sub> N ≠ V <sub>SS</sub> | 4.5 to 5.5 | -1 | | | | | | I <sub>IL</sub> (3) | • <u>RES</u><br>• HS, VS | V <sub>IN</sub> = V <sub>SS</sub> | 4.5 to 5.5 | -1 | | | | | Output high-<br>level voltage | V <sub>OH</sub> (1) | CMOS output of ports 0, 1 DA0, 1 | J <sub>OH</sub> = -1.0 mA | 4.5 to 5.5 | V <sub>DD</sub> -1 | | | V | | | Vон(2) | R, G, B, BL | l <sub>OH</sub> = –0.1 mA | 4.5 to 5.5 | V <sub>DD</sub> -0.5 | | | | | Output low- | Vol(1) | Ports 0, 1 | I <sub>OL</sub> = 10 mA | 4.5 to 5.5 | | | 1.5 | | | level voltage | VoL(2) | Ports 0, 1 DAQ, 1 | • I <sub>OL</sub> = 1.6 mA<br>• The total current of<br>the ports 0, 1 is not<br>over 40 mA. | 4.5 to 5.5 | | | 0.4 | | | | Vol(3) | • R, G, B, BL<br>• PWM0 to PWM9 | IoL = 3.0 mA The current of any pin is 3 mA or less. | 4.5 to 5.5 | | | 0.4 | | | | Vo <sub>L</sub> (4) | P70 // | I <sub>OL</sub> = 1 mA | 4.5 to 5.5 | | | 0.4 | | | Pull-up MOS<br>transistor<br>resistance | Rpu | • Ports 0, 1<br>• Port 7 | VoH = 0.9 VDD | 4.5 to 5.5 | 13 | 38 | 80 | kΩ | | Output off | loff | PWM0 to PWM9 | V <sub>OUT</sub> = 13.5 V | 4.5 to 5.5 | | | 5 | μА | | Hysteresis<br>voltage | Valis | Ports 0, 1 Port 7 RES HS, VS | Output disable | 4.5 to 5.5 | | 0.1V <sub>DD</sub> | | V | | Parameter | Symbol | Pins | Conditions | | | Ratings | | Unit | |-----------------|--------|----------|----------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------|------------------|------| | | | | | V <sub>DD</sub> [V] | min | typ | max | | | Pin capacitance | СР | All pins | <ul> <li>f = 1 MHz</li> <li>Unmeasured input pins<br/>are set to V<sub>SS</sub> level.</li> <li>Ta = 25°C</li> </ul> | 4.5 to 5.5 | | 10 | Marie Mariaco S. | pF | ## 4. Serial Input/Output Characteristics at Ta = $-30^{\circ}$ C to $+70^{\circ}$ C , $V_{SS} = 0$ V | | Parameter | | Symbol | Pins | Conditions | | | Ratings | ; /// | Unit | |---------------|-------------|--------------------------------------|----------|---------|-------------------------------------------------------------------------|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------| | | | | | | | /V <sub>DD</sub> [V] & | min | typ | max | | | | | Cycle | tCKCY(1) | • SCK0 | Refer to Figure 5 | 4.5 to <b>5.5</b> | 2 | | <i>A</i> | tCYC | | | Input clock | Low-level pulse width | tCKL(1) | • SCLK0 | | 4.5 to 5.5 | 7 | J. J | | | | Serial clock | ıdul | High-level pulse width | tCKH(1) | | | 4.5 to 5.5 | 1 | A STATE OF THE STA | | | | ial | × | Cycle | tCKCY(2) | • SCK0 | Use a pull-up | 4:5 to 5.5 | /2/ | | | | | Sei | ut clock | Low-level pulse width | tCKL(2) | • SCLK0 | resistor (1 kΩ) when open-drain | 4.5 to 5.5 | | 1/2tCKCY | | | | | Output | High-level pulse width | tCKH(2) | z.W | output<br>•Refer to Figure 5 | 4.5 to 5.5 | | 1/2tCKCY | | | | input | Data | set-up time | tICK | SIO SIO | Synchronized with<br>the rising edge of | 4.5 to 5.5 | 0.1 | | | μs | | Serial input | Data | a hold time | tCKI | | SCK0. • Refer to Figure 5 | 4.5 to 5.5 | 0.1 | | | | | utput | (Ext | out delay time<br>ernal<br>al clock) | tCKO(1) | S00 | Use a pull-up resistor (1kΩ) when open-drain output. | 4.5 to 5.5 | | | 7/12tCYC<br>+0.2 | μs | | Serial output | (Inte | out delay time<br>rnal<br>al clock) | tCKO(2) | | Synchronized with<br>the falling edge of<br>SCK0. Refer to Figure 5 | 4.5 to 5.5 | | | 1/3tCYC<br>+0.2 | | ### 5. Pulse Input Conditions at $Ta = -30^{\circ}C$ to $+70^{\circ}C$ , $V_{SS} = 0$ V | Parameter Symbo | | Pins | Conditions | | Ratings | | | Unit | |----------------------------|--------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------|---------|-------------|-------|------| | | | | | V <sub>DD</sub> [v] | min | typ | max | | | High/low level pulse width | tPIH(1)<br>tPIL(1) | • INT0, INT1<br>• INT2/T0IN | <ul><li>Interrupt factor flag settable.</li><li>Timer and counter 0 pulse-countable.</li></ul> | 4.5 to 5.5 | 18 | | | tCYC | | | tPIH(2)<br>tPIL(2) | INT3/T0IN<br>(The noise rejection<br>filter time constant<br>is 1/1) | <ul> <li>Interrupt factor flag settable.</li> <li>Timer and counter 0 pulse-countable.</li> </ul> | 4.5 to 5.5 | 2 | | | | | | tPIH(3)<br>tPIL(3) | INT3/T0IN<br>(The noise rejection<br>filter time constant<br>is 1/16) | Interrupt factor flag settable. Timer and counter 0 pulse-countable. | 4,5 to 5.5 | 32 | | | | | | tPIL(4) | RES | Reset acceptable | 4.5 to 5.5 | 200 | Jan Barrier | | μs | | | tPIH(5)<br>tPIL(5) | HS, VS | Display position can be controlled Each active edge of HS, VS must be set apart more than 11CYC. Refer to Figure 7 | 4.5 to 5.5 | 10 | | | tCYC | | Rise/fall time | tTHL<br>tTLH | HS | Refer to Figure 7 | 4.5 to 5.5 | | | 500 | ns | | Horizontal pull-in range | FH | HS | The monitor point in Figure 10 is 1/2 V <sub>DD</sub> | 4.5 to 5.5 | 15.23 | 15.73 | 16.23 | kHz | # 6. A/D Converter Characteristics at Ta = $-30^{\circ} \rm C$ to $470^{\circ} \rm C$ , $V_{SS} = 0~\rm V$ | Parameter | Symbol | Pins | Conditions | | | Ratings | 3 | Unit | |----------------------------|---------------------|-----------------------------------------|------------------------------------|---------------------|-----------------|---------|-----------------|------| | | | | | V <sub>DD</sub> [V] | min | typ | max | | | Resolution | N / | | | 4.5 to 5.5 | | 4 | | bit | | Absolute precision | / <b>E</b> T | (Note 3) | | 4.5 to 5.5 | | ±1/4 | ±1/2 | LSB | | Conversion time | */tCAD | After the Vref | 1 bit conversion time = | 4.5 to 5.5 | | | 1.96 | μs | | | | selected till the conversion completed. | 2tCYC | | | | | | | Reference current | IREF | | (Regulate the ladder resistor) | 4.5 to 55 | | 1.0 | 2.0 | mA | | Analog input voltage range | Vain | ANO to AN3 | | 4.5 to 5.5 | V <sub>SS</sub> | | V <sub>DD</sub> | V | | Analog port input | l <sub>AINH</sub> | <b>F</b> | V <sub>AIN</sub> = V <sub>DD</sub> | 4.5 to 5.5 | | | 1 | μΑ | | current | l <sub>AinL</sub> / | | Vain = Vss | 4.5 to 5.5 | -1 | | | | Note 3: Absolute precision excepts quantizing error (±1/2LSB). ### 7. D/A Converter Characteristics at $Ta=-30^{\circ}C$ to $+70^{\circ}C,~V_{SS}=0~V$ | Parameter | Symbol | Pins | Conditions | | | Ratings | | Unit | |----------------------------|-------------------|------------|----------------------|---------------------|----------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | | | V <sub>DD</sub> [V] | min 🦽 | typ | max | | | Resolution | NDA | | | 4.5 to 5.5 | g <sup>ter</sup> g <sup>th</sup> | 7 | | bit | | Absolute precision | ETDA | | 7 bits mode (Note 4) | 4.5 to 5.5 | Jack Jack | ±2.0 | V1.20 | LSB | | Settling time | tSDA | | (Note 5) | 4.5 to 5.5 | | 1.0 | The Bulleton Brillian | μs | | Analog input voltage range | V <sub>AOUT</sub> | DA0 to DA1 | | 4.5 to 5.5 | Vss | | V <sub>DD</sub> | V | | Output resistor | RODA | | (Note 6) | 4.5 to 5.5 | | 8 | the state of s | kΩ | Note 4: The $\pm 1/2$ -LSB quantization error is not included. (No load.) Note 5: Settling time refers to the time from when the D/A conversion instruction is executed to when the analog voltage output corresponding to the digital voltage on the specific port is generated. Note 6: D/A data = 80H ### 8. Current Drain Characteristics at Ta = $-30^{\circ}$ C to $+20^{\circ}$ C , $v_{ss} = 0$ V | | | | | in w | ji ji | - · · · | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|---------|---------|-----|------| | Parameter | Symbol | Pins | Conditions | 1 1 1 1 | <i></i> | Ratings | | Unit | | | | | | V <sub>DD</sub> .{V} | min | typ | max | | | Current drain during | I <sub>DDOP</sub> (1) | DVDD, AVDD | • FmCF = 12 MHz | 4.5 to 5.5 | | 21 | 32 | mA | | basic operation | | | when ceramic | 11 | | | | | | (Note 7) | | ر محمل المحمل | oscillation | | | | | | | | | John Market | • FmLC = 14.11MHz | J. | | | | | | | | | when LC oscillation | | | | | | | | | 11 | * System clock : | | | | | | | | | 11 1 | 12 MHž | | | | | | | | | | <ul> <li>Internal RC</li> <li>when oscillation stops</li> </ul> | | | | | | | | de de la companya | | 20a. / / | | | | | | | Current drain in | I <sub>DDHALT</sub> (1) | DVDD, AVDD | • HALT møde | 4.5 to 5.5 | | 5 | 10 | mA | | HALT mode | at pri | | • FmCF = 12 MHz | | | | | | | (Note 7) | 1 | | when ceramic | | | | | | | | | | oscillation • FmLC = 0 Hz | | | | | | | | // ' | | when oscillation stops) | | | | | | | | // 400 | | System clock : | | | | | | | | | Pos. 7, | 12 MHz | | | | | | | | | 4 // | Internal RC | | | | | | | | / w | 4 // | when oscillation stops. | | | | | | | Let the second | Idohalt(2) | DVDD, AVDD | HALT mode | 4.5 to 5.5 | | 400 | 800 | μΑ | | | IDBRALI(2) | 177 | • FmCF = 0 MHz | 4.0 10 0.0 | | 400 | 000 | μ/ ( | | AND THE PARTY OF T | | | (when oscillation stops) | | | | | | | J. J | | | • FmLC = 0 Hz | | | | | | | | | set of | (when oscillation stops) | | | | | | | | | | System clock : | | | | | | | // 4 | | | Internal RC | | | | | | | Current drain in | I <sub>DDHO£D</sub> (1) | DVDD, AVDD | HOLD mode | 4.5 to 5.5 | | 0.05 | 20 | μА | | HOLD mode | 77' | Í | All oscillation stops. | | | | | | | (Note 7) | IpoHold(2) | | | | | | | | Note 7: The current into the output transistors and the pull-up MOS transistors are ignored. | Oscillation type | Manufacturer | Oscillator | C1 | C2 | |--------------------------|--------------|------------|-------|---------| | 12 MHz ceramic resonator | Murata | CSA12.0MTZ | 33 pF | 33 pF | | oscillation | | CST12.0MTW | on | chip | | | Kyocera | KBR-12.0M | 47 pF | 47 pF 🧷 | <sup>\*</sup> Both C1 and C2 must use an K rank (±10%) and an SL characteristics. Table 1 Ceramic Resonator Oscillation Guaranteed Constant (main-clock) | Oscillation type | L | C3 | Ç4 | |--------------------------|---------------------------|-------|-----------------| | 14.11 MHz LC oscillation | 4.7 μΗ | 33 pF | 45 pF (Trimmer) | | | 4.7 μH ±10%<br>(Variable) | 33 pH | 33 pH | <sup>\*</sup> See Figures 11 and 12. ### Table 2 LC Oscillation Guaranteed Constant (OSD clock) - (Notes) Since the circuit pattern affects the oscillation frequency, place the oscillation-related parts as close to the oscillation pins as possible with the shortest possible pattern length. - If you use other oscillators herein, we provide no guarantee for the characteristics. - Adjust the voltage of monitor point in Figure 10 to 1/2 V<sub>DD</sub>±10% by the LC oscillation constant 'L' or 'C' to lock the PLL circuit. Figure 1 Ceramic Oscillation Figure 2 LC Oscillation Figure 4 Reset Circuit Figure 8 Recommended Interface Circuit Figure 10 FILT Recommended Circuit (Note) • Place the parts connected FILT terminal as close to the FILT as possible with the shortest pattern length on the board. Figure 11 FILT-LC Oscillation Frequency(1) Figure 12 FILT-LC Oscillation Frequency(2) - Any and all SANYO products described of contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described of contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein - herein. Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of May, 1998. Specifications and information herein are subject to change without notice.