# LC82102, LC82102W # Image-Processing LSI for Fax, Copier and OCR Products ## **Preliminary** #### Overview The LC82102 and LC82102W convert analog video signals from CCD or contact image sensors to high-quality binary video data. The LC82102/W converts the input analog data to multi-valued data and uses two-dimensional filtering and an error diffusion technique that produces high-quality images to produce a two-valued image. Finally, the LC82102 reduces the image in the main and subsidiary scan directions. The LC82102 requires absolutely no external memory since it limits the number of pixels processed to 2040 per line. This LSI can implement the image processing used by FAX, copier and OCR products. #### **Features** - Number of pixels processed: 2040 pixels/line - Processing speed: 500 ns/pixel maximum (when the CLKIN input frequency is 32 MHz) - Built-in 8-bit A/D converter (includes a sensor signal delay adjustment function) - Built-in 6-bit D/A converter for setting the A/D converter high reference potential - Sensor drive circuit (supports CCD and all CIS types) - Digital clamp (single-point clamp, even/odd clamp) - Distortion correction (white correction: 8-pixel averaging correction, black correction: black correction subtraction data setting) - Gamma correction (supports user-defined curves) - Simple binary-conversion processing (fixed threshold level, density-adaptive threshold level) - Intermediate processing error diffusion (64 levels) - Image reduction (thinning, fine black line retaining, fine white line retaining) - Single-voltage 5 V supply and low power due to CMOS process fabrication #### **Package Dimensions** unit: mm #### 3159-QFP64E unit: mm #### 3190-SQFP64 ## **Specifications** ## Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , GND = 0 V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|-------------------------------------|------------------------------|-------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | | -0.3 to +7.0 | V | | Maximum I/O voltages | V <sub>I</sub> , V <sub>O</sub> max | | -0.3 to V <sub>DD</sub> + 0.3 | V | | Allowable power dissipation | Pd max | Ta ≤ 70°C | 350 | mW | | Operating temperature | Topr | | -30 to +70 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | | Soldering conditions | | Hand soldering: 3 seconds | 350 | °C | | Soldering conditions | | Reflow soldering: 10 seconds | 235 | °C | ## Allowable Operating Ranges at $Ta = -30 \text{ to } +70^{\circ}\text{C}$ , GND = 0 V | Parameter | Symbol | Conditions | min | typ | max | Unit | |----------------|-----------------|------------|-----|-----|-----------------|------| | Supply voltage | V <sub>DD</sub> | | 4.5 | | 5.5 | V | | Input voltage | V <sub>IN</sub> | | 0 | | V <sub>DD</sub> | V | ## DC Characteristics at Ta = -30 to +70°C, GND = 0 V, $V_{DD}$ = 4.5 to 5.5 V | Parameter | Symbol | Conditions | min | typ | max | Unit | |---------------------------|-----------------|---------------------------|------|-----|------|------| | Input high level voltage | V <sub>IH</sub> | | 2.2 | | | ٧ | | Input low level voltage | $V_{IL}$ | | | | 0.8 | V | | Input leakage current | ΙL | $V_{IN} = V_{DD}, V_{SS}$ | -25 | | +25 | μA | | Output high level voltage | V <sub>OH</sub> | $I_{OH} = -3 \text{ mA}$ | 2.4 | | | V | | Output low level voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3 mA | | | 0.4 | V | | Output leakage current | ΙL | For high-impedance output | -100 | | +100 | μA | | Current drain | $I_{DD}$ | CLKIN = 32 MHz | | 40 | 70 | mA | ## **Analog Characteristics** | Parameter | Symbol | Conditions | min | typ | max | Unit | | | |--------------------------------------------------------------------|-----------------|------------|-----|-----|-----|------|--|--| | [D/A Converter] | [D/A Converter] | | | | | | | | | Resolution | | | | 6 | | bit | | | | Internal resistance | | | | 5.0 | | kΩ | | | | [A/D Converter] when ADREFL = 0 V, and the ATAP potential is 4.2 V | | | | | | | | | | Resolution | | | | 8 | | bit | | | | Linearity error | | | | | ±1 | LSB | | | | Differential linearity error | | | | | ±1 | LSB | | | | Internal resistance | | | | 300 | | Ω | | | ## **Block Diagram** #### **Pin Functions** Type: I: Input pin, O: Output pin, B: Bidirectional pin, P: Power supply pin, NC: No connection | Pin No. | Symbol | I/O | Function | |---------|------------------|-----|----------------------------------| | 1 | D7 | В | | | 2 | D6 | В | | | 3 | D5 | В | | | 4 | D4 | В | CPU interface data bus | | 5 | D3 | В | D7 is the MSB and D0 is the LSB. | | 6 | D2 | В | | | 7 | D1 | В | | | 8 | D0 | В | | | 9 | DGND | Р | Digital system ground | | 10 | DV <sub>DD</sub> | Р | Digital system power supply | | 11 | A8 | I | | | 12 | A7 | I | | | 13 | A6 | I | CPU interface address bus | | 14 | A5 | I | A8 is the MSB and A0 is the LSB. | | 15 | A4 | I | | | 16 | A3 | I | | | 17 | DGND | Р | Digital system ground | | 18 | A2 | ı | | | 19 | A1 | I | CPU interface address bus | | 20 | A0 | ı | | Continued on next page. ## LC82102, LC82102W #### Continued from preceding page. Type: I: Input pin, O: Output pin, B: Bidirectional pin, P: Power supply pin, NC: No connection | Pin No. | Symbol | I/O | Function | |---------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | WR | 1,0 | CPU interface write signal | | 22 | RD | <u> </u> | CPU interface read signal | | 23 | ME | <u> </u> | CPU interface memory enable signal | | 24 | DV <sub>DD</sub> | P | Digital system power supply | | 25 | CLKIN | <u> </u> | System clock input | | 26 | TEST | <u> </u> | Test pin (Connect to ground in normal use.) | | 27 | ĪOE | <u> </u> | CPU interface I/O enable signal | | 28 | MCS | <u> </u> | CPU interface memory chip select signal | | 29 | ĪOCS | + - | CPU interface I/O chip select signal | | 30 | ICLK | <u> </u> | External sampling point signal input | | 31 | TRIG | + - | External trigger signal input | | 32 | RESET | + - | System reset | | 33 | SAMP/LININT | 0 | A/D converter sampling point monitor signal output/LINE signal output | | 34 | AP3 | 0 | 7 V D CONTON COUNTY IN COUNTY | | 35 | AP2 | 0 | General-purpose analog ports | | 36 | AGND | P | Digital system ground | | 37 | ADREFL | + | A/D converter low reference voltage | | 38 | DAREFL | <u> </u> | D/A converter low reference voltage | | 39 | AIN | + - | Sensor signal input | | 40 | TEMP | + - | Temperature signal input | | 41 | ATAP | 0 | Intermediate analog connection | | 42 | DAREFH | 1 | D/A converter high reference voltage | | 43 | AV <sub>DD</sub> | P | Analog system power supply | | 44 | AP1 | 0 | Takasa ayasan panarasappiy | | 45 | AP0 | 0 | General-purpose analog ports | | 46 | AGND | P | Analog system ground | | 47 | PD7/SD | В | DMA output/serial data output | | 48 | PD6/SDCK | В | DMA output/serial data transfer clock | | 49 | DGND | Р | Digital system ground | | 50 | PD5/SDE | В | DMA output/serial data output valid signal | | 51 | PD4/PP4 | В | · · · · · · · · · · · · · · · · · · · | | 52 | PD3/PP3 | В | | | 53 | PD2/PP2 | В | DMA output/general-purpose I/O ports | | 54 | PD1/PP1 | В | | | 55 | PD0/PP0 | В | | | 56 | DV <sub>DD</sub> | Р | Digital system power supply | | 57 | DACK/PP5 | В | DMA data acknowledge signal input/general-purpose I/O port | | 58 | DREQ/PP5 | В | DMA data request signal output/general-purpose I/O port | | 59 | MTP/PP7 | В | Motor drive timing signal output/general-purpose I/O port | | 60 | CLK2 | 0 | | | 61 | CLK1 | 0 | | | 62 | RS | 0 | Sensor drive signal output | | 63 | SH | 0 | | | 64 | DGND | Р | Digital system ground | #### Sample Application - 1. C1: Use a 0.01 $\mu F$ laminated ceramic capacitor. - 2. Set up the polarity of the image signal from the sensor so that white data is represented by the highest potential and black data by the lowest potential. A level conversion circuit can allow the whole dynamic range of the built-in A/D converter to be used effectively if the maximum output level of the peaks in the image signal from the sensor does not reach 4.2 V. - 3. Although AGND and DGND are completely isolated internally in this LSI, AV<sub>DD</sub> and DV<sub>DD</sub> are connected through the substrate. Therefore, the power supply system must be designed so that no potential difference between AV<sub>DD</sub> and DV<sub>DD</sub> can occur. Also, when power is applied or removed, the time lag between the power supplies must be under 3 ms. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees iointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of September, 1995. Specifications and information herein are subject to change without notice.