



### **Dot-matrix LCD Driver**

### Overview

The LC7942YD is a common driver IC for driving large, dot-matrix LCD displays. It features a built-in 64-bit bidirectional shift register and a 4-level LCD driver. It can also be connected in cascade to increase the number of bits.

The LC7942YD is designed to be used with LC7940YD (QFP100) or LC7941YD (QFP100) segment drivers to drive large LCD panels.

### **Features**

- 64 built-in LCD display drive circuits
- 1/64 to 1/128 display duty cycle
- Input/outputs for cascade connection
- · Bias supply voltages can be supplied externally
- Operating supply voltage and ambient temperature
  - 2.7 to 5.5V logic supply  $(V_{DD})$  at Ta = -20 to +85 °C
  - 8 to 20 V LCD supply (V  $_{DD}$  V  $_{EE}$  ) at Ta = -20 to +85  $^{\circ}\mathrm{C}$
- · CMOS process
- 80-pin flat plastic package

## **Package Dimensions**

unit: mm

#### 3177-QFP80D



- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

## Pad Layout (Top view)



### **Block Diagram**



### LC7942YD

## **Pin Functions**

| Number   | Name                 | I/O    | Function                                                                                                              |                                                  |         |                      |  |  |  |  |
|----------|----------------------|--------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|----------------------|--|--|--|--|
| 32       | V <sub>DD</sub>      |        | V <sub>DD</sub> – Vss is the logic supply. V <sub>DD</sub> – VEE is the LCD supply.                                   |                                                  |         |                      |  |  |  |  |
| 34       | V <sub>SS</sub>      | Supply |                                                                                                                       |                                                  |         |                      |  |  |  |  |
| 27       | V <sub>EE</sub>      |        | - 100 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 -                                                                               |                                                  |         |                      |  |  |  |  |
| 30       | V <sub>1</sub>       |        | LCD panel drive voltage supplies.                                                                                     |                                                  |         |                      |  |  |  |  |
| 29       | V <sub>2</sub>       | Supply | V <sub>1</sub> and VE are selected levels. V <sub>2</sub> and V5 are not–selected levels.                             |                                                  |         |                      |  |  |  |  |
| 28       | V <sub>5</sub>       |        |                                                                                                                       |                                                  |         |                      |  |  |  |  |
| 38       | СР                   | I      | Display data input clock (falling                                                                                     | Display data input clock (falling-edge trigger). |         |                      |  |  |  |  |
| 40       | DIO1                 | I/O    | RS/LS                                                                                                                 | DIO1                                             | DIO64   | Shift direction      |  |  |  |  |
| 25       | DIO64                | I/O    |                                                                                                                       |                                                  |         | O1 → O64             |  |  |  |  |
| 33       | RS/LS                | ı      | LOW (right shift)                                                                                                     | Input                                            | Output  | 01 → 064<br>064 → 01 |  |  |  |  |
| 33       | No/Lo                | ı      | HIGH (left shift)                                                                                                     | Output                                           | Input   | 064 → 01             |  |  |  |  |
| 36       | M                    | I      | LCD panel drive voltage output alternation control signal.                                                            |                                                  |         |                      |  |  |  |  |
| 31       | DISP OFF             | 1      | O1 to O64 output control input pins.                                                                                  |                                                  |         |                      |  |  |  |  |
|          | O1 to O40 O41 to O64 | 0      | LCD drive outputs The output drive level is determined by the display data, M signal and DISPOFF input as show below. |                                                  |         |                      |  |  |  |  |
| 41 to 80 |                      |        | M                                                                                                                     | Q                                                | DISPOFF | Output               |  |  |  |  |
|          |                      |        | LOW                                                                                                                   | LOW                                              | HIGH    | V <sub>2</sub>       |  |  |  |  |
|          |                      |        | LOW                                                                                                                   | HIGH                                             | HIGH    | V <sub>EE</sub>      |  |  |  |  |
|          |                      |        | HIGH                                                                                                                  | LOW                                              | HIGH    | V <sub>5</sub>       |  |  |  |  |
|          |                      |        | HIGH                                                                                                                  | HIGH                                             | HIGH    | V <sub>1</sub>       |  |  |  |  |
| 1 to 24  |                      |        | ×                                                                                                                     | ×                                                | LOW     | V <sub>1</sub>       |  |  |  |  |
|          |                      |        | Note × = don't care (tied HIGH or LOW)                                                                                |                                                  |         |                      |  |  |  |  |
| 26       | NC                   |        |                                                                                                                       |                                                  |         |                      |  |  |  |  |
| 35       | NC                   |        | No connection.                                                                                                        |                                                  |         |                      |  |  |  |  |
| 37       | NC                   | _      |                                                                                                                       |                                                  |         |                      |  |  |  |  |
| 39       | NC                   |        |                                                                                                                       |                                                  |         |                      |  |  |  |  |

# **Specifications**

# Absolute Maximum Ratings at $Ta=25~\pm2^{\circ}C,\,V_{SS}=0~V$

| Parameter                     | Symbol                                | Ratings                       | Unit |
|-------------------------------|---------------------------------------|-------------------------------|------|
| Logic supply voltage          | V <sub>DD</sub> max                   | -0.3 to +7.0                  | V    |
| LCD supply voltage. See note. | V <sub>DD</sub> – V <sub>EE</sub> max | 0 to 22                       | V    |
| Input voltage                 | V <sub>I</sub> max                    | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating temperature range   | T <sub>opr</sub>                      | -20 to +85                    | °C   |
| Storage temperature range     | T <sub>stg</sub>                      | -40 to +125                   | °C   |

$$\begin{aligned} & \textbf{Note} \\ & V_{DD} \ge V_1 > V_2 > V_5 > V_{EE} \end{aligned}$$

### LC7942YD

# Allowable Operating Ranges at $Ta = -20 \ to \ +85 \ ^{\circ}C, \ V_{SS} = 0 \ V$

| Parameter                                                      | Symbol                            | Conditions         | Ratings            |     |     | Unit  |
|----------------------------------------------------------------|-----------------------------------|--------------------|--------------------|-----|-----|-------|
| i arameter                                                     |                                   |                    | min                | typ | max | Uilit |
| Logic supply voltage                                           | V <sub>DD</sub>                   |                    | 2.7                | _   | 5.5 | V     |
| LCD supply voltage                                             | V <sub>DD</sub> – V <sub>EE</sub> | See notes 1 and 2. | 8                  | _   | 20  | V     |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF HIGH-level input voltage | V <sub>IH</sub>                   |                    | 0.8V <sub>DD</sub> | -   | _   | V     |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF LOW-level input voltage  | V <sub>IL</sub>                   |                    | 0.2V <sub>DD</sub> | _   | _   | V     |
| CP shift clock frequency                                       | f <sub>CP</sub>                   |                    | _                  | _   | 1   | MHz   |
| CP pulsewidth                                                  | t <sub>WC</sub>                   |                    | 125                | _   | _   | ns    |
| DIO1 and DIO64 to CP setup time                                | t <sub>SETUP</sub>                |                    | 100                | _   | _   | ns    |
| DIOI and DIOS4 to CP hold time                                 | t <sub>HOLD</sub>                 |                    | 100                | _   | _   | ns    |
| CP rise time                                                   | t <sub>R</sub>                    |                    | _                  | _   | 50  | ns    |
| CP fall time                                                   | t <sub>F</sub>                    |                    | _                  | _   | 50  | ns    |

#### Note

- 1.  $V_{DD} \ge V_1 > V_2 > V_5 > V_{EE}$
- 2. At turn ON, the LCD supply should be energized after or simultaneously with the logic supply. At turn OFF, the logic supply should be cut after or simultaneously with the LCD supply.

## **Electrical Characteristics** at Ta = 25 $\pm$ 2 C, $V_{SS}$ = 0 V, $V_{DD}$ = 2.7 to 5.5 V

| Parameter                                                      | Symbol          | Conditions                                                                                                          | Ratings               |     |     | Unit |
|----------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|
| raidilletei                                                    |                 |                                                                                                                     | min                   | typ | max | Oill |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF HIGH-level input current | I <sub>IH</sub> | $V_{IN} = V_{DD}$                                                                                                   | _                     | _   | 1   | μА   |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF LOW-level input current  | I <sub>IL</sub> | V <sub>IN</sub> = V <sub>SS</sub>                                                                                   | -1                    | _   | _   | μА   |
| DIO1 and DIO64 HIGH-level output voltage                       | V <sub>OH</sub> | I <sub>OH</sub> = -400 μA                                                                                           | V <sub>DD</sub> - 0.4 | -   | _   | V    |
| DIO1 and DIO64 LOW-level output voltage                        | V <sub>OL</sub> | I <sub>OL</sub> = 400 μA                                                                                            | -                     | _   | 0.4 | V    |
| O1 to O64 driver ON resistance                                 | R <sub>ON</sub> | V <sub>DD</sub> - V <sub>EE</sub> = 18 V,<br>V <sub>DD</sub> - V <sub>OL</sub> = 0.25 V,<br>V <sub>DD</sub> = 4.5 V | _                     | _   | 1.5 | kΩ   |
| V <sub>DD</sub> static supply current                          | I <sub>DD</sub> | $V_{DD} - V_{EE} = 18 \text{ V},$<br>$CP = V_{DD}$                                                                  | _                     | _   | 100 | μА   |
| CP input capacitance                                           | C <sub>I</sub>  | f <sub>CP</sub> = 1 MHz                                                                                             | _                     | 5   | _   | pF   |

#### Note

$$V_{DE} = V_1 \text{ or } V_2 \text{ or } V_5 \text{ or } V_{EE}, V_1 = V_{EE}, V_2 = 10/11 \times (V_{DD} - V_{EE}), V_5 = 1/11 \times (V_{DD} - V_{EE})$$

# Switching Characteristics at Ta = 25 $\pm$ 2 °C, $V_{SS}$ = 0 V, $V_{DD}$ = 2.7 to 5.5 V

| Parameter         | Symbol           | Conditions               | Ratings |     |     | Unit |
|-------------------|------------------|--------------------------|---------|-----|-----|------|
|                   |                  |                          | min     | typ | max |      |
| Output delay time | t <sub>PLH</sub> | - C <sub>L</sub> - 30 pF | _       | _   | 250 | - ns |
| Output delay time | t <sub>PHL</sub> |                          | _       | _   | 250 |      |

## **Switching Characteristics Waveform**



### **LCD Panel**



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products(including technical data,services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of June, 1999. Specifications and information herein are subject to change without notice.