

# OVERVIEW

The LC78865M is a 16-bit single-channel CMOS A/D converter designed for digital audio applications. It uses the charge re-distribution successive approximation conversion technique.

#### **FEATURES**

- Single-channel 16-bit A/D converter with microcontroller interface
- Uses the charge re-distribution successive approximation conversion technique
- · LSB-first, offset-binary output data format
- · On-chip sample-and-hold
- Single +5 V supply
- CMOS process

# PIN ASSIGNMENT



# PACKAGE DIMENSIONS

Unit: mm

3036B-MFP20



# **BLOCK DIAGRAM**



# **PIN DESCRIPTION**

| Name | Number           | Description                                                                                                                                  |
|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ADIN             | Analog input                                                                                                                                 |
| 2    | VH               | HIGH-level reference voltage                                                                                                                 |
| 3    | TEST5            | Test pin. This pin has internal pull-up. Leave open for normal operation.                                                                    |
| 4    | AV <sub>DD</sub> | Analog supply voltage                                                                                                                        |
| 5    | TEST6            | Test pin. Connect to digital ground for normal operation.                                                                                    |
| 6    | TEST4            | Test pin. Connect to digital ground for normal operation.                                                                                    |
| 7    | XCS              | Data control pin. When XCS is LOW, the last-converted data is output on the DATAO pin. This pin is normally controlled by a microcontroller. |
| 8    | XCLK             | Data transfer clock input                                                                                                                    |
| 9    | SCK              | System clock input                                                                                                                           |
| 10   | DVDD             | Digital supply                                                                                                                               |
| 11   | DATAO            | Digital output data. This pin is high-impedance when XCS is HIGH.                                                                            |
| 12   | TESTO            | Test pin. Connect to digital ground for normal operation.                                                                                    |
| 13   | TEST1            | Test pin. Connect to digital ground for normal operation.                                                                                    |
| 14   | TEST2            | Test pin. Connect to digital ground for normal operation.                                                                                    |
| 15   | DGND             | Digital ground                                                                                                                               |
| 16   | VL.              | LOW-level reference voltage                                                                                                                  |
| 17   | AGND             | Analog ground                                                                                                                                |
| 18   | TEST3            | Test pin. Leave open for normal operation.                                                                                                   |
| 19   | VR               | Reference voltage output. The voltage on this pin is equal to $(V_H + V_L)/2$ . Leave it open for normal operation.                          |
| 20   | NC               | No connection                                                                                                                                |

# SPECIFICATIONS

# Absolute Maximum Ratings

 $T_{a} = 25 \ ^{\circ}C, \ V_{SS} = 0 \ V$ 

| Parameter             | Symbol           | Rating                        | Unit |  |
|-----------------------|------------------|-------------------------------|------|--|
| Supply voltage        | VDD              | -0.3 to 7.0                   | ۷    |  |
| Input voltage         | Vin              | $-0.3$ to $V_{DD}$ + 0.3      | ×    |  |
| Output voltage        | Vout             | -0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Operating temperature | Topr             | 20 to 75                      | °C   |  |
| Storage temperature   | T <sub>stg</sub> | -40 to 125                    | °C   |  |

# **Recommended DC Operating Conditions**

•

 $T_{II} = 25 \ ^{\circ}C, \ V_{SS} = 0 \ V$ 

| Dammatan                     |        | Rating    |     |                | Unit |
|------------------------------|--------|-----------|-----|----------------|------|
| Parameter                    | Symbol | min typ . |     | max            | Vinc |
| Supply voltage               | Vpp    | 4.5       | 5.0 | 5.5            | v    |
| HIGH-level reference voltage | Ун     | 3.3       | -   | VDD            | v    |
| LOW-level reference voltage  | VL VL  | 0         |     | 1.2            | v    |
| Analog input voltage         | VAIN   | V.        |     | V <sub>H</sub> | v    |

# **DC Electrical Characteristics**

# $T_a = -20$ to 75 °C, $V_{DD} = 4.5$ to 5.5 V, $V_{SS} = 0$ V

| Parameter                 | Symbol | Condition                     | Rating                 |     |            | Unit |
|---------------------------|--------|-------------------------------|------------------------|-----|------------|------|
| Falanter                  |        |                               | min -                  | typ | max        | OIII |
| HIGH-level input voltage  | VIR    | All digital inputs except SCK | 2.2                    |     | -          | v    |
| LOW-level input voltage   | VIL    | All digital inputs except SCK | -                      |     | 0.8        | ۷    |
| HIGH-level output voltage | VOH    | юн = -1 µА                    | V <sub>DD</sub> - 0.05 |     | -          | ٧    |
| LOW-level output voltage  | Vol    | lo <sub>L</sub> = 1 μA        | -                      |     | Vss + 0.05 | ٧    |
| Clock input pulsewidth    | tscк   | SCK pin                       | 0.5                    |     | -          | Vpp  |

# AC Characteristics

 $T_a = -20$  to 75 °C,  $V_{DD} = 4.5$  to 5.5 V,  $V_{SS} = 0$  V

| Parameter           | Symbol            | Conditions                                                   | Rating |       |     | Unit   |
|---------------------|-------------------|--------------------------------------------------------------|--------|-------|-----|--------|
| Paraijeţ¢r          |                   |                                                              | min    | typ   | max | Unit . |
| XCS setup time      | Txcss             |                                                              | 1.5    |       |     | μs     |
| XCS hold time       | T <sub>XCSH</sub> |                                                              | 1.5    | -     | _   | μs     |
| XCLK cycle time     | Тхскс             | ang na sa ang na kata sa | 1.0    | -     | -   | μs     |
| XCLK pulsewidth     | TH                |                                                              | 300    | -     | -   | ns     |
| DATAO delay time    | TDL               |                                                              | 0      | -     | 150 | ns     |
| SCK clock frequency | FSCK              |                                                              | 5      | 14.32 | 16  | MHz    |

# **Analog Characteristics**

| $I_1 = 25$ C, $AV_{DD} = DV_{D}$ | $D = 5.0 V, V_{H} =$ | $= 5.0 \text{ V}, \text{ V}_{\text{L}} = 0 \text{ V}$ |        |      |       |  |
|----------------------------------|----------------------|-------------------------------------------------------|--------|------|-------|--|
| Parameter                        | Ourhal               | Condition                                             | Rating |      |       |  |
|                                  | Symbol               |                                                       | min    | typ  | max   |  |
| A/D conversion frequency         | fs                   | See note.                                             | 17.4   | 49.7 | 55.6  |  |
| Linearity                        | LE                   |                                                       | -      | -/-/ | 0.025 |  |
| Power consumption                | Pn                   |                                                       | -      | 70   | 130   |  |

#### \*\*\*

#### Note

One conversion takes 288 SCK cycles . After conversion, the whole output word is loaded into the output register. Thus, while XCS is HIGH, the output register is updated every 288 SCK cycles. When XCS goes LOW, output register update is inhibited and preparation for output takes place.

#### Input Impedance

 $AV_{DD} = DV_{DD} = 5.0 V$ ,  $V_H = 5.0 V$ ,  $V_L = 0 V$ 

| Parameter       | Symbol | Condition                                   | Rating |     |     | Unit |
|-----------------|--------|---------------------------------------------|--------|-----|-----|------|
|                 |        |                                             | mln    | typ | max | ¢im. |
| Input impedance | ADIN   | DC input,<br>Sampling rate = 49.7 kHz       | 5      | //- | -   | , ΜΩ |
|                 |        | 1 kHz AC input, Sampling<br>rate = 49.7 kHz | 250    | -   | -   | kΩ   |

# SUPPLY TIMING

The analog and digital supply lines,  $AV_{DD}$  and  $DV_{DD}$ , are completely independent. The ground lines, AGND and DGND, should be connected together on the circuit board. The two supply lines should power-up and power-down at exactly the same time. At worst, the digital supply line can come up two or three milliseconds behind the analog line, but never before it. The reverse applies on power-down.



A00768

Unit

kHz % mW

#### **TIMING DIAGRAM**



### THE CONVERSION TECHNIQUE

The LC78865M uses the charge re-distribution successive approximation technique. It includes a capacitive charge accumulator for the upper 12 bits, a resistor string DAC for the lower four bits, and a linearity compensation resistor string DAC.

The converter works by accumulating a charge proportional to the input voltage in the accumulation capacitors. The voltage produced is compared with the reference voltages. Each bit of the output word is determined sequentially, from most-significant to least-significant. The charge accumulation capacitors also function as a sample-and-hold circuit. The device operates from a single supply voltage using a virtual earth voltage, Vr, halfway between the two reference voltages. The successive approximation comparisons use a signed-magnitude comparision with Vr as the reference.

The resolution of the successive approximation technique described above is limited by the accuracy of the internal reference, Vr, and the accumulation capacitors. Errors caused by these effects are measured at the factory for each device, and the error characteristic stored in internal PROM. The data from the PROM is used to drive the linearity compensation D/A converter.

#### Charge Accumulation Successive Approximation Converter



# **APPLICATION CIRCUIT**

