# **Graphics Display Processor** ## Overview The LC78711E is a CMOS LSI that provides graphics display drawing functions. In addition to implementing graphics display for NTSC and PAL signals, it provides two $32 \times 32$ -dot sprite display patterns and can easily implement a wide range of displays. ## **Features** - Two-chip structure consisting of this LSI, the LC78711E, and an external $64\text{-}K \times 4\text{-}bit$ RAM. (An RGB encoder is built in.) - Graphics drawing controlled by a microprocessor over a serial interface. - Includes two crystal oscillator systems, one for NTSC and one for PAL, and these system can be easily switched using the provided control pin. - The standard clocks and all necessary internal timings can be generated by connecting two crystals, a 14.31818-MHz crystal for NTSC, and a 17.734476-MHz crystal for PAL. - Two 32 × 32-dot sprite patterns provided. Up to two sprites can be displayed, either two different types or the same pattern in two different locations. - 16 colors from a palette of 4096 colors can be displayed in graphics screens, and seven colors can be displayed in sprite patterns. - Y/C signal outputs (two 8-bit D/A converter outputs) - Supports the superimpose function, and provides a timing signal output. - Provides a color bar signal output function. - Adopts an 8-bit serial data input format for the external control input. # **Package Dimensions** unit: mm #### 3159-QFP64E # **Pin Assignment** # **Specifications** # **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | AV <sub>DD</sub> 1, DV <sub>DD</sub> 1 | $V_{SS} - 0.3$ to $V_{SS} + 7.0$ | V | | Maximum input voltage | V <sub>IN</sub> max | TEST1, TEST2, TEST4, TEST5, TEST6, CE, DI, CL, TEST7, DB0 to DB3, CB, LINE, FSCIN, TEST9, 4FSC2, TEST12, PALID, HRESET, VRESET, INIT, RESET, N/P1, N/P2, SON, XIN1, XIN2 | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V | | Maximum output voltage | V <sub>OUT</sub> max | TEST3, DO, PSC1, PSC2, WAIT, INT, WE, RAS, A0 to A7, DB0 to DB3, CAS, OE, TEST8, BFP, VSYNC, YS, CSYNC, TEST10, TEST11, FSC0, XOUT1, XOUT2 | V <sub>SS</sub> – 0.3 to V <sub>DD</sub> + 0.3 | V | | Allowable power dissipation | Pd max | Ta = 25°C | 500 | mW | | Operating temperature | Topr | | -30 to +85 | °C | | Storage temperature | Tstg | | -40 to +125 | °C | # Allowable Operating Ranges at $Ta = -30 \ to \ +85^{\circ}C, \ V_{SS} = 0 \ V$ | Doromotor | Cymphol | Conditions | | Unit | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|----------|-------------------------|-------| | Faiametei | Symbol | Conditions | min | typ | max | Offic | | Supply voltage | V <sub>DD</sub> | AV <sub>DD</sub> 1, DV <sub>DD</sub> 1 | 4.5 | 5.0 | 5.5 | V | | Input high-level voltage | V <sub>IH</sub> 1 | TEST1, TEST2, TEST4, TEST5, TEST6, CE, DI, TEST7, CB, LINE, TEST9, TEST12, PALID, HRESET, VRESET, N/P1, N/P2, SON | 0.7 V <sub>DD</sub> 1 | | V <sub>DD</sub> 1 + 0.3 | ٧ | | | V <sub>IH</sub> 2 | CL, ĪNIT, RESET | 0.8 V <sub>DD</sub> 1 | | $V_{DD}1 + 0.3$ | V | | | put high-level voltage $ \begin{array}{c cccc} V_{IH}1 & TEST1, TEST2, TES \\ CB, LINE, TEST9, 1 \\ N/P1, N/P2, SON \\ \hline V_{IH}2 & CL, \overline{INIT}, \overline{RESET} \\ \hline V_{IH}3 & DB0 to DB3 \\ \hline TEST1, TEST2, TES \\ CB, LINE, TEST9, 1 \\ N/P1, N/P2, SON \\ \hline V_{IL}1 & CB, LINE, TEST9, 1 \\ N/P1, N/P2, SON \\ \hline V_{IL}2 & CL, \overline{INIT}, \overline{RESET} \\ \hline V_{IL}3 & DB0 to DB3 \\ \hline F_{SCIN}1 & XIN1 \\ \hline F_{SCIN}2 & XIN2 \\ \hline F_{SCIN}3 & F_{SCIN}1 & XIN1 \\ \hline F_{SCIN}4 & F_{SCIN}2 & XIN2 \\ \hline F_{SCIN}6 & F_{SCIN}1 & XIN1 \\ \hline F_{SCIN}7 & XIN2 & XIN2 \\ \hline F_{SCIN}8 & F_{SCIN}1 & XIN2 \\ \hline F_{SCIN}9 & XIN2 $ | DB0 to DB3 | 2.2 | | $V_{DD}1 + 0.3$ | V | | $\begin{array}{c} \text{Input high-level voltage} \\ \\ V_{\text{IH}1} \\ \\ V_{\text{IH}2} \\ \\ V_{\text{IH}3} \\ \\ \\ V_{\text{IH}3} \\ \\ \\ V_{\text{IH}3} \\ \\ \\ V_{\text{IH}3} \\ \\ \\ V_{\text{IH}3} \\ \\ \\ V_{\text{IH}4} \\ \\ \\ V_{\text{IH}5} \\ V_{\text{IH}5} \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ $ | V <sub>IL</sub> 1 | TEST1, TEST2, TEST4, TEST5, TEST6, CE, DI, TEST7, CB, LINE, TEST9, TEST12, PALID, HRESET, VRESET, N/P1, N/P2, SON | V <sub>SS</sub> 1 – 0.3 | | 0.3 V <sub>DD</sub> 1 | ٧ | | | V <sub>IL</sub> 2 | CL, INIT, RESET | V <sub>SS</sub> 1 - 0.3 | | 0.2 V <sub>DD</sub> 1 | ٧ | | | DB0 to DB3 | V <sub>SS</sub> 1 - 0.3 | | 0.8 | V | | | | F <sub>SCIN</sub> 1 | XIN1 | | 14.31818 | | MHz | | | F <sub>SCIN</sub> 2 | XIN2 | | 17.73447 | | MHz | | Input fraguency | E 2 | 4FSC2: NTSC mode | | 14.31818 | | MHz | | Imput frequency | LSCINS | 4FSC2: PAL mode | | 17.73447 | | MHz | | | | FSCIN: NTSC mode | | 3.57954 | | MHz | | nput frequency $F_{SCIN}^2$ | rscin4 | FSCIN: PAL mode | | 4.43361 | | MHz | | Input amplitude | V <sub>IN</sub> 1 | FSCIN, 4FCS2 | 0.5 | | V <sub>DD</sub> 1 | Vp-p | | input amplitude | V <sub>IN</sub> 2 | XIN1, XIN2 | 0.5 | | V <sub>DD</sub> 1 | Vp-p | # Electrical Characteristics at Ta = -30 to $+85^{\circ}C$ , $DV_{DD}1$ = $AV_{DD}1$ = 5 V unless otherwise specified. | Dt | Oh. al | Conditions | | Ratings | | Unit | | |---------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-------------------|-------|--| | Parameter | Symbol | Conditions | min | typ | max | Offic | | | Input high-level current | I <sub>IH</sub> 1 | TEST1, TEST2, TEST4, TEST5, TEST6, CE, DI, CL, TEST7, DB0 to DB3, LINE, PALID, HRESET, VRESET, INIT, RESET, N/P1, N/P2, SON: V <sub>IN</sub> = DV <sub>DD</sub> 1 | | | 5 | μΑ | | | | I <sub>IH</sub> 2 | CB, TEST9, TEST12: V <sub>IN</sub> = DV <sub>DD</sub> 1 | 30 | 100 | 200 | μA | | | Input low-level current | | TEST1, TEST2, TEST4, TEST5, TEST6, CE, DI, CL, TEST7, DB0 to DB3, CB, LINE, TEST9, TEST12, HRESET, VRESET, INIT, RESET, N/P1, N/P2, SON: V <sub>IN</sub> = DV <sub>SS</sub> 1 | -5 | | | μА | | | | | PALID: V <sub>IN</sub> = DV <sub>SS</sub> 1 | -200 | -100 | -30 | μA | | | Output high-level voltage | V <sub>OH</sub> | TEST3, DO, PSC1, PSC2, WAIT, INT, BFP, WE, RAS, A0 to A7, CAS, OE, DB0 to DB3, TEST8, VSYNC, YS, CSYNC, TEST10, TEST11, FSC0: I <sub>OH</sub> = -0.5 mA | V <sub>DD</sub> 1 – 1 | | V <sub>DD</sub> 1 | V | | | Output low-level voltage | V <sub>OL</sub> | TEST3, DO, PSC1, PSC2, WAIT, INT, BFP, WE, RAS, A0 to A7, CAS, OE, DB0 to DB3, TEST8, VSYNC, YS, CSYNC, TEST10, TEST11, FSC0: I <sub>OL</sub> = 2.0 mA | V <sub>SS</sub> | | 0.4 | V | | | Output off leakage current | l <sub>OFF</sub> | DB0 to DB3 | -5 | | +5 | μΑ | | | Internal feedback resistance | R <sub>X</sub> | XIN1, XIN2, FSCIN, 4FSC2 | | 1 | | МΩ | | | Clock duty | fduty | FSCIN, 4FSC2 | 40 | | 60 | % | | | 8-bit D/A converter reference voltage | V <sub>REF</sub> | VIDEO1, VIDEO2 | 2.30 | | 2.50 | V | | | 8-bit D/A converter output resistance | R <sub>DA</sub> | VIDEO1, VIDEO2 | | 300 | | Ω | | | Operating current drain | I <sub>DD</sub> 1 | AV <sub>DD</sub> 1 | | 26 | 40 | mA | | | Operating current drain | I <sub>DD</sub> 2 | DV <sub>DD</sub> 1 | | 26 | 40 | mA | | # Electrical Characteristics at $Ta=25^{\circ}C,\,V_{DD}=5.0~V,\,Fscp=15.625~kHz$ | Parameter | Symbol | Conditions | | Unit | | | | |-----------------------------|-------------------------------------------|------------------------------|------|------|-----|-------|--| | Faianietei | Symbol | | min | typ | max | Offic | | | Minimum input pulse width | t <sub>WH</sub> | CL, high-level pulse width | 75 | | | ns | | | Millimum input puise wiatin | t <sub>WL</sub> CL, low-level pulse width | | | | | ns | | | Data setup time | t <sub>DS</sub> | DI, CL | 20 | | | ns | | | Data hold time | t <sub>DH</sub> | DI, CL | 20 | | | ns | | | CE setup time | t <sub>CS</sub> | CE, CL | 0 | | | ns | | | CE hold time | t <sub>CH</sub> | CE, CL | 300 | | | ns | | | DO setup time | t <sub>DOS</sub> | DO, CL | | 30 | | ns | | | Data acquisition time | t <sub>WT</sub> 1 | Serial data acquisition time | 150 | | | ns | | | Data restart time | t <sub>WT</sub> 2 | Serial data restart time | 1.0 | | | μs | | | Single word write time | t <sub>WORD</sub> | DI, CL (1 word = 8 bits) | 1.35 | | | μs | | # **Basic Specifications** | Pin no. | Pin | Pin type | I/O | Polarity | Pin function | |---------|--------------------|----------------------------------|-----|-----------|------------------------------------------------------------------------------------------------------| | 1 | TEST1 | Test input | ı | Positive | Test input. Must be connected to ground during normal operation. | | 2 | TEST2 | Test input | 1 | Positive | Test input. Must be connected to ground during normal operation. | | 3 | TEST3 | Test output | 0 | Positive | Test output | | 4 | TEST4 | Test input | 1 | Positive | Test input. Must be connected to ground during normal operation. | | 5 | TEST5 | Test input | 1 | Positive | Test input. Must be connected to ground during normal operation. | | 6 | TEST6 | Test input | 1 | Positive | Test input. Must be connected to ground during normal operation. | | 7 | DV <sub>DD</sub> 1 | Power supply (+5 V) | | _ | Digital system power supply | | 8 | CE | Enable input | 1 | Positive | Serial I/O data control input | | 9 | DO | Data output | 0 | Positive | Serial data output | | 10 | DI | Data input | 1 | Positive | Serial data input | | 11 | CL | Clock input | 1 | Positive | Serial data I/O clock input | | 12 | PSC1 | Monitor 1 output | 0 | Positive | Serial input monitor signal output | | 13 | PSC2 | Monitor 2 output | 0 | Positive | Command monitor signal output | | 14 | WAIT | Wait signal output | 0 | Negative | Serial input wait signal output (for use with bit maps) | | 15 | INT | Wait signal output | 0 | Negative | Serial input wait signal output (for use with the sprite function) | | 16 | TEST7 | Test input | ī | Positive | Test input. Must be connected to ground during normal operation. | | 17 | DV <sub>SS</sub> 1 | Ground | | _ | Digital system ground | | 18 | WE | DRAM output | 0 | Negative | DRAM write enable signal output | | 19 | RAS | DRAM output | 0 | Negative | DRAM row address strobe signal output | | 20 | A0 | DRAM output | 1/0 | Positive | DRAM address (A0) output (Functions as an input in test mode.) | | 21 | A1 | DRAM output | I/O | Positive | DRAM address (A1) output (Functions as an input in test mode.) | | 22 | A2 | DRAM output | I/O | Positive | DRAM address (A2) output (Functions as an input in test mode.) | | 23 | A3 | DRAM output | 1/0 | Positive | DRAM address (A3) output (Functions as an input in test mode.) | | 24 | A4 | DRAM output | 1/0 | Positive | DRAM address (A4) output (Functions as an input in test mode.) | | 25 | A5 | DRAM output | 1/0 | Positive | DRAM address (A4) output (Functions as an input in test mode.) | | 26 | A6 | DRAM output | 1/0 | Positive | DRAM address (A6) output (Functions as an input in test mode.) | | 27 | A7 | DRAM output | 1/0 | Positive | DRAM address (A7) output (Functions as an input in test mode.) | | 28 | DB0 | DRAM input and output | 1/0 | Positive | DRAM data (D0) input and output | | 29 | CAS | DRAM output | 0 | Negative | DRAM column address strobe signal output | | 30 | DB1 | DRAM input and output | 1/0 | Positive | DRAM data (D1) input and output | | 31 | <u>OE</u> | DRAM output | 0 | Negative | DRAM read enable signal output | | 32 | DB2 | DRAM input and output | 1/0 | Positive | DRAM data (D2) input and output | | 33 | DB2<br>DB3 | DRAM input and output | 1/0 | Positive | DRAM data (D3) input and output | | 33 | | Draw input and output | 1/0 | 1 OSILIVE | Low: normal mode, high: color bar output | | 34 | СВ | Color bar selection | I | Positive | (A pull-down resistor is built in.) | | 35 | TEST8 | Test output | 0 | Positive | Test output | | 36 | AV <sub>SS</sub> 1 | Ground | _ | _ | Analog system ground | | 37 | AV <sub>DD</sub> 1 | Power supply (+5 V) | _ | _ | Analog system power supply | | 38 | VIDEO1 | Video signal (Y) output | 0 | _ | Video (luminance) signal (analog) output (D/A converter output) | | 39 | BIAS | Capacitor connection | 0 | _ | Connections for a ripple exclusion capacitor | | 40 | VIDEO2 | Video signal (C) output | 0 | _ | Video (chrominance) signal (analog) output (D/A converter output) | | 41 | BFP | Burst flag signal output | 0 | Positive | Burst signal output timing flag output | | 42 | LINE | Line count selection | ı | _ | Line count selection NTSC mode - Low: 263H, high: 262H | | | | | | | PAL mode - Low: 314H, high: 312H | | 43 | FSCIN | Clock input | I | Positive | Superimpose subcarrier clock input (A feedback resistor is built in.) | | 44 | VSYNC | Vertical synchronization output | 0 | Negative | Vertical synchronizing signal output | | 45 | TEST9 | Test input | I | Positive | Test input. Must be connected to ground during normal operation. (A pull-down resistor is built in.) | | 46 | YS | Superimpose output | 0 | Negative | Superimpose control output | | 47 | CSYNC | Composite synchronization output | 0 | Negative | Composite synchronizing signal output | | 48 | 4FSC2 | Clock input | I | Positive | External clock input for the superimpose function (A feedback resistor is built in.) | | 49 | TEST10 | Test output | 0 | Positive | Test output | | 50 | TEST11 | Test output | 0 | Positive | Test output | Continued on next page. Continued from preceding page. | Pin no. | Pin | Pin type | I/O | Polarity | Pin function | |---------|--------|-------------------------------------------|-----|----------|--------------------------------------------------------------------------------------------| | 51 | TEST12 | Test input | ı | Positive | Test input. Must be connected to ground during normal operation. | | 52 | PALID | PAL mode external control input | I | Positive | External superimpose function control input for PAL mode (A pull-up resistor is built in.) | | 53 | HRESET | External horizontal synchronization input | I | Negative | External horizontal synchronization timing control input | | 54 | FSCO | Clock output | 0 | Positive | Subcarrier clock output<br>NTSC mode: 3.579545 MHz<br>PAL mode: 4.433619 MHz | | 55 | VRESET | External vertical synchronization input | I | Negative | External vertical synchronization timing control input | | 56 | ĪNIT | Initialization input | 1 | Negative | System initialization signal input | | 57 | RESET | Reset input | ı | Negative | System reset signal input | | 58 | N/P1 | NTSC/PAL selection | I | Positive | NTSC/PAL selection input (RGB encoder block)<br>High: NTSC, low: PAL | | 59 | N/P2 | NTSC/PAL selection | I | Positive | NTSC/PAL selection input (decoder block)<br>High: NTSC, low: PAL | | 60 | SON | Superimpose control | I | Positive | Superimpose function on/off control input<br>High: superimpose on | | 61 | XIN2 | Crystal oscillator element | 1 | _ | Connections for the PAL crystal oscillator element | | 62 | XOUT2 | connections | 0 | _ | (4-fsc = 17.734476 MHz) | | 63 | XIN1 | Crystal oscillator element | 1 | _ | Connections for the NTSC crystal oscillator element | | 64 | XOUT1 | connections | 0 | _ | (4-fsc = 14.31818 MHz) | # Timing Characteristics (DRAM access timing) at $Ta = +25^{\circ}C$ , $DV_{DD}1 = 5~V$ | Parameter | Cumb of | Conditions | | Ratings | | Unit | |-------------------------------|-------------------|-------------------|-----|---------|-------|------| | Farameter | Symbol | Conditions | min | typ | max | Unit | | Random read/write cycle | t <sub>RC</sub> | | 250 | | | ns | | Page mode cycle | t <sub>PC</sub> | | 130 | | | ns | | RAS access time | t <sub>RAC</sub> | | | | 210 | ns | | CAS access time | t <sub>CAC</sub> | | | | 10 | ns | | Output turn off delay | t <sub>OFF</sub> | | | | 20 | ns | | RAS precharge time | t <sub>RP</sub> | | 100 | | | ns | | RAS pulse width | t <sub>RAS</sub> | | 120 | | | ns | | RAS pulse width (page mode) | t <sub>RASP</sub> | | | | 18000 | ns | | RAS hold time | t <sub>RSH</sub> | | 60 | | | ns | | CAS hold time | t <sub>CSH</sub> | | 120 | | | ns | | CAS pulse width | t <sub>CAS</sub> | | 60 | | | ns | | CAS precharge time | t <sub>CPN</sub> | | 50 | | | ns | | CAS precharge time | t <sub>CP</sub> | Page mode | 50 | | | ns | | Row address setup time | t <sub>ASR</sub> | | 100 | | | ns | | Row address hold time | t <sub>RAH</sub> | | 50 | | | ns | | Column address setup time | t <sub>ASC</sub> | | 0 | | | ns | | Column address hold time | t <sub>CAH</sub> | | 50 | | | ns | | Read command setup time | t <sub>RCS</sub> | | 150 | | | ns | | Read command hold time | t <sub>RCH</sub> | Referenced to CAS | 120 | | | ns | | Read command hold time | t <sub>RRH</sub> | Referenced to RAS | 120 | | | ns | | Write command setup time | t <sub>WCS</sub> | | 100 | | | ns | | Write command hold time | t <sub>WCH</sub> | | 50 | | | ns | | Write command pulse width | t <sub>WP</sub> | | 150 | | | ns | | Write data setup time | t <sub>DS</sub> | | 100 | | | ns | | Write data setup time | t <sub>DH</sub> | | 100 | | | ns | | CAS setup time | t <sub>CSR</sub> | CAS before RAS | 50 | | | ns | | CAS hold time | t <sub>CHR</sub> | CAS before RAS | 50 | | | ns | | RAS precharge CAS active time | t <sub>RPC</sub> | | 50 | | | ns | | Refresh time | t <sub>REF</sub> | | | | 3.5 | ms | # 1. DRAM read cycle # 2. DRAM Early write cycle # 3. DRAM page mode read cycle # 4. DRAM page mode write cycle A05932 # 5. DRAM $\overline{\mathsf{CAS}}$ before $\overline{\mathsf{RAS}}$ refresh cycle # **Block Diagram** #### **Function Overview** 1. Crystal clock oscillator; XIN1, XOUT1, XIN2, XOUT2, N/P1, N/P2, FSCO The XIN1 and XOUT1 pins are connections for an NTSC 14.31818-MHz crystal element, and the XIN2 and XOUT2 pins are connections for a PAL 17.734476-MHz crystal element. The N/P1 pin switches the LC78711E RGB encoder block between NTSC and PAL modes, and the N/P2 pin switches the decoder block between NTSC and PAL modes. The FSCO pin outputs a clock signal that is the crystal oscillator frequency divided by 4. The table below enumerates the pin states vs. the LC78711E operating modes. | XIN1, XOUT1 | XIN2, XOUT2 | N/P1 | N/P2 | TV format | FSCO | |--------------|---------------|------|------|-----------|--------------| | 14.31818 MHz | * | Н | Н | NTSC/M | 3.579545 MHz | | * | 17.734476 MHz | L | L | PAL/GBIDH | 4.433619 MHz | | 14.30244 MHz | * | L | Н | PAL/M | 3.575611 MHz | - 2. Display format; N/P1, N/P2, LINE, CSYNC, SON, 4FSC2, FSCIN, VRESET, HRESET, YS, PALID - The LC78711E supports both NTSC and PAL modes, with the N/P1 and N/P2 pins being used to set the mode. See item (1) above for the pin states in the NTSC and PAL modes. The LINE pin switches the number of scan lines in a 1-V period. - The SON, 4FSC2, FSCIN, VRESET, HRESET, YS, and PALID pins are used with the superimpose function. The 4FSC2 pin inputs a 4 × fsc frequency, and the FSCIN pin inputs the fsc frequency. The VRESET and HRESET pins input the external video signal VSYNC and HSYNC. The internal V and H counters are reset on the falling edges of these signals, respectively. The image may be disrupted if the 4FSC2 signal is not locked with the VRESET and HRESET signals. The YS pin is used to switch the video signal. The PALID pin is used for burst waveform phase matching in PAL mode. #### 3. DRAM interface Interface pins: A0 to A7, DB0 to DB3, RAS, CAS, WE, OE An external 64k × 4-bit DRAM must be used. 4. Video outputs: VIDEO1, VIDEO2 The luminance signal can be acquired from the VIDEO1 pin. The chrominance signal can be acquired from the VIDEO2 pin. ## 5. Color bar output; CB If the CB input pin is set high, a color bar signal will be output from the VIDEO1 and VIDEO2 pins. The table below lists the content of the color bar signal. | | R | G | В | |----------------|---|---|---| | ① White | F | F | F | | ② Gray | В | В | В | | ③ Yellow | F | F | 0 | | ④ Cyan | 0 | F | F | | ⑤ Green | 0 | F | 0 | | Magenta | F | 0 | F | | ⑦ Red | F | 0 | 0 | | ® Blue | 0 | 0 | F | | Border (black) | 0 | 0 | 0 | ## 6. Color bar signal output level • Luminance signal output level (Y signal: VIDEO1, pin 38) | Data value | Output voltage (V) | Luminance level (IRE) | |------------|--------------------|-----------------------| | 255 | 4.990 | 121.9 | | 220 | 4.648 | 100 | | 198 | 4.434 | 85.7 | | 181 | 4.268 | 74.9 | | 155 | 4.014 | 58.4 | | 138 | 3.848 | 47.6 | | 122 | 3.691 | 37.5 | | 105 | 3.525 | 26.7 | | 79 | 3.271 | 10.2 | | 63 | 3.125 | 0 | | 0 | 2.500 | -40 | Note: $AV_{DD}1 = 5.00 \text{ V}$ • Chrominance signal output level (C signal: VIDEO2, pin 40) | Data value | Output voltage (V) | Luminance level (IRE) | |------------|--------------------|-----------------------| | 255 | 4.990 | 81.2 | | 211 | 4.560 | 52.7 | | 201 | 4.463 | 46.3 | | 185 | 4.306 | 36.2 | | 166 | 4.121 | 24.1 | | 128 | 3.750 | 0 | | 90 | 3.379 | -24.1 | | 71 | 3.193 | -36.2 | | 55 | 3.037 | -46.3 | | 45 | 2.939 | -52.7 | | 0 | 2.500 | -81.2 | Note: AV<sub>DD</sub>1 = 5.00 V # **Drawing Display Functions** 1. Operating mode (scan operation, display operation) NTSC mode: • Non-interlaced 60 Hz (262 or 263 lines) • Dot clock 2fsc: 7.15909 MHz (T = 139.67 ns) • System clock 4fsc: 14.31818 MHz PAL mode: • Non-interlaced 50 Hz (312 or 314 lines) • Dot clock $4 \text{fsc} \times 2/5$ : 7.09379 MHz (T = 140.97 ns) • System clock 4fsc: 17.734476 MHz 2. Display functions • Display resolution $288 \text{ dots} \times 192 \text{ H}$ • Screen data area $300 \text{ dots} \times 216 \text{ H}$ • 16-color display 16 colors selected from a palette of 4096 colors ## 3. Sprite screen (cursor display) - Sprite screen: Two types, 32 dots × 32 H - Sprite color: Seven display colors plus transparent display (7 colors selected from 4096 colors) This color setting selects colors that are independent of the bit-mapped screens. #### 4. Cross cursor display • The X and Y coordinates are set. A cross cursor is displayed at the point corresponding to the specified coordinates. #### 5. Display window area function • A rectangular window is specified by specifying the X and Y coordinates for two points. Either the area within the display window, or the area outside the display window can be specified to be transparent (border color display). ### 6. Scrolling display function - Scrolling in the vertical and horizontal directions - The scroll amount can be set. The scroll amount is set in units of 1 to 6 dots in the horizontal direction and 1 to 12 dots in the vertical direction. Text with 50 characters in the horizontal direction and 18 characters in the vertical direction can be set up in single character units. ## 7. Graphics display format ## Writing graphics data - [A] Set up point (Xs, Ys): X is a 9-bit address. - [B] Set up point (Xe, Ye): Y is an 8-bit address. - 1. Begin writing color codes from the origin coordinate address (Xs, Ys). - 2. If the X direction address (Xs) matches the endpoint address (Xe), reset the X address to the origin address (Xs). At the same time, increment the Y address by one count. - 3. Terminate writing when the endpoint address (Xe, Ye) is reached. - At termination, reset the address to the origin address (Xs, Ys) and exit. - Terminate writing even if the CE pin has gone low. In this case, the address will be set to the endpoint address plus one and the algorithm will exit. - The address manipulations described above, are for the case where automatic address incrementing has been set up by command. - 1. When writing to the graphics display area, specify the address of the origin [A] to be 6 and the address of the endpoint [B] to be 11. - 2. When writing to a rectangular area, the origin [A] and the endpoint [B] can be set to arbitrary values. - When filling is specified by command, RAM data will be set to the first specified color code. - In this case, it suffices to write the color code that was specified at that point. However, add the condition that the color code setting must not be changed during the fill operation. - 3. When writing a straight line, set either the X (horizontal) values or Y (vertical) values of the origin [A] and endpoint [B] to the same value. - For example, to draw a straight line in the vertical direction, set the origin [A] to (Xs, Ys) and set the endpoint [B] to (Xs, Ye). - To draw a straight line in the horizontal direction, set the origin [A] to (Xs, Ys) and set the endpoint [B] to (Xe, Ys). Filling must be specified by command to write straight lines. - 4. Set up the addresses as follows to write scroll data. For example, To scroll down, specify 2 as the origin [A] and 7 as the endpoint [B]. To scroll right, specify 5 as the origin [A] and 9 as the endpoint [B]. To scroll left, specify 7 as the origin [A] and 12 as the endpoint [B]. To scroll up, specify 10 as the origin [A] and 15 as the endpoint [B]. #### Reading out color codes for specific bits It is possible to read out (not write) the color code for a given dot by using a command to set the origin address (Xs, Ys). Executing the read out command latches the data into the serial output shift register. The command manipulation terminates when the data for a single dot has been read out. (The command register is reset.) ## **Graphics display priority order** - 1. Cross cursor - 2. Sprite A pattern - 3. Sprite B pattern - 4. Graphics screen - 5. Border screen - 6. Background screen (not displayed during graphics display) Note: There are cases where the same pattern is displayed for sprite patterns A and B. Thus the LC78711E may be in a state of accessing the same sprite RAM. Therefore, a time difference must be set up for the sprite pattern accesses (reads) for the A and B patterns. ## **Microprocessor Interface** - 1. Data transfer format (for command transfers) - A command identification code (control item) must be transferred before the data is transferred when setting up commands, positions (coordinates), or color codes (color table). - If continuous data transfer mode is not set up, then data transfers of bit map data and sprite (cursor) data also require that a command identifier code (control item) be transferred before the data is transferred. - Transfer format (example) ①, ③, ⑤: Command identification code (control item) ②, ④, ⑥: Command register setup data ⑦: Serial transfer completes - 2. Transfer format (when continuous data transfer mode has been set up) - Continuous data transfer mode must be set up by the data (1 byte) that follows a command identification code (control item). When a RAM data transfer command is set up and the data transfer started, the data that follows (in byte units) is all acquired as RAM data. Note: If continuous data transfer mode is set up, the RAM write address must be set (by command) to automatic increment mode. • Transfer format (example) ①, ③: Command identification code (control item) ②: Command register setup data 4, 5, 6: RAM data ②: Serial transfer completes and continuous data transfer mode is cleared. Note: When continuous data transfer mode is cleared, the command register setting is not reset. If the control microprocessor immediately issues a RAM data transfer command and starts the data transfer, the LC78711E will switch to continuous data transfer mode once again. - 3. Transfer format (when a check command is issued) - Transfer format (example) - ①: Control item (address = first byte: 11hex) ②: Data (check flags) # **Control Commands** | | | | | First | byte | ) | | | | | | Secon | d byte | | | | |-----------------------------------------------------------|----|---|-----|--------|-------|------|---|-----|-----------|-----------|------|-------|-----------|-----------|-----------|-------------| | Command | MS | В | Con | trol i | tem ( | code | | LSB | MSB | | | Da | ata | | | LSB | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Register 00hex<br>(Mode setup) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | INIT | SCP2 | SCP1 | SCP0 | CB | 1 | 0 | VRAM/<br>BG | | Register 01hex (Screen position fine adjustment) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | VP3 | VP2 | VP1 | VP0 | HP3 | HP2 | HP1 | HP0 | | Register 04hex<br>(Color: RG settings) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | CRG3 | CRG2 | CRG1 | CRG0 | CRR3 | CRR2 | CRR1 | CRR0 | | Register 05hex<br>(Color: B settings) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | CROS | CRKY | BGCL | 0 | CRB3 | CRB2 | CRB1 | CRB0 | | Register 06hex<br>(Burst phase setting; when SON = 1) | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | R/F | 0 | 0 | 0 | 0 | BST | PH1 | PH0 | | Register 07hex<br>(YS output phase adjustment) | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | YT3 | YT2 | YT1 | YT0 | | Register 08hex<br>(External synchronization on/off) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | MVMD | EXSN | 0 | 0 | TST3 | TST2 | TST1 | TST0 | | Register 09hex<br>(Subtitle scrolling: up/down) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | SCV4 | SCV3 | SCV2 | SCV1 | SCV0 | | Register 0Ahex<br>(Subtitle scrolling: left/right) | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | SCH5 | SCH4 | SCH3 | SCH2 | SCH1 | SCH0 | | Register 8Bhex<br>(Scrolling control: vertical direction) | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | SCRV<br>1 | SCRV<br>0 | 0 | 0 | SRFV<br>3 | SRFV<br>2 | SRFV<br>1 | SRFV<br>0 | | Register 8Chex (Scrolling control: horizontal direction) | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | SCRH<br>1 | SCRH<br>0 | 0 | 0 | 0 | SRFH<br>2 | SRFH<br>1 | SRFH<br>0 | | Register 0Dhex<br>(Graphics mode setup) | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | DCRS | DSPB | DSPA | | Register 0Ehex<br>(Pin PSC1 output control) | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SRO | | Register 0Fhex<br>(Pin PSC2 output control) | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | CRSM | SPBM | SPAM | GPHM | | Register 11hex | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | VBLK | EXEC | 1 | Continued on next page. # Continued from preceding page. | | | | | First | byte | | | | | | | Secon | d byte | | | | |-----------------------------------------------------------|----|---|-----|--------|-------|------|---|-----|------------|------------|---------------|---------------|--------------|---------------|------------|------------| | Command | MS | В | Con | trol i | tem ( | code | | LSB | MSB | | | Da | ata | | | LSB | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Register 20hex (Color data settings: R, G) | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | SGCG<br>3 | SGCG<br>2 | SGCG<br>1 | SGCG<br>0 | SGCR<br>3 | SGCR<br>2 | SGCR<br>1 | SGCR<br>0 | | Register 21hex (Color data settings: B) | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | SGCB<br>3 | SGCB<br>2 | SGCB<br>1 | SGCB<br>0 | | Register A2hex<br>(Color data settings) | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | SCPC 3 | SCPC 2 | SCPC<br>1 | SCPC 0 | | Register A3hex (Border color setting) | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | SBDC<br>3 | SBDC 2 | SBDC<br>1 | SBDC 0 | | Register 24hex (Bit map address setting) | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | BMAY<br>7 | BMAY<br>6 | BMAY<br>5 | BMAY<br>4 | BMAY<br>3 | BMAY<br>2 | BMAY<br>1 | BMAY<br>0 | | Register 25hex (Bit map address setting) | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | BMAX<br>7 | BMAX<br>6 | BMAX<br>5 | BMAX<br>4 | BMAX<br>3 | BMAX<br>2 | BMAX<br>1 | BMAX<br>0 | | Register 26hex<br>(Write control setting) | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | R/W | 0 | STRP/<br>ENDP | FILL<br>COLR | BMAI | BMDF | BMAX<br>8 | | Register A7hex (Bit map data setting) | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | BMD7 | BMD6 | BMD5 | BMD4 | BMD3 | BMD2 | BMD1 | BMD0 | | Register 28hex (Color data settings: R, G) | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | SSPG<br>3 | SSPG<br>2 | ¦ SSPG<br>¦ 1 | SSPG<br>0 | SSPR 3 | SSPR 2 | SSPR<br>1 | SSPR 0 | | Register 29hex (Color data settings: B) | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | SSPB<br>3 | ¦ SSPB<br>¦ 2 | SSPB<br>1 | SSPB<br>0 | | Register AAhex (Sprite settings) | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | SSPC 2 | SSPC<br>1 | SSPC<br>0 | | Register 2Bhex (Sprite address Y setting) | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | SPAR<br>Y4 | SPAR<br>Y3 | SPAR<br>Y2 | SPAR<br>Y1 | SPAR<br>Y0 | | Register 2Chex (Sprite address X setting) | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | SPAR<br>X4 | SPAR<br>X3 | SPAR<br>X2 | SPAR<br>X1 | SPAR<br>X0 | | Register 2Dhex (Write control settings) | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | <br> 0 | 0 | 0 | WSP2 | WSP1 | SPAI | SPDF | | Register AEhex (Sprite data setting) | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | SPD6 | SPD5 | SPD4 | 0 | SPD2 | SPD1 | SPD0 | | Register 2Fhex (Sprite A and B settings) | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | SPRT<br>ARA | SPSB | SPSA | | Register 30hex (Sprite display address Y setting) | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | SPDA<br>Y7 | SPDA<br>Y6 | SPDA<br>Y5 | SPDA<br>Y4 | SPDA<br>Y3 | SPDA<br>Y2 | SPDA<br>Y1 | SPDA<br>Y0 | | Register 31hex (Sprite display address X setting) | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | SPDA<br>X7 | SPDA<br>X6 | SPDA<br>X5 | SPDA<br>X4 | SPDA<br>X3 | SPDA<br>X2 | SPDA<br>X1 | SPDA<br>X0 | | Register 32hex (Sprite display address setting control) | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | WSPB | WSPA | 0 | SPDA<br>X8 | | Register 33hex<br>(Display window setting: Y) | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | WDYS<br>7 | WDYS<br>6 | WDYS<br>5 | WDYS<br>4 | WDYS<br>3 | WDYS<br>2 | WDYS<br>1 | WDYS<br>0 | | Register 34hex (Display window setting: X) | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | WDXS<br>7 | WDXS<br>6 | WDXS<br>5 | WDXS<br>4 | WDXS<br>3 | WDXS<br>2 | WDXS<br>1 | WDXS<br>0 | | Register 35hex (Display window: X; display area settings) | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | WDEN | WDAR | PAL<br>60 | SADR/<br>EADR | 0 | WDXS<br>8 | | Register 36hex (Cross cursor display position setting: X) | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | CRAX<br>7 | CRAX<br>6 | CRAX<br>5 | CRAX<br>4 | CRAX<br>3 | CRAX<br>2 | CRAX<br>1 | CRAX<br>0 | | Register 37hex (Cross cursor display position setting: Y) | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | CRAY<br>7 | CRAY | CRAY<br>5 | CRAY<br>4 | CRAY<br>3 | CRAY | CRAY<br>1 | CRAY<br>0 | ## **Command Descriptions** - Note: 1. After a hardware reset, always first send register 00 command, and only then issue the various commands. The LC78711E may operate incorrectly if a register 00 command is not issued. - 2. All data transfers must be performed LSB first. - 3. The (0) and (1) notations in the second byte indicate the default values. ## 1. Register 00hex MSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 0 0 0 First byte 0 0 0 ➤ Register 00hex identification code MSB LSB VRAM INIT SCP2 SCP1 SCP0 Second byte CB 0 /BG (0) (0) (0) (0)(0) (0) (1) (1) • Data7: INIT Function: System reset — Operation: INIT = 0: The LC78711E internal state is not reset (normal operation continues) INIT = 1: The internal state is reset (The display is set to a blue background screen.) • Data6: SCP2 Data5: SCP1 Data4: SCP0 - Function: YS output (pin 46) control — Operation: SCP2 = 0: When (SCP0, SCP1) is (0,0) or (0,1), the whole screen is set to low (transparent) if the comparison condition did not hold. > SCP2 = 1: When (SCP0, SCP1) is (0,0) or (0,1), the whole screen is set to high (display) if the comparison condition did not hold. The superimpose mode comparison condition is determined by the SCP1 and SCP2 setting. (Only valid when pin 60, SON, is 1) | SCP1 | SCP0 | Comparison condition (YS pin output operation setting) | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | No comparison performed | | 1 | 0 | If the border color was not black, YS is set to high (display) for sections that do not match the border color, and set to low (transparent) for all other sections. | | 1 | 1 | Sets YS high for sections that do not match the chroma key color, and low for all other sections. | • Data3: CB — Function: Color bar screen output setting — Operation: CB = 0: The graphics signal is output. CB = 1: A color bar signal is output. • Data2: 1 — Operation: This bit must always be set to 1. The LC78711E may not operate correctly if this bit is not set to 1. Operation: This bit must always be set to 0. The LC78711E may not operate correctly if this bit is not set to 0. • Data0: VRAM/BG — Function: Switches the displayed screen — Operation: VRAM/BG = 0: Displays the contents of VRAM VRAM/BG = 1: Displays the background color LSB Data0 0 0 ## 2. Register 01hex First byte | | MSB | | | | | | | LSB | |---|-------|-------|-------|-------|-------|-------|-------|-------| | | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | • | | | | | | | | | Register 01hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | VP3 | VP2 | VP1 | VP0 | HP3 | HP2 | HP1 | HP0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | Data7: VP3 Data6: VP2 Data5: VP1 Data4: VP0 — Function: These bits set the vertical direction display start position. Operation: Sets the display position as a two's complement value with positive indicating up in the vertical direction. The position is set in two dot units, supporting a range of from -16 to +14 dots from the center position. • Data3: HP3 Data2: HP2 Data1: HP1 Data0: HP0 — Function: These bits set the horizontal direction display start position. Operation: Sets the display position as a two's complement value with positive indicating left in the horizontal direction. The position is set in two dot units, supporting a range of from -16 to +14 dots from the center position. ### 3. Register 04hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | | | | | Register 04hex identification code Second byte | MSB | | | | | | | LSB | |------|------|------|------|------|------|------|------| | CRG3 | CRG2 | CRG1 | CRG0 | CRR3 | CRR2 | CRR1 | CRR0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: CRG3 Data6: CRG2 Data5: CRG1 Data4: CRG0 — Function: The green color data setting — Operation: Specifies the green color data. There are 16 values in the range 0 to F (hexadecimal). • Data3: CRR3 Data2: CRR2 Data1: CRR1 Data1: CRR1 Data0: CRR0 — Function: The red color data setting — Operation: Specifies the red color data. There are 16 values in the range 0 to F (hexadecimal). ### 4. Register 05hex MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 First byte 0 0 0 0 0 1 0 1 → Register 05hex identification code MSB CROS CRKY BGCL 0 CRB3 CRB2 CRB1 Second byte (0) (0)(0) (0)(0)(0) (0) • Data7: CROS — Function: Cross cursor display color setting — Operation: Acquires the color set in bits CRR3:0, CRG3:0, and CRB3:0 as the cross cursor display color. CRB0 (0) • Data6: CRKY - Function: Chroma key color setting — Operation: Acquires the color set in bits CRR3:0, CRG3:0, and CRB3:0 as the chroma key color. • Data5: BGCL - Function: Background color setting — Operation: Acquires the color set in bits CRR3:0, CRG3:0, and CRB3:0 as the background color. • Data4: Unused (Must be set to 0.) • Data3: CRB3 Data2: CRB2 Data1: CRB1 Data0: CRB0 — Function: The blue color data setting — Operation: Specifies the blue color data. There are 16 values in the range 0 to F (hexadecimal). 5. Register 06hex Register 06hex identification code Second byte First byte | MSB | | | | | | | LSB | | |-----|-----|-----|-----|-----|-----|-----|-----|---| | | | | | | BST | | | ı | | R/F | 0 | 0 | 0 | 0 | ON | PH1 | PH0 | ĺ | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | • Data7: R/F — Function: Color burst phase timing setting during superimpose operation — Operation: R/F = 0: Set to the rising edge of the 4fsc clock R/F = 1: Set to the falling edge of the 4fsc clock • Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) • Data2: BSTON — Function: Color burst signal output control setting during superimpose operation — Operation: BSTON = 0: Burst signal output is turned off BSTON = 1: Burst signal output is turned on • Data1: PH1 Data0: PH0 — Function: Color burst signal phase setting during superimpose operation — Operation: | PH1 | PH0 | Phase | |-----|-----|-------| | 0 | 0 | 0° | | 0 | 1 | 90° | | 1 | 0 | 180° | | 1 | 1 | 270° | ## 6. Register 07hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | ( | | | | | | | | Register 07hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | YT3 | YT2 | YT1 | YT0 | | (0) | (0) | (0) | (0) | (0) | (1) | (0) | (1) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) • Data3: YT3 Data2: YT2 Data1: YT1 Data0: YT0 — Function: YS (pin 46) output phase adjustment setting — Operation: Sets the YS output timing in single 4fsc clock units. The default is a phase setting identical to that of the video output. ## 7. Register 08hex First byte | MSB | | | | | | | LSB | |----------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | <u> </u> | | | | | | | | Register 08hex identification code Second byte | MSB | | | | | | | LSB | |------|------|-----|-----|------|------|------|------| | MVMD | EXSN | 0 | 0 | TST3 | TST2 | TST1 | TST0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: MVMD — Function: Moving display area setting during superimpose operation — Operation: MVMD = 0: Only the display area moves MVMD = 1: The area including the border area moves (only left and right motion is possible with this setting.) - Data6: EXSN - Function: Synchronizing signal reset control setting for external synchronization mode, i.e., when SON = 1. - Operation: EXSN = 0: Reset is executed on the falling edge of the $\overline{\text{HRESET}}$ (pin 54) and $\overline{\text{VRESET}}$ (pin 56) signals. EXSN = 1: Reset is executed on the falling edge of the $\overline{\text{VRESET}}$ (pin 56) signal. (The $\overline{\text{HRESET}}$ signal is not required.) • Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: TST3 Data2: TST2 Data1: TST1 Data0: TST0 - Function: Test mode settings — Operation: These bits must be set to 0 during normal operation. ### 8. Register 09hex LSB MSB Data5 Data4 Data3 Data2 Data1 Data0 Data7 Data6 First byte 0 0 0 0 0 1 0 1 Register 09hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|------|------|------|------|------| | 0 | 0 | 0 | SCV4 | SCV3 | SCV2 | SCV1 | SCV0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) • Data4: SCV4 Data3: SCV3 Data2: SCV2 Data1: SCV1 Data0: SCV0 - Function: Subtitle scrolling amount (vertical direction setting in character units) - Operation: Scrolls the screen display position up in character units. The scrolling amount can be set to a value in the range 0 to 17 characters, where a single character is 12 vertical dots (12 H). # 9. Register 0Ahex MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 0 0 0 0 1 0 1 0 Register 0Ahex identification code Second byte First byte | MSB LS | | | | | | | | | | | |--------|-----|------|------|------|------|------|------|--|--|--| | 0 | 0 | SCH5 | SCH4 | SCH3 | SCH2 | SCH1 | SCH0 | | | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | | | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: SCH5 Data4: SCH4 Data3: SCH3 Data2: SCH2 Data1: SCH1 Data0: SCH0 - Function: Subtitle scrolling horizontal direction setting — Operation: Scrolls the screen display position to the left in character units. The scrolling amount can be set to a value in the range 0 to 49 characters, where a single character is 6 horizontal dots. ### 10. Register 8Bhex LSB MSB Data1 Data6 Data2 Data0 Data7 Data5 Data4 Data3 0 1 1 First byte 0 0 1 1 Register 8Bhex identification code Second byte | MSB | | | | | | | LSB | |-------|-------|-----|-----|-------|-------|-------|-------| | SCRV1 | SCRV0 | 0 | 0 | SRFV3 | SRFV2 | SRFV1 | SRFV0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: SCRV1 Data6: SCRV0 — Function: Scrolling function vertical direction setting — Operation: | SCRV0 | SCRV1 | Scroll direction | |-------|-------|------------------| | 0 | 0 | Do not scroll | | 0 | 1 | Scroll down | | 1 | 0 | Scroll up | | 1 | 1 | Illegal value | • Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: SRFV3 Data2: SRFV2 Data1: SRFV1 Data0: SRFV0 - Function: Scrolling adjustment setting in dot units Operation: Scrolls the screen display position up or down in dot units. The amount of the scrolling is 0 to 12 dots. ### 11. Register 8Chex First byte | MSB | | | | | | | LSB | |------|---------|-------|-------|-------|-------|-------|-------| | Data | 7 Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | | | | | | | | | Register 8Chex identification code Second byte | MSB | | | | | | | | | | | |-----|-------|-------|-----|-----|-----|-------|-------|-------|--|--| | | SCRH1 | SCRH0 | 0 | 0 | 0 | SRFH2 | SRFH1 | SRFH0 | | | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | | • Data7: SCRH1 Data6: SCRH0 - Function: Scrolling left/right motion in dot units — Operation: | SCRH0 | SCRH1 | Scroll direction | |-------|-------|------------------| | 0 | 0 | Do not scroll | | 0 | 1 | Scroll right | | 1 | 0 | Scroll left | | 1 | 1 | Illegal value | • Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) • Data2: SRFH2 Data1: SRFH1 Data0: SRFH0 — Function: Scroll adjustment setting (in dot units) — Operation: Scrolls the screen display position to the left or right in dot units. The amount of the scrolling is 0 to 6 dots. # 12. Register 0Dhex First byte | MSB | | | | | | | LSB | |-------|-------|----------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | | | <u> </u> | | | | | | Register 0Dhex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|------|------|------| | 0 | 0 | 0 | 0 | 0 | DCRS | DSPB | DSPA | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) • Data2: DCRS Function: Cross cursor display control setting Operation: DCRS = 0: Cursor display off DCRS = 1: Cursor display on • Data1: DSPB — Function: Sprite pattern B display control setting — Operation: DSPB = 0: Sprite B display off DSPB = 1: Sprite B display on • Data0: DSPA — Function: Sprite pattern A display control setting — Operation: DSPA = 0: Sprite A display off DSPA = 1: Sprite A display on #### 13. Register 0Ehex First byte MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 0 0 0 1 1 1 0 Register 0Ehex identification code MSB LSB SRO Second byte 0 Λ 0 0 0 0 0 **ENM** (0)(0) (0) (0) (0)(0) (0)(0) • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) Data2: Unused (Must be set to 0.) Data1: Unused (Must be set to 0.) • Data0: SROENM — Function: Output signal setting for the PSC1 pin (pin 12) — Operation: Controls whether or not the serial output data setup complete flag is output from the PCS1 pin. SROENM = 0: The flag is not output. SROENM = 1: The flag is output. ## 14. Register 0Fhex MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 0 0 0 1 1 1 1 Register 0Fhex identification code Second byte First byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|------|------|------|------| | 0 | 0 | 0 | 0 | CRSM | SPBM | SPAM | GPHM | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) • Data3: CRSM — Function: Output signal setting for the PSC2 pin (pin 13) — Operation: Controls whether or not the PSC2 pin output monitors the cross cursor display state. CRSM = 0: The cursor state is not monitored. CRSM = 1: The cross cursor display state is monitored. A high level is output when the cross cursor is displayed. • Data2: SPBM — Function: Output signal setting for the PSC2 pin (pin 13) — Operation: Controls whether or not the PSC2 pin output monitors the sprite pattern B display state. SPBM = 0: The sprite state is not monitored. SPBM = 1: The sprite B display state is monitored. A high level is output when the sprite B pattern is displayed. • Data1: SPAM — Function: Output signal setting for the PSC2 pin (pin 13) — Operation: Controls whether or not the PSC2 pin output monitors the sprite pattern A display state. SPAM = 0: The sprite state is not monitored. SPAM = 1: The sprite A display state is monitored. A high level is output when the sprite A pattern is displayed. • Data0: GPHM — Function: Output signal setting for the PSC2 pin (pin 13) — Operation: Controls whether or not the PSC2 pin output monitors the state of the graphics display mode setting. GPHM = 0: The display state is not monitored. GPHM = 1: The graphics display mode setting state is monitored. A high level is output when the LC78711E is operating in graphics display mode. ## 15. Register 11hex First byte | | MSB | | | | | | | LSI | |---|-------|-------|-------|-------|-------|-------|-------|-------| | | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | i | | | | | | | | | Register 11hex identification code Second byte | MSB | | | | | | | LSB | |-----|---|---|---|---|------|------|-----| | 0 | 0 | 0 | 0 | 0 | VBLK | EXEC | 1 | • Data7: 0 Data6: 0 Data5: 0 Data4: 0 Data3: 0 • Data2: VBLK — Function: Vertical blanking (vertical return) period indicator — Operation: Outputs a 1 during the vertical blanking period. VBLK = 0: Not a vertical blanking period. VBLK = 1: Display is in a vertical blanking period. NTSC mode: A 19H period PAL mode: A 25H period • Data1: EXEC - Function: Command execution state — Operation: Outputs the LC78711E command execution state. EXEC = 0: Command execution in progress EXEC = 1: Command wait state • Data0: 1 ### 16. Register 20hex First byte | MSB LSB | | | | | | | | | |---------|-------|-------|-------|-------|-------|-------|-------|--| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Register 20hex identification code Second byte | MSB | | | | | | | LSB | _ | |-----|-----|-----|-----|-----|-----|-----|-----|---| | SGC ı | | G3 | G2 | G1 | G0 | R3 | R2 | R1 | R0 | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | Data7: SGCG3 Data6: SGCG2 Data5: SGCG1 Data4: SGCG0 — Function: Drawing color setting (Green level setting for the color palette specified color) — Operation: These 4 bits specify the green level. (0hex to Fhex) Data3: SGCR3 Data2: SGCR2 Data1: SGCR1 Data0: SGCR0 — Function: Drawing color setting (Red level setting for the color palette specified color) — Operation: These 4 bits specify the red level. (0hex to Fhex) ## 17. Register 21hex First byte | MSB | | | | | | | LSE | |----------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | <u> </u> | | | | | | | | Register 21hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | | | | | SGC | SGC | SGC | SGC | | 0 | 0 | 0 | 0 | B3 | B2 | B1 | B0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: SGCB3 Data2: SGCB2 Data1: SGCB1 Data0: SGCB0 — Function: Drawing color setting (Blue level setting for the color palette specified color) — Operation: These 4 bits specify the blue level. (0hex to Fhex) ### 18. Register A2hex First byte | 1 | MSB | | | | | | | LSB | |---|-------|-------|-------|-------|-------|-------|-------|-------| | | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | ₹ | | | | | | | | | Register A2hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | | | | | SCP | SCP | SCP | SCP | | 0 | 0 | 0 | 0 | СЗ | C2 | C1 | C0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: SCPC3 Data2: SCPC2 Data1: SCPC1 Data0: SCPC0 — Function: Color palette color setting — Operation: Sets up the color specified in registers 20 and 21 at the color palette address specified by these 4 bits. ## 19. Register A3hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | Register A3hex identification code Second byte | MSB LSE | | | | | | | | | | |---------|-----|-----|-----|-----|-----|-----|-----|-----|--| | ſ | | | | | SBD | SBD | SBD | SBD | | | Į | 0 | 0 | 0 | 0 | C3 | C2 | C1 | C0 | | | ĺ | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) • Data3: SBDC3 Data2: SBDC2 Data1: SBDC1 Data0: SBDC0 — Function: Border color specification — Operation: Selects the border color from the 16 colors in the color palette. ### 20. Register 24hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | | | | | | | | | Register 24hex identification code Second byte | MSB L | | | | | | | | | | |-------|-----|-----|-----|-----|-----|-----|-----|-----|---| | | BMA ĺ | | | Y7 | Y6 | Y5 | Y4 | Y3 | Y2 | Y1 | Y0 | | | į | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | İ | Data7: BMAY7 Data6: BMAY6 Data5: BMAY5 Data4: BMAY4 Data3: BMAY3 Data2: BMAY2 Data1: BMAY1 Data0: BMAY0 - Function: Bit map address specification — Operation: Specifies the bit map vertical direction (Y coordinate). The range of valid settings is from 00hex to B7hex (00oct to 215oct). Values of B8hex or larger are illegal. ### 21. Register 25hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | | | | | | | | | Register 25hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | BMA | X7 | X6 | X5 | X4 | X3 | X2 | X1 | X0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | Data7: BMAX7 Data6: BMAX6 Data5: BMAX5 Data4: BMAX4 Data3: BMAX3 Data2: BMAX2 Data1: BMAX1 Data0: BMAX0 — Function: Bit map address specification — Operation: These 8 bits plus the Data0 bit (BMAX8) of register 26hex (for a total of 9 bits), specify the bit map horizontal direction (X coordinate). The range of valid settings is from 000hex to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. #### 22. Register 26hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | | | | | | Register 26hex identification code Second byte | | MSB | | | | | | | LSB | |---|-----|-----|-----|-------|------|------|------|-----| | | | | | STRP/ | FILL | | | BMA | | | 0 | R/W | 0 | ENDP | COLR | BMAI | BMDF | X8 | | i | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) • Data6: R/W — Function: Bit map data area read/write mode setting — Operation: Sets the bit map data to read or write mode. R/W = 0: Bit map data area set to write mode R/W = 1: Bit map data area set to read mode • Data5: Unused (Must be set to 0.) • Data4: STRP/ENDP — Function: Bit map data setup area start or stop coordinate selection — Operation: Loads the coordinates set up by registers 24hex, 25hex, and the Data0 bit (BMAX8) of this register into the bit map data setup area start or stop address. STRP/ENDP = 0: Sets the start coordinates. STRP/ENDP = 1: Sets the stop coordinates. #### • Data3: FILLCOLR — Function: Bit map area color palette color fill operation setup — Operation: Fills the bit map area specified with STRP/ENDP with the color palette color specified by the 4 bits Data3 to Data0 (BMD3 to BMD0) in register A7hex. The execution of the fill operation starts after the color palette is set with register A7hex. FILLCOLR = 0: Fill operation not set up. FILLCOLR = 1: Sets up a fill operation. #### • Data2: BMAI — Function: Automatic bit map address increment during bit map data write setting — Operation: Specifies whether or not the bit map address is automatically incremented during bit map data write operations. If automatic incrementing is not specified, the application must specify the address in registers 24hex, 25hex, and 26hex after every data transfer. BMAI = 0: The address is not automatically incremented. BMAI = 1: The address is automatically incremented. #### • Data1: BMDF — Function: Bit map data transfer item count setting — Operation: Specifies whether data is transferred in dot units or in two-dot units during bit map data transfers. This is a setting that determines whether only the lower 4 bits or all 8 bits are transferred in register A7hex data transfers. BMDF = 0: Takes only the lower 4 bits as data. BMDF = 1: Takes all 8 bits as data. Here, the lower 4 bits of data are taken as the first data item, and the upper 4 bits are taken as the next data item. Note: BMDF must be set to 0 when BMAI is set to 0, i.e. when automatic address incrementing is not used. - Data0: BMAX8 - Function: Bit map address specification - Operation: This bit plus the Data0 to Data7 bits (BMAX0 to BMAX7) of register 25hex (for a total of 9 bits), specify the bit map horizontal direction (X coordinate). The range of valid settings is from 000 hex BMD1 (0) BMD0 (0) LSB SSP R0 SSP R1 to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. #### 23. Register A7hex MSB LSB Data0 Data2 Data1 Data7 Data6 Data5 Data4 Data3 1 1 0 1 0 1 1 First byte Register A7hex identification code LSB MSB Second byte | RMD7 | BMD6 | BMD5 | BMD4 | BMD3 | BMD2 | RMD6 | RMD6 | RMD6 | RMD7 RM Data7: BMD7 Data6: BMD6 Data5: BMD5 Data4: BMD4 - Function: Bit map data setting — Operation: The color palette color specified by these 4 bits is loaded into the specified bit map coordinate, i.e., is written to VRAM. This data is valid when BMAI is 1 and BMDF is 1. Data3: BMD3 Data2: BMD2 Data1: BMD1 Data0: BMD0 Function: Bit map data setting — Operation: The color palette color specified by these 4 bits is loaded into the specified bit map coordinates, i.e., is written to VRAM. ## 24. Register 28hex LSB MSB Data2 Data0 Data4 Data3 Data1 Data7 Data6 Data5 0 0 1 0 0 1 0 First byte Register 28hex identification code MSB SSP SSP SSP SSP SSP SSP G0 R3 R2 Second byte G3 G2 G1 (0) (0)(0) (0)(0) Data7: SSPG3 Data6: SSPG2 Data5: SSPG1 Data4: SSPG0 — Function: Sprite color setting (Sets the green level for the specified color in the sprite color palette.) — Operation: These 4 bits specify the green level. (0hex to Fhex) Data3: SSPR3 Data2: SSPR2 Data1: SSPR1 Data0: SSPR0 — Function: Sprite color setting (Sets the red level for the specified color in the sprite color palette.) — Operation: These 4 bits specify the red level. (0hex to Fhex) ## 25. Register 29hex MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 First byte 0 0 1 0 1 0 1 -> Register 29hex identification code Second byte | MSB | | | | | | | | | | | |-----|-----|-----|-----|-----|-----|-----|-----|--|--|--| | | | | | SSP | SSP | SSP | SSP | | | | | 0 | 0 | 0 | 0 | B3 | B2 | B1 | B0 | | | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | | | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: SSPB3 Data2: SSPB2 Data1: SSPB1 Data0: SSPB0 — Function: Sprite color setting (Sets the blue level for the specified color in the sprite color palette.) — Operation: These 4 bits specify the blue level. (0hex to Fhex) ### 26. Register AAhex LSB MSB Data0 Data5 Data4 Data3 Data2 Data1 Data7 Data6 0 1 0 1 0 1 0 1 ► Register AAhex identification code Second byte First byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | SSP | SSP | SSP | | 0 | 0 | 0 | 0 | 0 | C2 | C1 | C0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) Data2: SSPC2 Data1: SSPC1 Data0: SSPC0 — Function: Sprite color palette color setting — Operation: The color specified by registers 28 and 29 is stored at the color palette address specified by these 3 bits. ### 27. Register 2Bhex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | | | | | | | | | → Register 2Bhex identification code Second byte | | MSB | | | | | | | LSB | |---|-----|-----|-----|------|------|------|------|------| | Í | | | | SPAR | SPAR | SPAR | SPAR | SPAR | | | 0 | 0 | 0 | Y4 | Y3 | Y2 | Y1 | Y0 | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: SPARY4 Data3: SPARY3 Data2: SPARY2 Data1: SPARY1 Data0: SPARY0 — Function: Sprite pattern address specification — Operation: Specifies the sprite pattern vertical direction (Y coordinate). The range of valid settings is from 00hex to 1Fhex (00oct to 31oct). ## 28. Register 2Chex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | | | | | | | | | Register 2Chex identification code Second byte | | MSB | | | | | | | LSB | | |---|-----|-----|-----|------|------|------|------|------|--| | I | | | | SPAR | SPAR | SPAR | SPAR | SPAR | | | ı | 0 | 0 | 0 | X4 | Х3 | X2 | X1 | X0 | | | I | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) • Data4: SPARX4 Data3: SPARX3 Data2: SPARX2 Data1: SPARX1 Data0: SPARX0 — Function: Sprite pattern address specification — Operation: Specifies the sprite pattern horizontal direction (X coordinate). The range of valid settings is from 00hex to 1Fhex (00oct to 31oct). #### 29. Register 2Dhex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | | | | | | | | | | Register 2Dhex identification code Second byte | MSB LS | | | | | | | | | | | |--------|-----|-----|-----|------|------|------|------|--|--|--| | 0 | 0 | 0 | 0 | WSP2 | WSP1 | SPAI | SPDF | | | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | | | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) • Data3: WSP2 — Function: Data write to sprite pattern 2 setup. — Operation: Sets up data writes to sprite pattern 2. WSP2 = 0: Does not set up data writes to sprite pattern 2. WSP2 = 1: Sets up data writes to sprite pattern 2. • Data2: WSP1 — Function: Data write to sprite pattern 1 setup — Operation: Sets up data writes to sprite pattern 1. WSP1 = 0: Does not set up data writes to sprite pattern 1. WSP1 = 1: Sets up data writes to sprite pattern 1. • Data1: SPAI — Function: Automatic increment setting for the sprite address during sprite data writes — Operation: Specifies whether or not the sprite address is automatically incremented during sprite data writes. If automatic incrementing is not specified, the application must specify the address in registers 2Bhex and 2Chex after every data transfer. SPAI = 0: The address is not automatically incremented. SPAI = 1: The address is automatically incremented. • Data0: SPDF — Function: Setting for the number of data items transferred during sprite data transfers — Operation: Specifies whether data is transferred in dot units or in two dot units during sprite data transfers. This is a setting that determines whether only the lower 3 bits or the lower 3 bits and the upper 3 bits are transferred in register AEhex data transfers. SPDF = 0: Takes only the lower 3 bits as data. SPDF = 1: Also process the 3 bits Data6 to Data4 as data. Here, the lower 3 bits of data are processed as the first data item, and the upper 3 bits become the data for the next bit map address. Note: SPDF must be set to 0 when SPAI is set to 0, i.e. when automatic address incrementing is not used. #### 30. Register AEhex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | | | | | | | | | | Register AEhex identification code Second byte | MSB | | | | | | | LSB | |-----|------|------|------|-----|------|------|------| | 0 | SPD6 | SPD5 | SPD4 | 0 | SPD2 | SPD1 | SPD0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: SPD6 Data5: SPD5 Data4: SPD4 — Function: Bit map data settings — Operation: The color palette color specified by these 3 bits is loaded at the specified sprite coordinate. This data is valid when SPAI is 1 and SPDF is 1. • Data3: Unused (Must be set to 0.) • Data2: SPD2 Data1: SPD1 Data0: SPD0 — Function: Bit map data settings — Operation: The color palette color specified by these 3 bits is loaded at the specified sprite coordinate. ### 31. Register 2Fhex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | | 4 | L | | | | | Register 2Fhex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|------|------|------| | | | | | | SPRT | | | | 0 | 0 | 0 | 0 | 0 | ARA | SPSB | SPSA | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) Data3: Unused (Must be set to 0.) • Data2: SPRTARA — Function: Sprite pattern display area setting — Operation: Sets whether the sprite pattern display area is limited to the drawing area or is set to the whole image area, i.e., the sprite pattern can also be displayed outside the drawing area. SPRTARA = 0: Display only in the drawing area. SPRTARA = 1: Display outside the drawing area also allowed. • Data1: SPSB — Function: Selection of sprite pattern 1 or 2 as the sprite B display pattern — Operation: Selects whether sprite pattern 1 or 2 is displayed as the sprite B display pattern. This is selection of the pattern whose display is turned on by the Data1 (DSPB) bit in register 0Dhex. SPSB = 0: Sprite pattern 1 is displayed. SPSB = 1: Sprite pattern 2 is displayed. - Data0: SPSA - Function: Selection of sprite pattern 1 or 2 as the sprite A display pattern - Operation: Selects whether sprite pattern 1 or 2 is displayed as the sprite A display pattern. This is selection of the pattern whose display is turned on by the Data0 (DSPA) bit in register 0Dhex. SPSA = 0: Sprite pattern 1 is displayed. SPSA = 1: Sprite pattern 2 is displayed. Note: When the same pattern is selected for both sprites A and B, two instances of the same pattern are displayed. 32. Register 30hex First byte | | | | | | | LSB | |-------|-------|-------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | Data6 | Data6 Data5 0 1 | Data6 Data5 Data4 0 1 1 | Data6 Data5 Data4 Data3 0 1 1 0 | Data6 Data5 Data4 Data3 Data2 0 1 1 0 0 | Data6 Data5 Data4 Data3 Data2 Data1 0 1 1 0 0 0 | → Register 30hex identification code Second byte | | MSB | | | | | | | LSB | | |---|-----|-----|-----|-----|-----|-----|-----|-----|---| | ĺ | SPD ĺ | | | AY7 | AY6 | AY5 | AY4 | AY3 | AY2 | AY1 | AY0 | l | | i | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | ĺ | Data7: SPDAY7 Data6: SPDAY6 Data5: SPDAY5 Data4: SPDAY4 Data3: SPDAY3 Data2: SPDAY2 Data1: SPDAY1 Data0: SPDAY0 - Function: Sprite display address setting - Operation: Specifies the sprite display vertical direction (Y coordinate). The range of valid settings is from 00hex to B7hex (00oct to 215oct). Values of B8hex or larger are illegal. ## 33. Register 31hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | Register 31hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----| | SPD | AX7 | AX6 | AX5 | AX4 | AX3 | AX2 | AX1 | AX0 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | Data7: SPDAX7 Data6: SPDAX6 Data5: SPDAX5 Data4: SPDAX4 Data3: SPDAX3 Data2: SPDAX2 Data1: SPDAX1 Data0: SPDAX0 - Function: Sprite display address setting - Operation: These 8 bits plus the Data0 bit (SPDAX8) of register 32hex (for a total of 9 bits), specify the sprite display horizontal direction (X coordinate). The range of valid settings is from 000hex to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. #### 34. Register 32hex MSB LSB Data7 Data6 Data5 Data4 Data3 Data2 Data1 Data0 First byte 0 0 1 1 0 0 1 0 Register 32hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|------|------|-----|-----| | | | | | | | | SPD | | 0 | 0 | 0 | 0 | WSPB | WSPA | 0 | AX8 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) Data5: Unused (Must be set to 0.) Data4: Unused (Must be set to 0.) • Data3: WSPB — Function: Sprite B display start address write control — Operation: Sets the address specified as the sprite display address as the sprite B display start address. WSPB = 0: No setting performed. WSPB = 1: Sets the address. • Data2: WSPA - Function: Sprite A display start address write control — Operation: Sets the address specified as the sprite display address as the sprite A display start address. WSPA = 0: No setting performed. WSPA = 1: Sets the address. • Data1: Unused (Must be set to 0.) • Data0: SPDAX8 - Function: Sprite address specification — Operation: The Data0 to Data7 bits (SPDAX0 to SPDAX7) in register 31 and this bit of this register (for a total of 9 bits) specify the sprite horizontal direction (X coordinate). The range of valid settings is from 000hex to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. ## 35. Register 33hex LSB MSB Data1 Data0 Data5 Data4 Data3 Data2 Data7 Data6 0 1 1 First byte 1 0 0 0 1 Register 33hex identification code Second byte | | MSB | | | | | | | LSB | |---|-----|-----|-----|-----|-----|-----|-----|-----| | į | WD | | YS7 | YS6 | YS5 | YS4 | YS3 | YS2 | YS1 | YS0 | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | Data7: WDYS7 Data6: WDYS6 Data5: WDYS5 Data4: WDYS4 Data3: WDYS3 Data2: WDYS2 Data1: WDYS1 Data0: WDYS0 Function: Display window address specification — Operation: Specifies the display window vertical direction (Y coordinate). The range of valid settings is from 00hex to B7hex (00oct to 215oct). Values of B8hex or larger are illegal. #### 36. Register 34hex First byte | MSB | | | | | | | LSB | |-------|-------|----------|---------------------------------------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | | | <u> </u> | · · · · · · · · · · · · · · · · · · · | | | | | → Register 34hex identification code Second byte | MSB | | | | | | | LSB | | |-----|-----|-----|-----|-----|-----|-----|-----|--| | WD | | XS7 | XS6 | XS5 | XS4 | XS3 | XS2 | XS1 | XS0 | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | | • Data7: WDXS7 Data6: WDXS6 Data5: WDXS5 Data4: WDXS4 Data3: WDXS3 Data2: WDXS2 Data1: WDXS1 Data0: WDXS0 - Function: Sprite display address specification — Operation: These 8 bits plus the Data0 bit (WDXS8) of register 35hex (for a total of 9 bits), specify the bit map horizontal direction (X coordinate). The range of valid settings is from 000hex to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. ## 37. Register 35hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|-------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | | | | | | | | Register 35hex identification code Second byte | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-------|-----|-----| | | | WD | WD | PAL | SADR/ | | WD | | 0 | 0 | EN | AR | 60 | EADR | 0 | XS8 | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: Unused (Must be set to 0.) Data6: Unused (Must be set to 0.) • Data5: WDEN Function: Display window display settingOperation: Sets display window display. WDEN = 0: The display window is not displayed. WDEN = 1: The display window is displayed. • Data4: WDAR Function: Display window display area settingOperation: Sets the display window display area. WDAR = 0: Displays the inside of the display window WDAR = 1: Displays the outside of the display window • Data3: PAL60 — Function: PAL60 mode setting (Valid only when N/P1 and N/P2 are 0.) — Operation: PAL60 = 0: PAL mode PAL60 = 1: PAL60 mode - Data2: SADR/EADR - Function: Display window display coordinates setting - Operation: Sets the display window display area. SADR/EADR = 0: Sets the display window start address. SADR/EADR = 1: Sets the display window end address. - Data1: Unused (Must be set to 0.) - Data0: WDXS8 - Function: Display window address setting - Operation: The Data0 to Data7 bits (WDXS0 to WDXS7) in register 34 and this bit of this register (for a total of 9 bits) specify the sprite horizontal direction (X coordinate). The range of valid settings is from 000hex to 12Bhex (000oct to 299oct). Values of 12Chex or larger are illegal. # 38. Register 36hex First byte | MSB | | | | | | | | LSB | |-----|-------|-------|-------|-------|-------|-------|-------|-------| | | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | - 1 | | | | | | | | | Register 36hex identification code Second byte | MSB | | | | | | | | | | |-----|-----|-----|-----|-----|-----|-----|-----|-----|---| | | CRA l | | | X7 | X6 | X5 | X4 | X3 | X2 | X1 | X0 | | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | l | Data7: CRAX7 Data6: CRAX6 Data5: CRAX5 Data4: CRAX4 Data3: CRAX3 Data2: CRAX2 Data1: CRAX1 Data0: CRAX0 - Function: Cross cursor position setting - Operation: Specifies the horizontal direction (X coordinate) for the cross cursor intersection point. This setting sets the position in 2-dot units. # 39. Register 37hex First byte | MSB | | | | | | | LSB | |-------|-------|-------|----------|-------|-------|-------|-------| | Data7 | Data6 | Data5 | Data4 | Data3 | Data2 | Data1 | Data0 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | <u> </u> | | | | | → Register 37hex identification code Second byte | MSB | | | | | | | | | |-----|-----|-----|-----|-----|-----|-----|-----|-----| | | CRA | | Y7 | Y6 | Y5 | Y4 | Y3 | Y2 | Y1 | Y0 | | | (0) | (0) | (0) | (0) | (0) | (0) | (0) | (0) | • Data7: CRAY7 Data6: CRAY6 Data5: CRAY5 Data4: CRAY4 Data3: CRAY3 Data2: CRAY2 Data1: CRAY1 Data0: CRAY0 - Function: Cross cursor position setting — Operation: Specifies the vertical direction (Y coordinate) for the cross cursor intersection point. This setting sets the position in 2-dot units. Note: The register 0Dhex Data 3 bit (DCRS) setting is required for execution of the cross cursor display function. ## **NTSC Sample Application Circuit** - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of December, 1997. Specifications and information herein are subject to change without notice.