# 1/8 to 1/10 Duty Dot Matrix LCD Display Controllers/Drivers with Key Input Function #### Overview The LC75816E and LC75816W are 1/8 to 1/10 duty dot matrix LCD display controllers/drivers that support the display of characters, numbers, and symbols. In addition to generating dot matrix LCD drive signals based on data transferred serially from a microcontroller, the LC75816E and LC75816W also provide on-chip character display ROM and RAM to allow display systems to be implemented easily. These products also provide up to 2 general-purpose output ports and incorporate a key scan circuit that accepts input from up to 30 keys to reduce printed circuit board wiring. #### **Features** - Key input function for up to 30 keys (A key scan is performed only when a key is pressed.) - Controls and drives a $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix LCD. - Supports accessory display segment drive (up to 65 segments) - Display technique: 1/8 duty 1/4 bias drive (5 × 7 dots) 1/9 duty 1/4 bias drive (5 × 8 dots) 1/10 duty 1/4 bias drive (5 × 9 dots) • Display digits: 13 digits $\times$ 1 line (5 $\times$ 7 dots) 12 digits $\times$ 1 line (5 $\times$ 8 dots, 5 $\times$ 9 dots) • Display control memory CGROM: 240 characters $(5 \times 7, 5 \times 8, \text{ or } 5 \times 9 \text{ dots})$ CGRAM: 16 characters $(5 \times 7, 5 \times 8, \text{ or } 5 \times 9 \text{ dots})$ ADRAM: $13 \times 5$ bits DCRAM: 52 × 8 bits • Instruction function Display on/off control Display shift function - Sleep mode can be used to reduce current drain. - CCB is a trademark of SANYO ELECTRIC CO., LTD. - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO. any SANYO products described or contained herein in such applications. - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein. - Built-in display contrast adjustment circuit - Switching between the key scan output port and generalpurpose output port functions can be controlled by instructions. - The frame frequency of the common and segment output waveforms can be controlled by instructions. - Serial data I/O supports CCB format communication with the system controller. - Independent LCD driver block power supply VLCD - A voltage detection type reset circuit is provided to initialize the IC and prevent incorrect display. - The INH pin is provided. This pin turns off the display, disables key scanning, and forces the general-purpose output ports to the low level. - · RC oscillator circuit # **Package Dimensions** unit: mm ### 3151-QFP100E unit: mm #### 3181B-SQFP100 #### Pin Assignments (Top View) # Specifications Absolute Maximum Ratings at $Ta=25^{\circ}C,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|----------------------|--------------------------------------------------------------------------------|--------------------------------|------| | | V <sub>DD</sub> max | $V_{DD}$ | -0.3 to +7.0 | V | | Maximum supply voltage | V <sub>LCD</sub> max | V <sub>LCD</sub> | -0.3 to +11.0 | ] | | | V <sub>IN</sub> 1 | CE, CL, DI, ĪNH | -0.3 to +7.0 | | | Input voltage | V <sub>IN</sub> 2 | OSCI, KI1 to KI5, TEST | -0.3 to V <sub>DD</sub> + 0.3 | V | | | V <sub>IN</sub> 3 | V <sub>LCD</sub> 1, V <sub>LCD</sub> 2, V <sub>LCD</sub> 3, V <sub>LCD</sub> 4 | -0.3 to V <sub>LCD</sub> + 0.3 | | | | V <sub>OUT</sub> 1 | DO | -0.3 to +7.0 | | | Output voltage | V <sub>OUT</sub> 2 | OSCO, KS1 to KS6, P1, P2 | -0.3 to V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT</sub> 3 | V <sub>LCD</sub> 0, S1 to S65, COM1 to COM10 | -0.3 to V <sub>LCD</sub> + 0.3 | | | | I <sub>OUT</sub> 1 | S1 to S65 | 300 | μA | | | I <sub>OUT</sub> 2 | COM1 to COM10 | 3 | | | Output current | I <sub>OUT</sub> 3 | KS1 to KS6 | 1 | mA | | | I <sub>OUT</sub> 4 | P1, P2 | 5 | | | Allowable power dissipation | Pd max | Ta = 85°C | 200 | mW | | Operating temperature | Topr | | -40 to +85 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | # Allowable Operating Ranges at $Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V}$ | Parameter | Symbol | Conditions | | Ratings | | Unit | |----------------------------------|--------------------|------------------------------------------------------------------------------|------------------------|---------------------------------------------|-----------------------|-------| | Falameter | Syllibol | Conditions | min | typ | max | Offic | | | V <sub>DD</sub> | $V_{DD}$ | 4.5 | | 6.0 | | | Supply voltage | ., | V <sub>LCD</sub> : When the display contrast adjustment circuit is used. | 7.0 | | 10.0 | V | | | V <sub>LCD</sub> | V <sub>LCD</sub> : When the display contrast adjustment circuit is not used. | 4.5 | | 10.0 | | | Output voltage | V <sub>LCD</sub> 0 | V <sub>LCD</sub> 0 | V <sub>LCD</sub> 4+4.5 | | $V_{LCD}$ | V | | | V <sub>LCD</sub> 1 | V <sub>LCD</sub> 1 | | 3/4 (V <sub>LCD</sub> 0_V <sub>LCD</sub> 4) | $V_{LCD}0$ | | | Input voltage | V <sub>LCD</sub> 2 | V <sub>LCD</sub> 2 | | 2/4 (V <sub>LCD</sub> 0_V <sub>LCD</sub> 4) | $V_{LCD}0$ | V | | input voitage | V <sub>LCD</sub> 3 | V <sub>LCD</sub> 3 | | 1/4 (V <sub>LCD</sub> 0_V <sub>LCD</sub> 4) | $V_{LCD}0$ | V | | | V <sub>LCD</sub> 4 | V <sub>LCD</sub> 4 | 0 | | 1.5 | | | | V <sub>IH</sub> 1 | CE, CL, DI, INH | 0.8 V <sub>DD</sub> | | 6.0 | | | Input high level voltage | V <sub>IH</sub> 2 | OSCI | 0.7 V <sub>DD</sub> | | $V_{DD}$ | V | | | V <sub>IH</sub> 3 | KI1 to KI5 | 0.6 V <sub>DD</sub> | | $V_{DD}$ | | | Input low level voltage | V <sub>IL</sub> 1 | CE, CL, DI, INH, KI1 to KI5 | 0 | | $0.2~\mathrm{V_{DD}}$ | V | | input low level voltage | V <sub>IL</sub> 2 | OSCI | 0 | | 0.3 V <sub>DD</sub> | V | | Recommended external resistance | Rosc | OSCI, OSCO | | 33 | | kΩ | | Recommended external capacitance | Cosc | OSCI, OSCO | | 220 | | pF | | Guaranteed oscillation range | fosc | OSC | 150 | 300 | 600 | kHz | | Data setup time | t <sub>ds</sub> | CL, DI: Figure 2 | 160 | | | ns | | Data hold time | t <sub>dh</sub> | CL, DI: Figure 2 | 160 | | | ns | | CE wait time | t <sub>cp</sub> | CE, CL: Figure 2 | 160 | | | ns | | CE setup time | t <sub>cs</sub> | CE, CL: Figure 2 | 160 | | | ns | | CE hold time | t <sub>ch</sub> | CE, CL: Figure 2 | 160 | | | ns | | High level clock pulse width | tøH | CL: Figure 2 | 160 | | | ns | | Low level clock pulse width | tøL | CL: Figure 2 | 160 | | | ns | | DO output delay time | t <sub>dc</sub> | DO, $R_{PU} = 4.7k\Omega$ , $C_L = 10pF*1$ : Figure 2 | | | 1.5 | μs | | DO rise time | t <sub>dr</sub> | DO, $R_{PU}$ = 4.7kΩ, $C_L$ = 10pF*1: Figure 2 | | | 1.5 | μs | Note: \*1. Since the DO pin is an open-drain output, these times depend on the values of the pull-up resistor $R_{PU}$ and the load capacitance $C_L$ . ### **Electrical Characteristics for the Allowable Operating Ranges** | Parameter | Symbol | Conditions | | Ratings | | Unit | |-------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|-----------------------------------------------------|-------| | Falametei | Symbol | Conditions | min | typ | max | Offic | | Hysteresis | V <sub>H</sub> | CE, CL, DI, INH, KI1 to KI5 | | 0.1 V <sub>DD</sub> | | V | | Power-down detection voltage | V <sub>DET</sub> | | 2.5 | 3.0 | 3.5 | V | | Input high level current | I <sub>IH</sub> | CE, CL, DI, INH, OSCI: V <sub>I</sub> = 6.0 V | | | 5.0 | μA | | Input low level current | I <sub>IL</sub> | CE, CL, DI, INH, OSCI: VI = 0 V | -5.0 | | | μΑ | | Input floating voltage | V <sub>IF</sub> | KI1 to KI5 | | | 0.05 V <sub>DD</sub> | V | | Pull-down resistance | R <sub>PD</sub> | KI1 to KI5: V <sub>DD</sub> = 5.0 V | 50 | 100 | 250 | kΩ | | Output off leakage current | I <sub>OFFH</sub> | DO: V <sub>O</sub> = 6.0 V | | | 6.0 | μA | | | V <sub>OH</sub> 1 | S1 to S65: I <sub>O</sub> = -20 μA | V <sub>LCD</sub> 0 - 0.6 | | | | | | V <sub>OH</sub> 2 | COM1 to COM10: I <sub>O</sub> = -100 μA | V <sub>LCD</sub> 0 - 0.6 | | | | | Output high level voltage | V <sub>OH</sub> 3 | KS1 to KS6: I <sub>O</sub> = -500 μA | V <sub>DD</sub> - 1.0 | V <sub>DD</sub> – 0.5 | V <sub>DD</sub> - 0.2 | V | | | V <sub>OH</sub> 4 | P1, P2: I <sub>O</sub> = -1 mA | V <sub>DD</sub> - 1.0 | | | | | | V <sub>OH</sub> 5 | OSCO: I <sub>O</sub> = -500 μA | V <sub>DD</sub> - 1.0 | | | | | | V <sub>OL</sub> 1 | S1 to S65: I <sub>O</sub> = 20 μA | | | V <sub>LCD</sub> 4 + 0.6 | | | | V <sub>OL</sub> 2 | COM1 to COM10: I <sub>O</sub> = 100 μA | | | V <sub>LCD</sub> 4 + 0.6 | | | Outset law laws well- | V <sub>OL</sub> 3 | KS1 to KS6: I <sub>O</sub> = 25 μA | 0.2 | 0.5 | 1.5 | V | | Output low level voltage | V <sub>OL</sub> 4 | P1, P2: I <sub>O</sub> = 1 mA | | | 1.0 | V | | | V <sub>OL</sub> 5 | OSCO: I <sub>O</sub> = 500 μA | | | 1.0 | | | | V <sub>OL</sub> 6 | DO: I <sub>O</sub> = 1 mA | | 0.1 | 0.5 | | | | V <sub>MID</sub> 1 | S1 to S65: I <sub>O</sub> = ±20 μA | 2/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) - 0.6 | | 2/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) + 0.6 | | | Output middle level voltage*2 | V <sub>MID</sub> 2 | COM1 to COM10: I <sub>O</sub> = ±100 μA | 3/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) - 0.6 | | 3/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) + 0.6 | V | | | V <sub>MID</sub> 3 | COM1 to COM10: I <sub>O</sub> = ±100 μA | 1/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) - 0.6 | | 1/4 (V <sub>LCD</sub> 0 - V <sub>LCD</sub> 4) + 0.6 | | | Oscillator frequency | fosc | OSCI, OSCO: $R_{OSC} = 33 \text{ k}\Omega$ , $C_{OSC} = 220 \text{ pF}$ | 210 | 300 | 390 | kHz | | | I <sub>DD</sub> 1 | V <sub>DD</sub> : sleep mode | | | 100 | | | | I <sub>DD</sub> 2 | V <sub>DD</sub> : V <sub>DD</sub> = 6.0 V, output open, f <sub>OSC</sub> = 300 kHz | | 500 | 1000 | | | | I <sub>LCD</sub> 1 | V <sub>LCD</sub> : sleep mode | | | 5 | | | Current drain | I <sub>LCD</sub> 2 | V <sub>LCD</sub> : V <sub>LCD</sub> = 10.0 V, output open, f <sub>OSC</sub> = 300 kHz<br>When the display contrast adjustment circuit is used. | | 450 | 900 | μΑ | | | I <sub>LCD</sub> 3 | V <sub>LCD</sub> : V <sub>LCD</sub> = 10.0 V, output open, f <sub>OSC</sub> = 300 kHz<br>When the display contrast adjustment circuit is not used. | | 200 | 400 | | Note: \*2. Excluding the bias voltage generation divider resistor built into the $V_{LCD}0$ , $V_{LCD}1$ , $V_{LCD}2$ , $V_{LCD}3$ , and $V_{LCD}4$ . (See Figure 1.) Figure 1 #### • When CL is stopped at the low level #### • When CL is stopped at the high level Figure 2 ### **Pin Functions** | Pin | | No. | Function | Active | I/O | Handling when unused | |--------------------------------|----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------------| | S1 to S63 | LC75816E | LC75816W | | | - | | | S64/COM10<br>S65/COM9 | 3 to 65<br>66<br>67 | 1 to 63<br>64<br>65 | Segment driver outputs. The S64/COM10, S65/COM9 pins can be used as common driver output under the "set display technique" instruction. | _ | 0 | OPEN | | COM1 to COM8 | 75 to 68 | 73 to 66 | Common driver outputs. | _ | 0 | OPEN | | KS1/P1<br>KS2/P2<br>KS3 to KS6 | 76<br>77<br>78 to 81 | 74<br>75<br>76 to 79 | Key scan outputs. Although normal key scan timing lines require diodes to be inserted in the timing lines to prevent shorts, since these outputs are unbalanced CMOS transistor outputs, these outputs will not be damaged by shorting when these outputs are used to form a key matrix. The KS1/P1 and KS2/P2 pins can be used as general-purpose output ports under the "set key scan output port/general-purpose output port state" instruction. | _ | 0 | OPEN | | KI1 to KI5 | 82 to 86 | 80 to 84 | Key scan inputs. These pins have built-in pull-down resistors. | Н | ı | GND | | OSCI | 97 | 95 | Oscillator connections. An oscillator circuit is formed by | _ | ı | GND | | osco | 96 | 94 | connecting an external resistor and capacitor at these pins. | _ | 0 | OPEN | | CE | 100 | 98 | Serial data interface connections to the controller. Note that DO, | Н | ı | | | CL | 1 | 99 | being an open-drain output, requires a pull-up resistor. CE : Chip enable | | ı | GND | | DI | 2 | 100 | CL : Synchronization clock DI : Transfer data | _ | ı | | | DO | 99 | 97 | DO: Output data | _ | 0 | OPEN | | ĪNH | 98 | 96 | Input that turns the display off, disables key scanning, and forces the general-purpose output ports low. • When INH is low (V <sub>SS</sub> ): • Display off S1 to S63 = "L" (V <sub>LCD</sub> 4). S64/COM10, S65/COM9 = "L" (V <sub>LCD</sub> 4). COM1 to COM8 = "L" (V <sub>LCD</sub> 4). • General-purpose output ports P1, P2 = low (V <sub>SS</sub> ) • Key scanning disabled: KS1 to KS6 = low (V <sub>SS</sub> ) • All the key data is reset to low. • When INH is high (V <sub>DD</sub> ): • Display on • The state of the pins as key scan output pins or general-purpose output ports can be set with the "set key scan output port/general-purpose output port state" instruction. • Key scanning is enabled. However, serial data can be transferred when the INH pin is low. | L | I | V <sub>DD</sub> | | TEST | 95 | 93 | This pin must be connected to ground. | _ | 1 | _ | | V <sub>LCD</sub> 0 | 89 | 87 | LCD drive 4/4 bias voltage (high level) supply pin. The level on this pin can be changed by the display contrast adjustment circuit. However, $(V_{LCD}0 - V_{LCD}4)$ must be greater than or equal to 4.5 V. Also, external power must not be applied to this pin since the pin circuit includes the display contrast adjustment circuit. | _ | 0 | OPEN | | V <sub>LCD</sub> 1 | 90 | 88 | LCD drive 3/4 bias voltage (middle level) supply pin. This pin can be used to supply the 3/4 ( $V_{LCD}0-V_{LCD}4$ ) voltage level externally. | | ı | OPEN | | V <sub>LCD</sub> 2 | 91 | 89 | LCD drive 2/4 bias voltage (middle level) supply pin. This pin can be used to supply the 2/4 ( $V_{LCD}0 - V_{LCD}4$ ) voltage level externally. | _ | ı | OPEN | | V <sub>LCD</sub> 3 | 92 | 90 | LCD drive 1/4 bias voltage (middle level) supply pin. This pin can be used to supply the 1/4 ( $V_{\rm LCD}0 - V_{\rm LCD}4$ ) voltage level externally. | _ | I | OPEN | | V <sub>LCD</sub> 4 | 93 | 91 | LCD drive 0/4 bias voltage (low level) supply pin. Fine adjustment of the display contrast can be implemented by connecting an external variable resistor to this pin. However, $(V_{LCD}0 - V_{LCD}4)$ must be greater than or equal to 4.5 V, and VLCD4 must be in the range 0 V to 1.5 V, inclusive. | _ | ı | GND | | V <sub>DD</sub> | 87 | 85 | Logic block power supply connection. Provide a voltage of between 4.5 and 6.0 V. | _ | _ | _ | | V <sub>LCD</sub> | 88 | 86 | LCD driver block power supply connection. Provide a voltage of between 7.0 and 10.0 V when the display contrast adjustment circuit is used and provide a voltage of between 4.5 and 10.0 V when the circuit is not used. | _ | _ | _ | | V <sub>SS</sub> | 94 | 92 | Power supply connection. Connect to ground. | _ | - | _ | #### **Block Functions** • AC (address counter) AC is a counter that provides the addresses used for DCRAM and ADRAM. The address is automatically modified internally, and the LCD display state is retained. • DCRAM (data control RAM) DCRAM is RAM that is used to store display data expressed as 8-bit character codes. (These character codes are converted to $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix character patterns using CGROM or CGRAM.) DCRAM has a capacity of $52 \times 8$ bits, and can hold 52 characters. The table below lists the correspondence between the 6-bit DCRAM address loaded into AC and the display position on the LCD panel. • When the DCRAM address loaded into AC is 00<sub>H</sub>. | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----| | DCRAM address (hexadecimal) | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | However, when the display shift is performed by specifying MDATA, the DCRAM address shifts as shown below. | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | |-----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------| | DCRAM address (hexadecimal) | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | 0D | (Shift left) | | | | | | | | | | | | | | | | | | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | | DCRAM address (hexadecimal) | 33 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | (Shift right) | Note: \*3. The DCRAM address is expressed in hexadecimal. Example: When the DCRAM address is 2E<sub>H</sub>. | DA0 | DA1 | DA2 | DA3 | DA4 | DA5 | |-----|-----|-----|-----|-----|-----| | 0 | 1 | 1 | 1 | 0 | 1 | Note: \*4. $5 \times 7$ dots ... 13-digit display $5 \times 7$ dots $5 \times 8$ dots ... 13-digit display $4 \times 8$ dots $5 \times 9$ dots ... 13-digit display $3 \times 9$ dots $3 \times 9$ dots #### • ADRAM (Additional data RAM) ADRAM is RAM that is used to store the ADATA display data. ADRAM has a capacity of $13 \times 5$ bits, and the stored display data is displayed directly without the use of CGROM or CGRAM. The table below lists the correspondence between the 4-bit ADRAM address loaded into AC and the display position on the LCD panel. • When the ADRAM address loaded into AC is 0<sub>H</sub>. (Number of digit displayed: 13) | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |-----------------------------|---|---|---|---|---|---|---|---|---|----|----|----|----| | ADRAM address (hexadecimal) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | However, when the display shift is performed by specifying ADATA, the ADRAM address shifts as shown below. | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | |-----------------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|---------------| | ADRAM address (hexadecimal) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | 0 | (Shift left) | | | | | | | | | | | | | | | | | | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | | ADRAM address (hexadecimal) | С | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | (Shift right) | Note: \*5. The ADRAM address is expressed in hexadecimal. Example: When the ADRAM address is AH | RA0 | RA1 | RA2 | RA3 | |-----|-----|-----|-----| | 0 | 1 | 0 | 1 | Note: \*6. $5 \times 7$ dots ... 13-digit display 5 dots $5 \times 8$ dots ... 13-digit display 4 dots $5 \times 9$ dots ... 13-digit display 3 dots $3 \times 9$ #### • CGROM (Character generator ROM) CGROM is ROM that is used to generate the 240 kinds of $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix character patterns from the 8-bit character codes. CGROM has a capacity of $240 \times 45$ bits. When a character code is written to DCRAM, the character pattern stored in CGROM corresponding to the character code is displayed at the position on the LCD corresponding to the DCRAM address loaded into AC. #### • CGRAM (Character generator RAM) CGRAM is RAM to which user programs can freely write arbitrary character patterns. Up to 16 kinds of $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix character patterns can be stored. CGRAM has a capacity of $16 \times 45$ bits. #### **Serial Data Input** • When CL is stopped at the low level • When CL is stopped at the high level - · B0 to B3, A0 to A3: CCB address 42H - D0 to D63: Instruction data The data is acquired on the rising edge of the CL signal and latched on the falling edge of the CE signal. When transferring instruction data from the microcontroller, applications must assure that the time from the transfer of one set of instruction data until the next instruction data transfer is significantly longer than the instruction execution time. X: don't care Instruction Table | Instruction | D0 D1D39 | D40 D41 D42 D43 D44 D45 D46 D47 | D48 D49 D50 D51 D52 D53 D54 D55 | D56 D57 D58 D59 | 9 D60 D61 | D62 D63 | Execution time *9 | |----------------------------------------------------------------|-------------|---------------------------------|---------------------------------|-----------------|-----------|---------|-------------------| | Set display technique | | | | DT1 DT2 FC X | 0 0 | 0 1 | srt 0 | | Display on/off control | | DG1 DG2 DG3 DG4 DG5 DG6 DG7 DG8 | DG9 DG10DG11 DG12 DG13 X X X | M A SC SP | 0 0 | 1 0 | 0 µs/27 µs *10 | | Display shift | | | | M A R/L X | 0 0 | 1 1 | 27 µs | | Set AC address | | | DAO DA1 DA2 DA3 DA4 DA5 X X | RAO RA1 RA2 RA3 | 3 0 1 | 0 0 | 27 µs | | DCRAM data write *7 | | AC0 AC1 AC2 AC3 AC4 AC5 AC6 AC7 | DAO DA1 DA2 DA3 DA4 DA5 X X | × × × WI | 0 1 | 0 1 | 27 µs | | ADRAM data write *8 | | AD1 AD2 AD3 AD4 AD5 X X X | RAO RA1 RA2 RA3 X X X | × × × WI | 0 1 | 1 0 | 27 µs | | CGRAM data write | CD1 CD2CD40 | CD41 CD42 CD43 CD44 CD45 X X X | CA0 CA1 CA2 CA3 CA4 CA5 CA6 CA7 | ×<br>×<br>× | 0 1 | 1 | 27 µs | | Set display contrast | | | CT0 CT1 CT2 CT3 X X X X | CTC X X X | 1 0 | 0 0 | srt 0 | | Set key scan output port/<br>general-purpose output port state | | | KC1 KC2 KC3 KC4 KC5 KC6 X X | PC1 PC2 KP1 KP2 | 1 0 | 0 1 | srl 0 | \*7. The data format differs when the "DCRAM data write" instruction is executed in the increment mode (IM = 1). (See detailed instruction descriptions .) \*8. The data format differs when the "ADRAM data write" instruction is executed in the increment mode (IM = 1). (See detailed instruction descriptions.) \*9. The execution times listed here apply when fosc = 300 kHz. The execution times differ when the oscillator frequency fosc differs. Example: When fosc = 210 kHz $27 \text{ µs} \times \frac{300}{210} = 39 \text{ µs}$ \*10.When the sleep mode (SP = 1) is set, the execution time is 27 µs (when $f_{\rm osc}$ = 300 kHz). #### **Detailed Instruction Descriptions** • Set display technique ... <Sets the display technique> | | | | Co | de | | | | |-----|-----|-----|-----|-----|-----|-----|-----| | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | DT1 | DT2 | FC | Х | 0 | 0 | 0 | 1 | X: don't care #### DT1, DT2: Sets the display technique | DT1 | DT2 | Display technique | Outpo | ut pins | |-----|-----|---------------------------|----------|-----------| | | 012 | Display technique | S65/COM9 | S64/COM10 | | 0 | 0 | 1/8 duty, 1/4 bias drive | S65 | S64 | | 1 | 0 | 1/9 duty, 1/4 bias drive | COM9 | S64 | | 0 | 1 | 1/10 duty, 1/4 bias drive | COM9 | COM10 | Note: \*11 Sn (n = 64, 65): Segment outputs COMn (n = 9, 10): Common outputs #### FC: Sets the frame frequency of the common and segment output waveforms | FC | | Frame frequency | | |----|----------------------------------|----------------------------------|------------------------------------| | - | 1/8 duty, 1/4 bias drive f8 (Hz) | 1/9 duty, 1/4 bias drive f9 (Hz) | 1/10 duty, 1/4 bias drive f10 (Hz) | | 0 | fosc | <u>fosc</u> | fosc | | | 3072 | 3456 | 3840 | | 1 | fosc | fosc | fosc | | | 1536 | 1728 | 1920 | • Display on/off control ... < Turns the display on or off> | | | | | | | | | | | | Co | de | | | | | | | | | | | | |-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | DG1 | DG2 | DG3 | DG4 | DG5 | DG6 | DG7 | DG8 | DG9 | DG10 | DG11 | DG12 | DG13 | Х | Х | Χ | М | Α | SC | SP | 0 | 0 | 1 | 0 | X: don't care #### M, A: Specifies the data to be turned on or off | М | Α | Display operating state | |---|---|-----------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Both MDATA and ADATA are turned off (The display is forcibly turned off regardless of the DG1 to DG13 data.) | | 0 | 1 | Only ADATA is turned on (The ADATA of display digits specified by the DG1 to DG13 data are turned on.) | | 1 | 0 | Only MDATA is turned on (The MDATA of display digits specified by the DG1 to DG13 data are turned on.) | | 1 | 1 | Both MDATA and ADATA are turned on (The MDATA and ADATA of display digits specified by the DG1 to DG13 data are turned on.) | #### Note: \*12. MDATA, ADATA A10719 #### DG1 to DG13: Specifies the display digit | Display digit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------| | Display digit data | DG1 | DG2 | DG3 | DG4 | DG5 | DG6 | DG7 | DG8 | DG9 | DG10 | DG11 | DG12 | DG13 | For example, if DG1 to DG7 are 1, and DG8 to DG13 are 0, then display digits 1 to 7 will be turned on, and display digits 8 to 13 will be turned off (blanked). #### SC: Controls the common and segment output pins | SC | Common and segment output pin states | |----|----------------------------------------------------------| | 0 | Output of LCD drive waveforms | | 1 | Fixed at the V <sub>LCD</sub> 4 level (all segments off) | Note: \*13. When SC is 1, the S1 to S65 and COM1 to COM10 output pins are set to the $V_{LCD}4$ level, regardless of the M, A, and DG1 to DG13 data. #### SP: Controls the normal mode and sleep mode | SP | Mode | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal mode | | 1 | Sleep mode (The common and segment pins go to the V <sub>LCD</sub> 4 level and the oscillator on the OSCI, OSCO pins is stopped (although it operates during key scan operations), to reduce current drain. Although the "display on/off control", "set display contrast", and "set key scan output port/general-purpose output port state" instructions can be executed in this mode, applications must return the IC to normal mode to execute any of the other instruction settings.) | #### • Display shift ... < Shifts the display> | | | | Co | de | | | | |-----|-----|-----|-----|-----|-----|-----|-----| | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | М | А | R/L | Х | 0 | 0 | 1 | 1 | X: don't care #### M, A: Specifies the data to be shifted | М | Α | Shift operating state | |---|---|------------------------------------| | 0 | 0 | Neither MDATA nor ADATA is shifted | | 0 | 1 | Only ADATA is shifted | | 1 | 0 | Only MDATA is shifted | | 1 | 1 | Both MDATA and ADATA are shifted | #### R/L: Specifies the shift direction | R/L | Shift direction | |-----|-----------------| | 0 | Shift left | | 1 | Shift right | #### • Set AC address... < Specifies the DCRAM and ADRAM address for AC> | D48 D49 D50 D51 D52 D53 D54 D55 D56 D57 D58 D59 D60 D61 D62 D63 DA0 DA1 DA2 DA3 DA4 DA5 X X RA0 RA1 RA2 RA3 0 1 0 0 | | | | | | | | Co | de | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|-----|-----|-----|---|----|-----|-----|-----|-----|---|---|---|---| | DAO DA1 DA2 DA3 DA4 DA5 X X RAO RA1 RA2 RA3 0 1 0 0 | D48 D49 D50 D51 D52 D53 D54 D55 D56 D57 D58 D59 D60 D61 D62 | | | | | | | | | | D63 | | | | | | | | DA0 | DA1 | DA2 | DA3 | DA4 | DA5 | Х | Х | RA0 | RA1 | RA2 | RA3 | 0 | 1 | 0 | 0 | X: don't care #### DA0 to DA5: DCRAM address Least significant bit Most significant bit #### RA0 to RA3: ADRAM address Least significant bit Most significant bit This instruction loads the 6-bit DCRAM address DA0 to DA5 and the 4-bit ADRAM address RA0 to RA3 into the AC. • DCRAM data write ... < Specifies the DCRAM address and stores data at that address> | | | | | | | | | Code | | | | | | | | | | | | | | | | | |----|----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D4 | 40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AC | C0 | AC1 | AC2 | AC3 | AC4 | AC5 | AC6 | AC7 | DA0 | DA1 | DA2 | DA3 | DA4 | DA5 | Х | Χ | IM | Х | Х | Х | 0 | 1 | 0 | 1 | X: don't care #### DA0 to DA5: DCRAM address AC0 to AC7: DCRAM data (character code) This instruction writes the 8 bits of data AC0 to AC7 to DCRAM. This data is a character code, and is converted to a $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix display data using CGROM or CGRAM. #### IM: Sets the method of writing data to DCRAM | | IM | DCRAM data write method | | | | | | | | | | |---|----|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Ī | 0 | Normal DCRAM data write (Specifies the DCRAM address and writes the DCRAM data.) | | | | | | | | | | | Ī | 1 | Increment mode DCRAM data write (Increments the DCRAM address by +1 each time data is written to DCRAM.) | | | | | | | | | | #### Notes: \*14. $\cdot$ DCRAM data write method when IM = 0 · DCRAM data write method when IM = 1 (Instructions other than the "DCRAM data write" instruction cannot be executed.) #### Data format at (1) (24 bits) | | Code | | | | | | | | | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AC0 | AC1 | AC2 | AC3 | AC4 | AC5 | AC6 | AC7 | DA0 | DA1 | DA2 | DA3 | DA4 | DA5 | Х | Х | IM | Х | Х | Х | 0 | 1 | 0 | 1 | X: don't care #### Data format at (2) (8 bits) | | | | Co | de | | | | |-----|-----|-----|-----|-----|-----|-----|-----| | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AC0 | AC1 | AC2 | AC3 | AC4 | AC5 | AC6 | AC7 | #### Data format at (3) (16 bits) | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AC0 | AC1 | AC2 | AC3 | AC4 | AC5 | AC6 | AC7 | 0 | Χ | Χ | Χ | 0 | 1 | 0 | 1 | X: don't care • ADRAM data write ... < Specifies the ADRAM address and stores data at that address> | | Code | | | | | | | | | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AD1 | AD2 | AD3 | AD4 | AD5 | Χ | Х | Х | RA0 | RA1 | RA2 | RA3 | Х | Х | Х | Х | IM | Х | Х | Х | 0 | 1 | 1 | 0 | X: don't care #### RA0 to RA3: ADRAM address | RA0 | RA1 | RA2 | RA3 | |-----|-----|-----|-----| | LSB | | | MSB | Least significant bit Most significant bit #### AD1 to AD5: ADATA display data In addition to the $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix display data (MDATA), this IC supports direct display of the five accessory display segments provided in each digit as ADATA. This display function does not use CGROM or CGRAM. The figure below shows the correspondence between the data and the display. When ADn = 1 (where n is an integer between 1 and 5) the segment corresponding to that data will be turned on. | ADATA | Corresponding output pin | |-------|--------------------------------------------| | AD1 | S5m + 1 (m is an integer between 0 and 12) | | AD2 | S5m + 2 | | AD3 | S5m + 3 | | AD4 | S5m + 4 | | AD5 | S5m + 5 | #### IM: Sets the method of writing data to ADRAM | IM | ADRAM data write method | | | | | | | | |----|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | Normal ADRAM data write (Specifies the ADRAM address and writes the ADRAM data.) | | | | | | | | | 1 | Increment mode ADRAM data write (Increments the ADRAM address by +1 each time data is written to ADRAM.) | | | | | | | | #### Notes: \*15. $\cdot$ ADRAM data write method when IM = 0 · ADRAM data write method when IM = 1 (Instructions other than the "ADRAM data write" instruction cannot be excuted.) #### Data format at (4) (24 bits) | Code | | | | | | | | | | | | | | | | | | | | | | | | |------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AD1 | AD2 | AD3 | AD4 | AD5 | Х | Х | Х | RA0 | RA1 | RA2 | RA3 | Х | Х | Х | Х | IM | Х | Х | Х | 0 | 1 | 1 | 0 | X: don't care #### Data format at (5) (8 bits) | | | | Co | de | | | | | | | | | | | |-----|---------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|--|--| | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | | | | | | | | AD1 | AD2 | AD3 | AD4 | AD5 | Х | Х | Х | | | | | | | | | | X: don't care | | | | | | | | | | | | | | #### Data format at (6) (16 bits) | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | AD1 | AD2 | AD3 | AD4 | AD5 | Х | Х | Х | 0 | Х | Х | Χ | 0 | 1 | 1 | 0 | X: don't care #### • CGRAM data write ... < Specifies the CGRAM address and stores data at that address> | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|------| | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | | CD1 | CD2 | CD3 | CD4 | CD5 | CD6 | CD7 | CD8 | CD9 | CD10 | CD11 | CD12 | CD13 | CD14 | CD15 | CD16 | | | Code | | | | | | | | | | | | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | D16 | D17 | D18 | D19 | D20 | D21 | D22 | D23 | D24 | D25 | D26 | D27 | D28 | D29 | D30 | D31 | | CD17 | CD18 | CD19 | CD20 | CD21 | CD22 | CD23 | CD24 | CD25 | CD26 | CD27 | CD28 | CD29 | CD30 | CD31 | CD32 | | | Code | | | | | | | | | | | | | | | |------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----| | D32 | D33 | D34 | D35 | D36 | D37 | D38 | D39 | D40 | D41 | D42 | D43 | D44 | D45 | D46 | D47 | | CD33 | CD34 | CD35 | CD36 | CD37 | CD38 | CD39 | CD40 | CD41 | CD42 | CD43 | CD44 | CD45 | Х | Х | Х | | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | Х | Х | Х | Х | 0 | 1 | 1 | 1 | X: don't care #### CA0 to CA7: CGRAM address Least significant bit Most significant bit CD1 to CD45: CGRAM data $(5 \times 7, 5 \times 8, \text{ or } 5 \times 9 \text{ dot matrix display data})$ The bit CDn (where n is an integer between 1 and 45) corresponds to the $5 \times 7$ , $5 \times 8$ , or $5 \times 9$ dot matrix display data. The figure below shows that correspondence. When CDn is 1 the dots which correspond to that data will be turned on. | CD1 | CD2 | CD3 | CD4 | CD5 | |------|------|------|------|------| | CD6 | CD7 | CD8 | CD9 | CD10 | | CD11 | CD12 | CD13 | CD14 | CD15 | | CD16 | CD17 | CD18 | CD19 | CD20 | | CD21 | CD22 | CD23 | CD24 | CD25 | | CD26 | CD27 | CD28 | CD29 | CD30 | | CD31 | CD32 | CD33 | CD34 | CD35 | | CD36 | CD37 | CD38 | CD39 | CD40 | | CD41 | CD42 | CD43 | CD44 | CD45 | Note: \*16. CD1 to CD35: $5\times7$ dot matrix display data CD1 to CD40: $5\times8$ dot matrix display data CD1 to CD45: $5\times9$ dot matrix display data #### • Set display contrast ... <Sets the display contrast> | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | СТО | CT1 | CT2 | CT3 | Х | Х | Х | Х | СТС | Х | Х | Х | 1 | 0 | 0 | 0 | X: don't care CT0 to CT3: Sets the display contrast (11 steps) | CT0 | CT1 | CT2 | СТ3 | LCD drive 4/4 bias voltage supply V <sub>LCD</sub> 0 level | |-----|-----|-----|-----|-------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | $0.94 \text{ V}_{\text{LCD}} = \text{V}_{\text{LCD}} - (0.03 \text{ V}_{\text{LCD}} \times 2)$ | | 1 | 0 | 0 | 0 | $0.91 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 3)$ | | 0 | 1 | 0 | 0 | $0.88 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 4)$ | | 1 | 1 | 0 | 0 | $0.85 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 5)$ | | 0 | 0 | 1 | 0 | $0.82 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 6)$ | | 1 | 0 | 1 | 0 | $0.79 \text{ V}_{\text{LCD}} = \text{V}_{\text{LCD}} - (0.03 \text{ V}_{\text{LCD}} \times 7)$ | | 0 | 1 | 1 | 0 | $0.76 \text{ V}_{\text{LCD}} = \text{V}_{\text{LCD}} - (0.03 \text{ V}_{\text{LCD}} \times 8)$ | | 1 | 1 | 1 | 0 | $0.73 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 9)$ | | 0 | 0 | 0 | 1 | $0.70 \text{ V}_{\text{LCD}} = \text{V}_{\text{LCD}} - (0.03 \text{ V}_{\text{LCD}} \times 10)$ | | 1 | 0 | 0 | 1 | $0.67 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 11)$ | | 0 | 1 | 0 | 1 | $0.64 \text{ V}_{LCD} = \text{V}_{LCD} - (0.03 \text{ V}_{LCD} \times 12)$ | #### CTC: Sets the display contrast adjustment circuit state | | СТС | Display contrast adjustment circuit state | |---|-----|------------------------------------------------------------------------------------------------------------------------------------| | | 0 | The display contrast adjustment circuit is disabled, and the V <sub>LCD</sub> 0 pin level is forced to the V <sub>LCD</sub> level. | | Γ | 1 | The display contrast adjustment circuit operates, and the display contrast is adjusted. | Note that although the display contrast can be adjusted by operating the built-in display contrast adjustment circuit, it is also possible to apply fine adjustments to the contrast by connecting an external variable resistor to the $V_{LCD}4$ pin and modifying the $V_{LCD}4$ pin voltage. However, the following conditions must be met: $(V_{LCD}0 - V_{LCD}4) \ge 4.5 \text{ V}$ , and $1.5 \text{ V} \ge V_{LCD}4 \ge 0 \text{ V}$ . - Set key scan output port/general-purpose output port state - ... <Sets the key scan output port and general-purpose output port states> | | Code | | | | | | | | | | | | | | | |-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D48 | D49 | D50 | D51 | D52 | D53 | D54 | D55 | D56 | D57 | D58 | D59 | D60 | D61 | D62 | D63 | | KC1 | KC2 | KC3 | KC4 | KC5 | KC6 | Х | Х | PC1 | PC2 | KP1 | KP2 | 1 | 0 | 0 | 1 | X: don't care KP1, KP2: These bits switch the functions of the KS1/P1 and KS2/P2 output pins between the key scan output port and the general-purpose output port. | KP1 | KP2 | Outpu | t pins | Maximum number of | Number of general- | |-----|-----|--------|--------|-------------------|----------------------| | KFI | NF2 | KS1/P1 | KS2/P2 | key inputs | purpose output ports | | 0 | 0 | KS1 | KS2 | 30 | 0 | | 1 | 0 | P1 | KS2 | 25 | 1 | | 0 | 1 | P1 | P2 | 20 | 2 | Note: \*17 KSn (n = 1, 2): Key scan output port Pn (n = 1, 2): General-purpose output port #### KC1 to KC6: Sets the key scan output pin KS1 to KS6 state | Output pin | KS1 | KS2 | KS3 | KS4 | KS5 | KS6 | |------------------------------------|-----|-----|-----|-----|-----|-----| | Key scan output state setting data | KC1 | KC2 | КС3 | KC4 | KC5 | KC6 | Consider the case where the KS1/P1 and KS2/P2 output pins are set to function as key scan output ports. When KC1 to KC3 are set to 1 and KC4 to KC6 are set to 0, in the key scan standby state the KS1 to KS3 output pins will output the high level $(V_{DD})$ and KS4 to KS6 will output the low level $(V_{SS})$ . Note that key scan output signals are not output from output pins that are set to the low level. #### PC1, PC2: Sets the general-purpose output port P1, P2 state | Output pin | P1 | P2 | |------------------------------------------------|-----|-----| | General-purpose output port state setting data | PC1 | PC2 | Consider the case where the KS1/P1 and KS2/P2 output pins are set to function as general-purpose output ports. When PC1 is set to 1 and PC2 is set to 0, the P1 output pin will output the high level $(V_{DD})$ and P2 will output the low level $(V_{SS})$ . #### **Serial Data Output** • When CL is stopped at the low level • When CL is stopped at the high level • B0 to B3, A0 to A3: CCB address 43H KD1 to KD30 : Key data SA : Sleep acknowledge data Note: \*18. If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data(SA) will be invalid. #### **Output Data** #### • KD1 to KD30: Key data When a key matrix of up to 30 keys is formed from the KS1 to KS6 output pins and the KI1 to KI5 input pins and one of those keys is pressed, the key output data corresponding to that key will be set to 1. The table shows the relationship between those pins and the key data bits. | | KI1 | KI2 | KI3 | KI4 | KI5 | |--------|------|------|------|------|------| | KS1/P1 | KD1 | KD2 | KD3 | KD4 | KD5 | | KS2/P2 | KD6 | KD7 | KD8 | KD9 | KD10 | | KS3 | KD11 | KD12 | KD13 | KD14 | KD15 | | KS4 | KD16 | KD17 | KD18 | KD19 | KD20 | | KS5 | KD21 | KD22 | KD23 | KD24 | KD25 | | KS6 | KD26 | KD27 | KD28 | KD29 | KD30 | When the KS1/P1 and KS2/P2 output pins are set to function as general-purpose output ports with the "set key scan output port/general-purpose output port state" instruction and a key matrix of up to 20 keys is formed from the KS3 to KS6 output pins and the KI1 to KI5 input pins, the KD1 to KD10 key data bits will be set to 0. #### • SA: Sleep acknowledge data This output data bit is set to the state when the key was pressed. Also, while DO will be low in this case, if serial data is input and the mode is set (to normal or sleep mode) during this period, that mode will be set. SA will be 1 in sleep mode and 0 in normal mode. #### **Key Scan Operation Functions** #### · Key scan timing The key scan period is 2304T(s). To reliably determine the on/off state of the keys, the LC75816E/W scans the keys twice and determines that a key has been pressed when the key data agrees. It outputs a key data read request (a low level on DO) 4800T(s) after starting a key scan. If the key data dose not agree and a key was pressed at that point, it scans the keys again. Thus the LC75816E/W cannot detect a key press shorter than 4800T(s). Note: \*19. Not that the high/low states of these pins are determined by the "set key scan output port/general-purpose output port state" instruction, and that key scan output signals are not output from pins that are set to low. #### · In normal mode - The pins KS1 to KS6 are set to high or low with the "set key scan output port/general-purpose output port state" instruction. - If a key on one of the lines corresponding to a KS1 to KS6 pin which is set high is pressed, a key scan is started and the keys are scanned until all keys are released. Multiple key presses are recognized by determining whether multiple key data bits are set. - If a key is pressed for longer than 4800T(s) (Where $T = \frac{1}{\text{fosc}}$ ) the LC75816E/W outputs a key data read request (a low level on DO) to the controller. The controller acknowledges this request and reads the key data. However, if CE is high during a serial data transfer, DO will be set high. - After the controller reads the key data, the key data read request is cleared (DO is set high) and the LC75816E/W performs another key scan. Also note that DO, being an open-drain output, requires a pull-up resistor (between 1 and $10 \text{ k}\Omega$ ). - In sleep mode - The pins KS1 to KS6 are set to high or low with the "set key scan output port/general-purpose output port state" instruction. - If a key on one of the lines corresponding to a KS1 to KS6 pin which is set high is pressed, the oscillator on the OSCI, OSCO pins is started and a key scan is performed. Keys are scanned until all keys are released. Multiple key presses are recognized by determining whether multiple key data bits are set. - If a key is pressed for longer than 4800T(s)(Where $T = \frac{1}{fosc}$ ) the LC75816E/W outputs a key data read request (a low level on DO) to the controller. The controller acknowledges this request and reads the key data. However, if CE is high during a serial data transfer, DO will be set high. - After the controller reads the key data, the key data read request is cleared (DO is set high) and the LC75816E/W performs another key scan. However, this dose not clear sleep mode. Also note that DO, being an open-drain output, requires a pull-up resistor (between 1 and $10 \text{ k}\Omega$ ). - · Sleep mode key scan example Example: When a "display on/off control (SP = 1)" instruction and a "set key scan output port/general-purpose output port state (KP1 and KP2 = 0, KC1 to KC5 = 0, KC6 = 1)" instruction are executed. (i.e. sleep mode with only KS6 high.) Note: \*20. These diodes are required to reliably recognize multiple key presses on the KS6 line when sleep mode state with only KS6 high, as in the above example. That is, these diodes prevent incorrect operations due to sneak currents in the KS6 key scan output signal when keys on the KS1 to KS5 lines are pressed at the same time. #### **Multiple Key Presses** Although the LC75816E/W is capable of key scanning without inserting diodes for dual key presses, triple key presses on the K11 to K15 input pin lines, or multiple key presses on the KS1 to KS6 output pin lines, multiple presses other than these cases may result in keys that were not pressed recognized as having been pressed. Therefore, a diode must be inserted in series with each key. Applications that do not recognize multiple key presses of three or more keys should check the key data for three or more 1 bits and ignore such data. #### **Voltage Detection Type Reset Circuit (VDET)** This circuit generates an output signal and resets the system when logic block power is first applied and when the voltage drops, i.e., when the logic block power supply voltage is less than or equal to the power down detection voltage VDET, which is 3.0V, typical. To assure that this function operates reliably, a capacitor must be added to the logic block power supply line so that the logic block power supply voltage $V_{DD}$ rise time when the logic block power is first applied and the logic block power supply voltage $V_{DD}$ fall time when the voltage drops are both at least 1 ms. (See Figure 3.) #### **Power Supply Sequence** The following sequences must be observed when power is turned on and off. (See Figure 3.) - Power on :Logic block power supply( $V_{DD}$ ) on $\rightarrow$ LCD driver block power supply( $V_{LCD}$ ) on - Power off:LCD driver block power supply( $V_{LCD}$ ) off $\rightarrow$ Logic block power supply( $V_{DD}$ ) off However, if the logic and LCD driver blocks use a shared power supply, then the power supplies can be turned on and off at the same time. #### **System Reset** #### 1. Reset function The LC75816E/W performs a system reset with the VDET. When a system reset is applied, the display is turned off, key scanning is disabled, the key data is reset, and the general-purpose output ports are set to and held at the low level ( $V_{SS}$ ). These states that are created as a result of the system reset can be cleared by executing the instruction described below. (See Figure 3.) · Clearing the display off state Display operation can be enabled by executing a "display on/off control" instruction. However, since the contents of the DCRAM, ADRAM, and CGRAM are undefined, applications must set the contents of these memories before turning on display with the "display on/off control" instruction. That is, applications must execute the following instructions. - · Set display technique - · DCRAM data write - · ADRAM data write (If the ADRAM is used.) - · CGRAM data write (If the CGRAM is used.) - · Set AC address - Set display contrast (If the display contrast adjustment circuit is used.) After executing the above instructions, applications must turn on the display with a "display on/off control" instruction. Note that when applications turn off in the normal mode, applications must turn off the display with a "display on/off control" instruction or the $\overline{INH}$ pin. - Clearing the key scan disable and key data reset states Executing a "set key scan output port/general-purpose output port state" instruction not only creates a state in which key scanning can be performed, but also clears the key data reset. - Clearing the general-purpose output ports locked at the low level $(V_{SS})$ state Executing a "set key scan output port/general-purpose output port state" instruction clears the general-purpose output ports locked at the low level $(V_{SS})$ state and sets the states of the general-purpose output ports. Figure 3 #### 2. Block states during a system reset #### (1) CLOCK GENERATOR, TIMING GENERATOR When a reset is applied, the oscillator on the OSCI, OSCO pins is started forcibly. This generates the base clock and enables instruction execution. #### (2) INSTRUCTION REGISTER, INSTRUCTION DECODER When a reset is applied, these circuits are forcibly initialized internally. Then, when instruction execution starts, the IC operates according to those instructions. #### (3) ADDRESS REGISTER, ADDRESS COUNTER When a reset is applied, these circuits are forcibly initialized internally. Then, the DCRAM and the ADRAM addresses are set when "Set AC address" instruction is executed. #### (4) DCRAM, ADRAM, CGRAM Since the contents of the DCRAM, ADRAM, and CGRAM become undefined during a reset, applications must execute "DCRAM data write", "ADRAM data write (If the ADRAM is used.)", and "CGRAM data write (If the CGRAM is used.)" instructions before executing a "display on/off control" instruction. #### (5) CGROM Character patterns are stored in this ROM. #### (6) LATCH Although the value of the data in the latch is undefined during a reset, the ADRAM, CGROM, and CGRAM data is stored by executing a "display on/off control" instruction. #### (7) COMMON DRIVER, SEGMENT DRIVER These circuits are forced to the display off state when a reset is applied. #### (8) CONTRAST ADJUSTER Display contrast adjustment circuit operation is disabled when a reset is applied. After that, the display contrast can be set by executing a "set display contrast" instruction. #### (9) KEY SCAN, KEY BUFFER When a reset is applied, these circuits are forcibly initialized internally, and key scan operation is disabled. Also, the key data is all set to 0. After that, key scanning can be performed by executing a "set key scan output port/general-purpose output port state" instruction. #### (10) CCB INTERFACE, SHIFT REGISTER These circuits go to the serial data input wait state. #### 3. Output pin states during the reset period | Output pin | State during reset | |---------------------|---------------------------| | S1 to S63 | L (V <sub>LCD</sub> 4) | | S64/COM10, S65/COM9 | L (V <sub>LCD</sub> 4)*21 | | COM1 to COM8 | L (V <sub>LCD</sub> 4) | | KS1/P1, KS2/P2 | L (V <sub>SS</sub> )*22 | | KS3 to KS6 | L (V <sub>SS</sub> ) | | DO | H *23 | Notes: \*21. These output pins are forcibly set to the segment output function and held at the low level (V<sub>LCD</sub>4). However, when a "set display technique" instruction is executed, the segment output or the common output function is selected as specified by that instruction. <sup>\*22.</sup> These output pins are forcibly set to the general-purpose output port function and held at the low level (V<sub>SS</sub>). However, when a "set key scan output port/general-purpose output port state" instruction has been executed, the key scan output port or general-purpose output port function will be selected as specified by that instruction. <sup>\*23.</sup> Since this output pin is an open-drain output, a pull-up resistor (between 1 k $\Omega$ and 10 k $\Omega$ ) is required. This pin is held at the high level even if a key data read operation is performed before executing a "set key scan output port/general-purpose output port state" instruction. 1/8 duty, 1/4 bias drive technique (for use with normal panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/8 duty, 1/4 bias drive technique (for use with large panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/9 duty, 1/4 bias drive technique (for use with normal panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/9 duty, 1/4 bias drive technique (for use with large panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/10 duty, 1/4 bias drive technique (for use with normal panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage $V_{DD}$ rise time when power is applied and the logic block power supply voltage $V_{DD}$ fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/10 duty, 1/4 bias drive technique (for use with large panels) Notes: \*24. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75816E/W is reset by the VDET. - \*25. If a variable resistor is not used for display contrast fine adjustment, the V<sub>LCD</sub>4 pin must be connected to ground. - \*26. If the function of $\overline{\text{INH}}$ pin is not used, the $\overline{\text{INH}}$ pin must be connected to the logic block power supply $V_{DD}$ . - \*27. The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. # Sample Correspondence between Instructions and the Display (When the LC75816-8722 is used) | | LSB Instruction (hexadecimal) | MSB | | | | | | |-----|-----------------------------------------------------------|-----|--------------------------------------------------|---------------------------------------------------|--|--|--| | No. | D40 to D43 D44 to D47 D48 to D51 D52 to D55 D56 to D59 D6 | | Display | Operation | | | | | | Power application | | | Initializes the IC. | | | | | 1 | (Initialization with the VDET.) | | | The display is in the off state. | | | | | 2 | Set display technique | | | Sets to 1/8 duty 1/4 bias display drive technique | | | | | | 0 | 8 | | | | | | | 3 | DCRAM data write (increment mode) | | | | | | | | | 0 2 0 0 1 | Α | | Writes the display data " " to DCRAM address 00H | | | | | 4 | DCRAM data write (increment mode) | | | | | | | | | 3 | 5 | | Writes the display data "S" to DCRAM address 01H | | | | | _ | DCRAM data write (increment mode) | | | | | | | | 5 | 1 | 4 | | Writes the display data "A" to DCRAM address 02H | | | | | | DCRAM data write (increment mode) | | | | | | | | 6 | E | 4 | | Writes the display data "N" to DCRAM address 03H | | | | | _ | DCRAM data write (increment mode) | | | | | | | | 7 | 9 | 5 | | Writes the display data "Y" to DCRAM address 04H | | | | | | DCRAM data write (increment mode) | | | | | | | | 8 | F | 4 | | Writes the display data "O" to DCRAM address 05H | | | | | _ | DCRAM data write (increment mode) | | | | | | | | 9 | 0 | 2 | | Writes the display data " " to DCRAM address 06H | | | | | | DCRAM data write (increment mode) | | | | | | | | 10 | C | 4 | | Writes the display data "L" to DCRAM address 07H | | | | | | DCRAM data write (increment mode) | | | Writes the display data "S" to DCRAM address 08H | | | | | 11 | 3 | 5 | | | | | | | | DCRAM data write (increment mode) | | | | | | | | 12 | 9 | | Writes the display data "I" to DCRAM address 09H | | | | | | | DCRAM data write (increment mode) | | | Writes the display data " " to DCRAM address 0AH | | | | | 13 | 0 | 2 | | | | | | | | DCRAM data write (increment mode) | | | Writes the display data "L" to DCRAM address 0BH | | | | | 14 | C | 4 | | | | | | | | DCRAM data write (increment mode) | | | | | | | | 15 | 3 | 4 | Writes the display data "C" to DCRAM addr | Writes the display data "C" to DCRAM address 0CH | | | | | 4.5 | DCRAM data write (increment mode) | | | W | | | | | 16 | 7 | 3 | | Writes the display data "7" to DCRAM address 0DH | | | | | | DCRAM data write (increment mode) | | | | | | | | 17 | 5 | 3 | | Writes the display data "5" to DCRAM address 0EH | | | | | 18 | DCRAM data write (increment mode) | | | W | | | | | | 8 | 3 | | Writes the display data "8" to DCRAM address 0FH | | | | | 19 | DCRAM data write (increment mode) | | | | | | | | | 1 | 3 | | Writes the display data "1" to DCRAM address 10H | | | | | | DCRAM data write (increment mode) | | | | | | | | 20 | 6 | 3 | | Writes the display data "6" to DCRAM address 11H | | | | | 21 | DCRAM data write (increment mode) | | | | | | | | | 0 2 0 | Α | | Writes the display data " " to DCRAM address 12H | | | | | | | | | ! | | | | Continued on next page. #### Continued from preceding page. | No. | LSB Instruction (hexadecimal) MSB | | | | | MSB | Dianlau | 0 | |-----|-----------------------------------|------------|------------|------------|-------------|------------------------------------------------------|-----------------|------------------------------------------------------| | | D40 to D43 | D44 to D47 | D48 to D51 | D52 to D55 | D56 to D59 | D60 to D63 | Display | Operation | | 22 | Set AC address | | | | | | | Loads the DCRAM address 00H and the ADRAM | | | | | 0 | 0 | 0 | 2 | | address 0H into AC | | 23 | Display on/off control | | | | | | SANYO LSI LC | Turns on the LCD for all digits (13 digits) in MDATA | | | F | F | F | 1 | 1 | 4 | SANTO EST EC | Turns on the ECD for all digits (13 digits) in MDATA | | 24 | Display shift | | | | | | SANYO LSI LC7 | Shifts the display (MDATA only) to the left | | | | | 1 C | | | | SANTO EST ECT | Shirts the display (MDATA Only) to the left | | 25 | Display shift | | | | | | ANYO LSI LC75 | Shifts the display (MDATA only) to the left | | | | | | | 1 | С | XX 10 201 207 3 | Shifts the display (MDATA Only) to the left | | 26 | Display shift | | | | | | NYO LSI LC758 | Shifts the display (MDATA only) to the left | | | | | | | 1 | С | 20: 20: 00 | Office the display (ME/XI/X offiy) to the fold | | 27 | Display shift | | | | | | YO LSI LC7581 | Shifts the display (MDATA only) to the left | | | | | | | 1 | С | | Omno are areplay (mb/m/ omly) to are lost | | 28 | Display shift | | | | | | O LSI LC75816 | Shifts the display (MDATA only) to the left | | | | | | | 1 | С | | 3,000 | | 29 | Display shift | | | | | | LSI LC75816 | Shifts the display (MDATA only) to the left | | | 1 C | | | С | | | | | | 30 | Display on/off control | | | _ | | Set to sleep mode, turns off the LCD for all digits | | | | | 0 | 0 | 0 | 0 | 8 | 4 | | | | 31 | Display on/off control | | | | LSI LC75816 | Turns on the LCD for all digits (13 digits) in MDATA | | | | | F | F | F | 1 | 1 | 4 | | | | 32 | Set AC address | | | | | | SANYO LSI LC | Loads the DCRAM address 00H and the ADRAM | | | 0 0 0 2 | | | 2 | | address 0H into AC | | | Note: \*28. This sample above assumes the use of 13 digits 5 × 7 dot matrix LCD. CGRAM and ADRAM are not used. X: don't care #### Notes on the controller key data read techniques - 1. Timer based key data acquisition - Flowchart #### • Timing chart - t5: Key scan execution time when the key data agreed for two key scans. (4800T(s)) - t6: Key scan execution time when the key data did not agree for two key scans and the key scan was executed again. (9600T(s)) - t7: Key address (43H) transfer time - t8: Key data read time $$T = \frac{1}{\text{fosc}}$$ #### Explanation In this technique, the controller uses a timer to determine key on/off states and read the key data. The controller must check the DO state when CE is low every t9 period without fail. If DO is low, the controller recognizes that a key has been pressed and executes the key data read operation. The period t9 in this technique must satisfy the following condition. $$t9 > t6 + t7 + t8$$ If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data (SA) will be invalid. #### 2. Interrupt based key data acquisition #### • Flowchart #### • Timing chart - t5: Key scan execution time when the key data agreed for two key scans. (4800T(s)) - t6: Key scan execution time when the key data did not agree for two key scans and the key scan was executed again. (9600T(s)) - t7: Key address (43H) transfer time - t8: Key data read time $$T = \frac{1}{\text{fosc}}$$ #### • Explanation In this technique, the controller uses interrupts to determine key on/off states and read the key data. The controller must check the DO state when CE is low. If DO is low, the controller recognizes that a key has been pressed and executes the key data read operation. After that the next key on/off determination is performed after the time t10 has elapsed by checking the DO state when CE is low and reading the key data. The period t10 in this technique must satisfy the following condition. t10 > t6 If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data (SA) will be invalid. \_ :< Ô :0 Ó $\Box$ ςp रत्य ĩO ॰व्य Ol >= 0 1 1 À Ą Ē -(II) Ó Ō Ú Ų $\check{\nearrow}$ Õ × Ø 'n ) O 0 4 H 4 $\stackrel{\sim}{\sim}$ $\Delta$ 111 × Ц 11 $\equiv$ М 7 0 0 # 11 + 11 X لد 1 45 D \_ 0 $\forall$ 7 # 1 1 П # 0 0 1 A ~ 1 Н + 4 Н 3 $\overline{\phantom{a}}$ 0 0 :0 û ü ũ >50 :ಡ ý 0 0 0 ۍ( , O **2** $\overline{\phantom{a}}$ р Ħ ⋛ × 0 0 В () ದ 9 ਚ (1) 50 Ч V ₫ 0 0 1 0 8 $\simeq$ S $\vdash$ $\supset$ $\geq$ $\geq$ × $\searrow$ Ν #0 0 0 $\mathbb{T}$ $\geq$ $\triangleleft$ $\circ$ $\Box$ 口 ſr. Ġ 0 $_{\Omega}$ $\times$ $\Box$ $\mathbf{Z}$ 0 8000000 0 0 $^{\circ}$ 10 $\infty$ $\parallel$ ٥. \_ 0 1 0 0 0 +# % 8 0 × 1 8 +1 $\cdot | \cdot$ ٠. ٥ Ф φ $\mathbb{H}$ $\Xi$ 8 1 $_{\varsigma}$ 8 0 (16) 10) 13) (15)(3) 4 9 ( 8 6) (2)2 CG RAM ( Upper 4bits SB 0 \_ 1 1 1 0 0 0 0 0 $\overline{\phantom{a}}$ 0 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 1 0 $\overline{\phantom{a}}$ 1 1 0 - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of February, 2002. Specifications and information herein are subject to change without notice.