# LC75741E, 75741W # 1/2 Duty VFD Driver for Frequency Displays # **Preliminary** ### Overview The LC75741E and LC75741W are 1/2 duty VFD drivers for use in electronic tuning frequency displays controlled by a microcontroller. These products can directly drive VFD displays with up to 106 segments. ### **Functions and Features** - 106 segment outputs - Noise reduction circuit built into the output drivers. - Display and dimmer data communication with the controller using the CCB\* format. - High generality, since display data is displayed directly without decoder intervention - All segments can be turned off with the $\overline{BLK}$ pins. - Package: QFP64E (LC75741E) SQFP64 (LC75741W) Note: \* CCB is Sanyo's original bus format with address management for all Sanyo products. ## **Package Dimensions** unit: mm #### 3159-QFP64E unit: mm #### 3190-SQFP64 # **Specifications** # Absolute Maximum Ratings at $Ta=25^{\circ}C,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|---------------------|-------------------|-------------------------------|------| | Maximum aumphu valtaga | V <sub>DD</sub> max | V <sub>DD</sub> | -0.3 to +6.5 | V | | Maximum supply voltage | V <sub>FL</sub> max | V <sub>FL</sub> | -0.3 to +21.0 | V | | Input voltage | V <sub>IN</sub> 1 | DI, CL, CE, BLK | -0.3 to +6.5 | V | | Input voltage | V <sub>IN</sub> 2 | OSCI | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output valtage | V <sub>OUT</sub> 1 | S1 to S53, G1, G2 | -0.3 to V <sub>FL</sub> + 0.3 | V | | Output voltage | V <sub>OUT</sub> 2 | OSCO | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output ourrent | I <sub>OUT</sub> 1 | S1 to S53 | 5 | mA | | Output current | I <sub>OUT</sub> 2 | G1, G2 | 60 | mA | | Allowable newer dissination | Pd max | Ta = 85°C | 400 (LC75741E) | mW | | Allowable power dissipation | | | 300 (LC75741W) | mW | | Operating temperature | Topr | | -40 to +85 | °C | | Storage temperature | Tstg | | -50 to +150 | °C | # Allowable Operating Ranges at $Ta=-40~to~+85^{\circ}C,\,V_{DD}=4.5~to~5.5~V,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |----------------------------------|-------------------|-------------------|---------------------|-----|---------------------|------| | Cumply voltage | V <sub>DD</sub> | $V_{DD}$ | 4.5 | 5.0 | 5.5 | V | | Supply voltage | V <sub>FL</sub> | V <sub>FL</sub> | 8 | 12 | 18 | V | | Innut high lavel veltage | V <sub>IH</sub> 1 | DI, CL, CE, BLK | 0.8 V <sub>DD</sub> | | 5.5 | V | | Input high level voltage | V <sub>IH</sub> 2 | OSCI | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input low level voltage | V <sub>IL</sub> 1 | DI, CL, CE, BLK | 0 | | 0.2 V <sub>DD</sub> | V | | Input low level voltage | V <sub>IL</sub> 2 | OSCI | 0 | | 0.3 V <sub>DD</sub> | V | | Guaranteed oscillator range | fosc | OSCI, OSCO | 0.4 | 1.6 | 3.0 | MHz | | Recommended external resistance | R <sub>OSC</sub> | OSCI, OSCO | | 20 | | kΩ | | Recommended external capacitance | C <sub>OSC</sub> | OSCI, OSCO | | 47 | | pF | | Low level clock pulse width | t <sub>øL</sub> | CL: Figure 1 | 0.5 | | | μs | | High level clock pulse width | t <sub>øH</sub> | CL: Figure 1 | 0.5 | | | μs | | Data setup time | t <sub>ds</sub> | DI, CL: Figure 1 | 0.5 | | | μs | | Data hold time | t <sub>dh</sub> | DI, CL: Figure 1 | 0.5 | | | μs | | CE wait time | t <sub>cp</sub> | CE, CL: Figure 1 | 0.5 | | | μs | | CE setup time | t <sub>cs</sub> | CE, CL: Figure 1 | 0.5 | | | μs | | CE hold time | t <sub>ch</sub> | CE, CL: Figure 1 | 0.5 | | | μs | | BLK switching time | t <sub>c</sub> | BLK, CE: Figure 3 | 10 | | | μs | # **Electrical Characteristics** in the Allowable Operating Ranges | Parameter | Symbol | Conditions | min | typ | max | Unit | |---------------------------|-------------------|---------------------------------------------------------|-----------------------|---------------------|-----|------| | Input high level current | I <sub>IH</sub> | DI, CL, CE, BLK, OSCI: VI = 5.5 V | | | 5 | μA | | Input low level current | I <sub>IL</sub> | DI, CL, CE, BLK, OSCI: VI = 0 V | -5 | | | μA | | | V <sub>OH</sub> 1 | S1 to S53: I <sub>O</sub> = 2 mA | V <sub>FL</sub> - 0.6 | | | V | | Output high level voltage | V <sub>OH</sub> 2 | G1, G2: I <sub>O</sub> = 25 mA | V <sub>FL</sub> - 0.6 | | | V | | Output high level voltage | V <sub>OH</sub> 3 | G1, G2: I <sub>O</sub> = 50 mA | V <sub>FL</sub> – 1.3 | | | V | | | V <sub>OH</sub> 4 | OSCO: I <sub>O</sub> = 0.5 mA | V <sub>DD</sub> - 2.0 | | | V | | Output low level voltage | V <sub>OL</sub> 1 | S1 to S53, G1, G2: I <sub>O</sub> = -5 μA, Ta = 25°C | | 0.25 | 0.5 | V | | | V <sub>OL</sub> 2 | OSCO: I <sub>O</sub> = -0.5 mA | | | 2.0 | V | | Oscillator frequency | fosc | $R_{OSC} = 20 \text{ k}\Omega, C_{OSC} = 47 \text{ pF}$ | | 1.6 | | MHz | | Hysteresis voltage | V <sub>H</sub> | DI, CL, CE, BLK | | 0.1 V <sub>DD</sub> | | V | | Current drain | I <sub>DD</sub> | Output open: f <sub>OSC</sub> = 1.6 MHz | | | 10 | mA | # 1. When CL is stopped at the low level ### 2. When CL is stopped at the high level Figure 1 ### **Pin Assignment** # **Block Diagram** ## **Pin Functions** | Pin | Pin No. | I/O | Function | | |-----------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | V <sub>FL</sub> | 3 | _ | Driver block power supply. A voltage of between 8.0 and 18.0 V must be supplied. | | | V <sub>DD</sub> | 60 | _ | Logic block power supply. A voltage of between 4.5 and 5.5 V must be supplied. | | | V <sub>SS</sub> | 57 | _ | Power supply. Must be connected to ground. | | | OSCI,<br>OSCO | 59<br>58 | I/O | Oscillator connections. An oscillator circuit is formed by connecting an external resistor and capacitor at these pins. | | | BLK | 61 | I | Display off control input $\frac{\text{BLK}}{\text{BLK}} = \text{low (V}_{\text{SS}}) \text{: Display off (S1 to S53, G1 and G2 = low)}$ $\frac{\text{BLK}}{\text{BLK}} = \text{high (V}_{\text{DD}}) \text{: Display on}$ Note that serial data transfers are still allowed when display is turned off using this pin. | | | CL | 63 | | Serial data transfer inputs. Connect to the system microcontroller. | | | DI | 64 | 1 | 1 | CL: Synchronization clock DI: Transfer data | | CE | 62 | | CE: Chip enable | | | G1, G2 | 1, 2 | 0 | Digit outputs. The frame frequency f <sub>O</sub> is f <sub>OSC</sub> /4096 Hz. | | | S1 to S53 | 56 to 4 | 0 | Segment outputs for displaying the display data transferred by serial data input. | | #### **Serial Data Transfer Format** 1. When CL is stopped at the low level 2. When CL is stopped at the high level Figure 2 CCB address: Transfer $00100001_B$ as shown in Figure 2. DM0 to DM9: Dimmer data This data controls the duty of the G1 and G2 digit output pins, and consists of 10 bits with DM0 being the LSB. Note that the intensity of the display can be adjusted by controlling the duty of the G1 and G2 digit output pins. SD1 to SD53: Display data for the G1 digit output pin. SDn (n = 1 to 53) = 1: On SDn (n = 1 to 53) = 0: Off SD54 to SD106: Display data for the G2 digit output pin. SDn (n = 54 to 106) = 1: On SDn (n = 54 to 106) = 0: Off ### Correspondence between Display Data (SD1 to SD106) and Segment Output Pins | | T | | |-----------------------|------|------| | Segment<br>output pin | G1 | G2 | | S1 | SD1 | SD54 | | S2 | SD2 | SD55 | | S3 | SD3 | SD56 | | S4 | SD4 | SD57 | | S5 | SD5 | SD58 | | S6 | SD6 | SD59 | | S7 | SD7 | SD60 | | S8 | SD8 | SD61 | | S9 | SD9 | SD62 | | S10 | SD10 | SD63 | | S11 | SD11 | SD64 | | S12 | SD12 | SD65 | | S13 | SD13 | SD66 | | S14 | SD14 | SD67 | | S15 | SD15 | SD68 | | S16 | SD16 | SD69 | | S17 | SD17 | SD70 | | S18 | SD18 | SD71 | | S19 | SD19 | SD72 | | S20 | SD20 | SD73 | | S21 | SD21 | SD74 | | S22 | SD22 | SD75 | | S23 | SD23 | SD76 | | S24 | SD24 | SD77 | | S25 | SD25 | SD78 | | S26 | SD26 | SD79 | | S27 | SD27 | SD80 | | | 1 | | |--------------------|------|-------| | Segment output pin | G1 | G2 | | S28 | SD28 | SD81 | | S29 | SD29 | SD82 | | S30 | SD30 | SD83 | | S31 | SD31 | SD84 | | S32 | SD32 | SD85 | | S33 | SD33 | SD86 | | S34 | SD34 | SD87 | | S35 | SD35 | SD88 | | S36 | SD36 | SD89 | | S37 | SD37 | SD90 | | S38 | SD38 | SD91 | | S39 | SD39 | SD92 | | S40 | SD40 | SD93 | | S41 | SD41 | SD94 | | S42 | SD42 | SD95 | | S43 | SD43 | SD96 | | S44 | SD44 | SD97 | | S45 | SD45 | SD98 | | S46 | SD46 | SD99 | | S47 | SD47 | SD100 | | S48 | SD48 | SD101 | | S49 | SD49 | SD102 | | S50 | SD50 | SD103 | | S51 | SD51 | SD104 | | S52 | SD52 | SD105 | | S53 | SD53 | SD106 | For example, the table below lists the segment output states for the S11 segment output pin. | Display data | | Segment output pin (S11) state | | |--------------|------|-----------------------------------------------------------|--| | SD11 | SD64 | Segment output pin (311) state | | | 0 | 0 | Both segments for the G1 and G2 digit output pins are off | | | 0 | 1 | Segment for the G2 digit output pin is on | | | 1 | 0 | Segment for the G1 digit output pin is on | | | 1 | 1 | Both segments for the G1 and G2 digit output pins are on | | ## **BLK** and the Display Control Since the LSI internal data (SD1 to SD106 and $\overline{DM0}$ to DM9) is undefined when power is first applied, the display is off (S1 to S53, G1 and G2 = low) by setting the $\overline{BLK}$ pin low at the same time as power is applied. Then, meaningless display at power-on can be prevented by transferring all 144 bits of serial data from the controller while the display is off and setting $\overline{BLK}$ pin high after the transfer completes. (See Figure 3.) ### **Power Supply Sequence** Observe the following sequences when turning the power on and off. (See Figure 3.) - Power on: Logic block power supply $(V_{DD})$ on $\rightarrow$ Driver block power supply $(V_{FL})$ on - Power off: Driver block power supply $(V_{FL})$ off $\rightarrow$ Logic block power supply $(V_{DD})$ off Figure 3 ## **Output Waveforms (S1 to S53)** #### **Relation between Segment and Digit Outputs** Figure 4 ### **Description** - 1. Consider the examples shown in Figure 4, where data is set up so that the segment outputs S1 to S53 output a low level on the G1 digit output timing and a high level on the G2 digit output timing. (Here, the G2 side being lighted) - 2. The waveforms for G1 and G2 in example 1 are output when the 10 bits of dimmer data (DM0 to DM9) are set to $3FE_{H}$ . The relation between t1 and the oscillator frequency $f_{OSC}$ is: $$t1 = 2/f_{OSC}$$ For example, if $f_{\mbox{OSC}}$ is 1.6 [MHz]: $t1=2/1.6\ [MHz]=1.25\ [\mu s].$ Note that t1 and t2 will be the same period in example 1. 3. The waveforms for G1 and G2 in example 2 are those when the dimmer data (DM0 to DM9) are set to a smaller value. Although the time t1, which is from the point where digit output falls to segment output changes, does not change, the time t2, which is from the point where segment output changes to the time the digit output rises, becomes longer. When the dimmer data (DM0 to DM9) are set to 0FF<sub>H</sub> and f<sub>OSC</sub> is 1.6 [MHz], the frame frequency $$f_{frame} = 1/(t3 \times 2)$$ $= f_{OSC}/4096$ $= 391 \text{ [Hz]},$ and $t3 = 1.28 \text{ [ms]}.$ Therefore, $t2 = \frac{(1.28 \text{ [ms]} - 1.25 \text{ [µs]} \times 2) \times (3FF_H - 0FF_H)}{1023} = 0.96 \text{ [ms]}.$ 4. When the dimmer data (DM0 to DM9) are set to an even smaller value, the time t2, which is from the point where segment output changes to the time the digit output rises, becomes even longer, as in example 3. Note that t1 does not change here, either. ### **Sample Application Circuit** ### **Usage Notes** ## 1. Segment and digit waveforms The segment waveform is distorted by the wiring of the VFD panel used, and furthermore, in the case of being used with essentially no dimming as in the digit waveform 1, as shown in Figure 5, the VFD panel glow dimly. By carefully considering the segment waveform, it can be seen that this problem can be resolved by applying an adequate amount of dimming, as shown in digit waveform 2. When $f_{OSC}$ is 1.6 [MHz], we recommend using 10 bits of dimmer data in the range $000_H$ to $3E0_H$ . #### 2. Serial data transfer Since display data is transferred in two operations as shown in Figure 2, we recommend that all display data be transferred within 30 [ms] to prevent degradation of the visual quality of the displayed image. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provide information as of May, 1995. Specifications and information herein are subject to change without notice.