# Electronic Volume Control for Car Audio Systems #### Overview The LC75383E is an electronic volume control that provides volume, balance, fader, bass/treble, input switching and input level controls. The LC75383E supports all these functions while requiring a minimum number of external components. #### **Features** - Volume: 0 dB to -79 dB (in 1 dB steps) and $-\infty$ ; 81 positions. - A balance function can be implemented using the LC75383E independent left and right volume control functions. - Fader: The rear channels or the front channels can be attenuated over 16 positions: from 0 dB to −20 dB in 2 dB steps, from −20 dB to −25 dB in one 5 dB step, from −25 dB to −45 dB in 10 dB steps, −60 dB, and −∞ for a total of 16 positions. - Bass/treble: The LC75383E supports 21 position bass and treble controls using external capacitors. - Input selector: The LC75383E can select one of four L/R inputs. The selected input signal can be amplified from 0 dB to +18 dB in 6 dB steps. - Built-in operational amplifiers mean that few external components are required. - Silicon gate process for minimal switching noise. - All controls can be set from serial input data (CCB). - CCB is a trademark of SANYO ELECTRIC CO., LTD. - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO. #### **Package Dimensions** unit: mm #### 3159-QFP64E ## **Specifications** Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0$ V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|---------------------|------------------------------------------------------------------------------------------|-----------------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | $V_{DD}$ | 12 | V | | Maximum input voltage | V <sub>IN</sub> max | CL, DI, CE, LTIN, RTIN, L10dBIN, R10dBIN, L1dBIN, R1dBIN, LFIN, RFIN, L1 to L4, R1 to R4 | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | V | | Allowable power dissipation | Pd max | Ta ≤ 85°C | 310 | mW | | Operating temperature | Topr | | -40 to +85 | °C | | Storage temperature | Tstg | | -50 to +125 | °C | # Allowable Operating Ranges at $Ta=25^{\circ}C,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |--------------------------|--------------------|---------------------------------------------------------------------------------|-----------------|-----|-----------------|------| | Supply voltage | V <sub>DD</sub> | $V_{DD}$ | 6.0 | | 11.0 | V | | Input high level voltage | V <sub>IH</sub> | CL, DI, CE | 4.0 | | V <sub>DD</sub> | V | | Input low level voltage | V <sub>IL</sub> | CL, DI, CE | V <sub>SS</sub> | | 1.0 | V | | Input voltage amplitude | V <sub>IN</sub> | LTIN, RTIN, L10dBIN, R10dBIN, L1dBIN, R1dBIN,<br>LFIN, RFIN, L1 to L4, R1 to R4 | V <sub>SS</sub> | | V <sub>DD</sub> | Vp-p | | Input pulse width | t <sub>øW</sub> | CL | 1 | | | μs | | Setup time | t <sub>SETUP</sub> | CL, DI, CE | 1 | | | μs | | Hold time | t <sub>HOLD</sub> | CL, DI, CE | 1 | | | μs | | Operating frequency | fopg | CL | | | 500 | kHz | # Electrical Characteristics at $Ta=25^{\circ}C,\,V_{DD}=9~V,\,V_{SS}=0~V$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |-----------------------------------------------------|--------------------|----------------------------------------------------------------------------|-------|-------|-------|------| | [Input Block] | | | | | | • | | Input resistance Rin L1, L2, L3, L4, R1, R2, R3, R4 | | L1, L2, L3, L4, R1, R2, R3, R4 | | 1 | | ΜΩ | | Clipping level | Vcl | LSELO, RSELO: THD = 1.0% | | 2.35 | | Vrms | | Output load resistance | R <sub>L</sub> | LSELO, RSELO | 10 | | | kΩ | | Minimum input gain | Gin min | | -2 | 0 | +2 | dB | | Maximum input gain | Gin max | | +16.0 | +18.0 | +20.0 | dB | | Step resolution | Gstep | | | +6.0 | | dB | | [Volume Block] | | | | | • | · | | | Rv10 | L10dBIN, R10dBIN: 10 dB steps | 21 | 35 | 49 | kΩ | | Input resistance | Rv1 | L1dBIN, R1dBIN: 1 dB steps | 6 | 10 | 14 | kΩ | | Step resolution | ATstep | | | 1 | | dB | | Step error | ATerr | Step = 0 to -40 dB, -40 to -60 dB | -1 | 0 | +1 | dB | | [Fader Volume Block] | | | | | | · | | Input resistance | Rfed | LFIN, RFIN | 12 | 20 | 28 | kΩ | | | | Step = 0 to −20 dB | | 2 | | dB | | Step resolution | ATstep | Step = -20 to -25 dB | | 5 | | dB | | | | Step = -25 to -45 dB | | 10 | | dB | | Step error | ATerr | Step = 0 to -40 dB, -40 to -60 dB | -2 | 0 | +2 | dB | | Output load resistance | R <sub>L</sub> | LFOUT, LROUT, RFOUT, RROUT | 10 | | | kΩ | | [Bass/Treble Control Block] | | | | | • | | | Control range | Gbass<br>Gtre | Max. boost/cut | ±15 | ±17 | ±19 | dB | | Step resolution | Bstep | | 0.7 | 1.7 | 2.7 | dB | | Internal feedback resistance | Rfeed | | 46 | 76 | 107 | kΩ | | [Overall] | | | | | | · | | T | THD (1) | V <sub>IN</sub> = 300 mVrms, f = 1 kHz, all controls flat overall | | 0.005 | 0.01 | % | | Total harmonic distortion | THD (2) | V <sub>IN</sub> = 300 mVrms, f = 20 kHz, all controls flat overall | | 0.008 | 0.02 | % | | Crosstalk | CT | $V_{IN}$ = 1 Vrms, f = 1 kHz, all controls flat overall, Rg = 1 k $\Omega$ | 60 | 84.5 | | dB | | Maximum attenuation | Vo min | V <sub>IN</sub> = 1 Vrms, f = 1 kHz, main volume at -∞ | -65 | -80 | | dB | | | V <sub>N</sub> (1) | All controls flat overall (IHF-A), Rg = 1 k $\Omega$ | | 5.2 | 12 | μV | | | V <sub>N</sub> (2) | All controls flat overall (DIN-AUDIO), Rg = 1 $k\Omega$ | | 7.2 | 16 | μV | | Output noise voltage | V <sub>N</sub> (3) | All controls flat overall (NO-FILTER), Rg = 1 k $\Omega$ | | 9.2 | 20 | μV | | | V <sub>N</sub> (4) | Gv = +18 dB (IHF-A), Rg = 1 k $\Omega$ | | 23 | 50 | μV | | | V <sub>N</sub> (5) | Bass = max. boost, treble = max. boost (IHF-A), Rg = 1 k $\Omega$ | | 48 | 120 | μV | | Current drain | I <sub>DD</sub> | V <sub>DD</sub> – V <sub>SS</sub> = 11 V | | 28 | 33 | mA | | Input high level current | I <sub>IH</sub> | CL, DI, CE, V <sub>IN</sub> = 9 V | | | 10 | μA | | Input low level current | I <sub>IL</sub> | CL, DI, CE, V <sub>IN</sub> = 0 V | -10 | | | μA | ## **Equivalent Circuit Block Diagram** The right channel is identical. A03369 #### **Electrical Characteristics Test Circuits** #### 1. Total Harmonic Distortion #### 2. Output Noise Voltage A03371 #### 3. Crosstalk #### **Pin Assignment** #### **Pin Functions** | Pin No. | Symbol | Function | Note | |----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 58<br>60<br>55<br>53 | LROUT<br>LFOUT<br>RROUT<br>RFOUT | Fader block outputs. Only the front or rear channels are attenuated. The left and right attenuations are identical. Since these are operational amplifier outputs, the output is low impedance. | AVSS O MAD A03374 | | 61<br>52 | LFIN<br>RFIN | Fader block inputs. Must be driven by low impedance circuits. | A03375 | | 64<br>49 | LVref<br>RVref | Common connections for the main volume, fader block, tone block and gain control block. | vref ♣ ₹ | | 56 | Vref | Capacitors of about 100 $\mu$ F must be inserted between Vref and AV <sub>SS</sub> (V <sub>SS</sub> ) to reduce power supply ripple in the V <sub>DD</sub> /2 voltage generation block. | AVSS A03376 | Continued on next page. #### Continued from preceding page. | Pin No. | Symbol | Function | Note | |-------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | | | | | | 6<br>43 | L1dBOUT<br>R1dBOUT | Main volume 1 dB step attenuator outputs | AVSS O MACCONTRACTOR ACCOUNTS | | 8<br>41 | L1dBIN<br>R1dBIN | Main volume 1 dB step attenuator inputs Must be driven by low impedance circuits. | VDD | | 9 40 | L10dBOUT<br>R10dBOUT | Main volume 10 dB step attenuator outputs | AVSS A03374 | | 11<br>38 | L10dBIN<br>R10dBIN | Main volume 10 dB step attenuator inputs Must be driven by low impedance circuits. | VDD • A03375 | | 62<br>51 | LTOUT<br>RTOUT | Tone control outputs | AVSS A03377 | | 4<br>3<br>2<br>45<br>46<br>47 | LT1<br>LT2<br>LT3<br>RT1<br>RT2<br>RT3 | Connections for the capacitors that form the low frequency (bass) tone control filters Low frequency compensation capacitors must be connected between T1 and T2 and between T2 and T3. | T2 | | 1<br>48 | LT4<br>RT4 | Connections for the capacitors that form the high frequency (treble) tone control filters High frequency compensation capacitors must be connected between the T4 pins and Vref. | V <sub>DD</sub> 0 | | 63<br>50 | LT5<br>RT5 | Inverting inputs for the operational amplifiers that form the tone control circuit filters Unnecessary frequencies can be excluded by inserting capacitors of desired values between the T5 and TOUT pin pairs. | TIN TOUT | | 5<br>44 | LTIN<br>RTIN | Tone control circuit inputs Must be driven by low impedance circuits. | T5 | Continued on next page. #### Continued from preceding page. | Pin No. | Symbol | Function | Note | |-------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 57 | V <sub>DD</sub> | Power supply | | | 27 | A. V <sub>SS</sub> | Ground for internal operational amplifiers | A03380 | | 22, 26 | V <sub>SS</sub> | Ground for the internal logic system | VODD | | 21<br>19<br>17<br>15<br>28<br>30<br>32<br>34 | L1<br>L2<br>L3<br>L4<br>R1<br>R2<br>R3<br>R4 | Audio signal inputs | VDD o | | 12<br>37 | LSELO<br>RSELO | Input selector outputs | AVSSO MAOSS | | 25 | CE | Chip enable. Data is written to the internal latch when this pin goes from high to low. The analog switches operate at that point also. Data transfer is enabled when this pin is high. | | | 24<br>23 | DI<br>CL | Serial data and clock pins for IC control | | | 13<br>36 | LV1<br>RV1 | Test pins. These pins must be left open. | | | 7, 10,<br>14, 16,<br>18, 20,<br>29, 31,<br>33, 35,<br>39, 42,<br>54, 59 | NC | No connection pins. These pins must be left open or tied to $\ensuremath{\text{V}_{\text{SS}}}.$ | | #### **Equivalent Circuit Details** Input Block Equivalent Circuit 10 dB Step Volume Control Equivalent Circuit #### 1 dB Step Volume Control Equivalent Circuit #### Tone Block Equivalent Circuit #### Sample Calculation for the Tone Block External Capacitors The external capacitors used with the LC75383E are the structural components in semiconductor inductors, i.e., simulated inductors. Here we present the equivalent circuit and the formulas required to acquire the desired center frequency. #### 1. Semiconductor inductor equivalent circuit #### 2. Sample calculation Specifications: 1) Center frequency: Fo = 100 Hz 2) Q at maximum boost: $Q_{max} = 1.05$ • Derive the sharpness, Qo, of the semiconductor inductor itself $$Qo = \frac{(RT4 + Rfeed)}{RT4} \times Q_{max} \approx 2.6481$$ • Calculate C1 $C1 = 1/2\pi FoRT4Qo \neq 0.60~(\mu F)$ • Calculate C2 $C2 = Qo/2\pi FoRT3 \neq 0.014~(\mu F)$ Note: See the tone block equivalent circuit for the internal resistance. #### **Technique for Reducing Noise in the Tone Circuit Output** The output noise can be improved by about 6 dB by providing an external impedance at resonance of Zo and adding the capacitor C3 with a value of about 100 pF. An even larger noise reduction effect can be acquired by using a low noise operational amplifier in the external circuit. #### **Fader Volume Control Equivalent Circuit** When the main volume 1dBSTEP setting is set to the data value for $-\infty$ , S1 and S2 will be open and at the same time S3 and S4 will be on. #### **Control System Timing and Data Format** The LC75383E is controlled by inputting the stipulated serial data to the CE, CL and DI pins. The data structure consists of a total of 40 bits, of which 8 bits are address and 32 bits are setting data. #### **Sample Application Circuit** #### **Usage Notes** - 1. The states of the internal analog switches are undefined when power is first applied. Muting should be applied externally until control data has been transferred and stored. - 2. The signal lines for the CL, DI and CE pins should either be covered by the pattern ground or be formed from shielded cable to prevent the high-frequency digital signals transmitted over these lines from entering the analog system. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of February, 1997. Specifications and information herein are subject to change without notice.