CMOS IC ### LC7455A/M # U.S. Closed Caption Signal Extraction IC #### Overview The LC7455A/M receives the composite video signal from V/C (Video Chroma) signal processor and extracts the closed caption data with several signals from the decoder IC or microcomputer, are then sent to the decoder IC. #### **Features** - (1) Low power consumption due to CMOS process - (2) Accurate caption signal extraction using a built-in peak hold circuit and digital technology. - (3) Power Requirement : $5V\pm 10\%$ (4) Package LC7455A : DIP16 - LC7455M: MFP18 - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein. ### **Pin Assignment** ## **Pin Description** | Terminal | Pin | No | | Function Description | | | | | | | |-------------|-------|-------|--------------------------------------------|-----------------------------------------|------------------------------------|--|--|--|--|--| | Terminai | DIP16 | MFP18 | MODE1 | MODE2 | MODE3 | | | | | | | VSS1 | 1 | 1 | Negative power supply for digit | gative power supply for digital circuit | | | | | | | | TEST | 2 | 2 | Test pin, Leave open in operation | st pin, Leave open in operation | | | | | | | | LN21 | 3 | 3 | Line 21H pulse output (Even fie | eld) | Line 21H pulse output (Both field) | | | | | | | O/ E /CFOUT | 4 | 4 | Field determination output | CF oscillation output terminal | Field determination output | | | | | | | HS/CFIN | 5 | 5 | Hsync output CF oscillation input terminal | | Hsync input | | | | | | | CPDT | 6 | 6 | Caption data output (Nch open | drain) | | | | | | | | SCKIN | 7 | 7 | Input for Caption-data-transmis | sion clock | | | | | | | | CE | 8 | 8 | Chip select input | | | | | | | | | VDD1 | 9 | 11 | Positive power supply for digita | al circuit | | | | | | | | MOD0 | 10 | 12 | leave open | connect to VDD1 | leave open | | | | | | | CVIN | 11 | 13 | Composite video input | | | | | | | | | VCOR | 12 | 14 | Built-in VCO frequency contro | 1 | | | | | | | | MOD1 | 13 | 15 | leave open | leave open | connect to VDD1 | | | | | | | VDD2 | 14 | 16 | Positive power supply for analogous | g circuit | | | | | | | | VSS2 | 15 | 17 | Negative power supply for anal- | og circuit | | | | | | | | СР | 16 | 18 | Built-in PLL filter pin | | | | | | | | \* VDD1,VSS1are the power supply terminals for built-in digital circuit. And VDD2,VSS2 are the power supply terminals for built-in analog circuit. Connect like following figure to reduce the noise influence. ## **Package Dimension** (unit : mm) 3006B SANYO: DIP-16 (unit : mm) 3095 SANYO: MFP-18 ### System Block Diagram (DIP16) ## **Mode Description** | Terminal | | MODE | Applications | Operation | | | | | |-----------------------|-----------------------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | MOD1 | MOD0 | MODE | Applications | Operation | | | | | | Leave open | Leave open | MOD1 | VTR | •Extraction of Line-21 data of the even field Built-in PLL circuit uses the horizontal synchronized signal separated from C-Video signal as the reference of PLL operation. | | | | | | Leave open | Connect<br>to<br>VDD1 | MOD2 | VTR | •Extraction of Line-21 data of the even field Built-in PLL circuit uses the 1/32-divided signal from 508KHz oscilla- tion as the reference of the PLL operation. Note that the 508KHz oscillation requires 508KHz-ceramic resonator externally. | | | | | | Connect<br>to<br>VDD1 | Leave open | MOD3 | NTSC-TV | •Extraction of Line-21 data of the even/Odd field Built-in PLL circuit uses the horizontal synchronized signal generated from external Fly-Back circuit as the reference of the PLL operation. | | | | | ### 1. Absolute Maximum Ratings at VSS=0V and Ta=25°C | Parameter | Symbol | Pins | Conditions | | unit | | | | |---------------------------------|--------|-----------------------------------|------------|------|------|---------|-------|--| | 1 arameter | Symbol | 1 IIIS | Conditions | min. | typ. | max. | uiiit | | | Supply voltage | VDDMAX | VDD1,VDD2 | VDD1=VDD2 | -0.3 | - | +7.0 | V | | | Input voltage | VI | HS/CFIN,CVIN,SCKIN,<br>CE | | -0.3 | - | VDD+0.3 | | | | Output voltage | VIO | LN21,CPDT,<br>O/ E/CFOUT, HS/CFIN | | -0.3 | - | VDD+0.3 | | | | Maximum power | Pdmax | DIP16 | | | | 300 | mW | | | dissipation | | MFP18 | | | | 150 | | | | Operating temperature range | Topr | | | -30 | - | +70 | °C | | | Storage<br>temperature<br>range | Tstg | | | -55 | - | +150 | | | <sup>\*</sup> VSS1 and VSS2 are same level. VDD1 and VDD2 are also same level. ### 2. Recommended Operating Range at Ta=-30°C to +70°C, VSS=0V | Parameter | Symbol | Pins | Conditions | | | unit | | | |-------------------------------------------------------|--------|-----------------------------------------------------------------|---------------------------|------------|-----------|--------|-------------|-------| | Farameter | Symbol | Fills | Collations | VDD[V] | min. | typ. | max. | uiiit | | Operating Supply voltage | VDD | VDD1,VDD2 | VDD1=VDD2 | | 4.5 | | 5.5 | V | | Input high voltage | VIH | $\overline{\mathrm{HS}}$ /CFIN, SCKIN, $\overline{\mathrm{CE}}$ | Output disable | 4.5 to 5.5 | 0.75VDD | | VDD | | | Input low voltage | VIL | HS/CFIN, SCKIN, CE | Output disable | 4.5 to 5.5 | VSS | | 0.2VDD | | | CVIN input amplitude | CVSYNC | CVIN | SYNC-WHITE=1.0V | 4.5 to 5.5 | 1Vp-p+3dB | 1V p-p | 1 Vp-p+ 3dB | | | HS input frequency range | fH | HS/CFIN | MODE3 | 4.5 to 5.5 | 15.23 | 15.73 | 16.23 | kHz | | Oscillation<br>frequency<br>range<br>(Note 1) | FmCF | HS/CFIN, O/ E/CFOUT | •MODE2 •Refer to figure 1 | 4.5 to 5.5 | 503 | 508 | 513 | | | Oscillation<br>stabilizing<br>time period<br>(Note 2) | tmsCF | HS/CFIN, O/ E/CFOUT | •MODE2 •Refer to figure 2 | 4.5 to 5.5 | | 0.5 | 5 | ms | <sup>(</sup>Note 1) The oscillation constant is shown on table 1. <sup>(</sup>Note 2) The oscillation stable time period means the time to oscillate stably after supplyng voltage. #### 3. Electrical Characteristics at Ta=-30°C to +70°C, VSS=0V | Parameter | Symbol | Pins | ns Conditions | | R | atings | | unit | |------------------------|--------|-------------------------------------------------------------|---------------|------------|---------|--------|------|-------| | 1 arameter | Symbol | 1 1115 | Conditions | VDD[V] | min. | typ. | max. | uiiit | | Input high current | IIH | $\overline{\text{HS}}$ /CFIN, SCKIN, $\overline{\text{CE}}$ | VIN=VDD | 4.5 to 5.5 | | | 1 | μΑ | | Input low current | IIL | HS/CFIN, SCKIN, CE | VIN=VSS | 4.5 to 5.5 | -1 | | | | | Output high voltage | VOH | LN21,CPDT,<br>O/ E/CFOUT,<br>HS/CFIN | IOH=-4mA | 4.5 to 5.5 | VDD-1.2 | | | V | | Output low voltage | VOL | LN21,CPDT,<br>O/ Ē /CFIN,<br>HS /CFIN | IOL=10mA | 4.5 to 5.5 | | | 1 | | | Input clamp<br>voltage | VCLMP | CVIN | | 5.0 | 2.3 | 2.5 | 2.7 | | | Clamp input current | CII | CVIN | CVIN=3V | 5.0 | 5 | 10 | 18 | μА | | Clamp output current | COI | CVIN | CVIN=2V | 5.0 | -120 | -70 | -30 | | | Current dissipation | IDD | VDD1,VDD2 | | 4.5 to 5.5 | | 6 | 15.0 | mA | ### 4. Serial Output Characteristics at Ta=-30°C to +70°C, VSS=0V | | Parameter | | Symbol | Pins | Conditions | | Ratings | | | unit | |---------------|-------------------------------|------------------------|--------|--------|---------------------------------------|------------|---------|------|------|-------| | | | | Symbol | 1 1115 | Conditions | VDD[V] | min. | typ. | max. | uiiit | | | k | Cycle | tCKCY | SCKIN | Refer to figure 3 | 4.5 to 5.5 | 1 | | | μs | | clock | ut clock | Low Level pulse width | tCKL | | | 4.5 to 5.5 | 0.5 | | | | | Serial | ıduI | High Level pulse width | tCKH | | | 4.5 to 5.5 | 0.5 | | | | | | Set-ı | up time | tICK | | | 4.5 to 5.5 | 1 | | | | | Serial output | Set-up time Output delay time | | tCKO | CPDT | •Use test load.<br>•Refer to figure 3 | 4.5 to 5.5 | | | 0.5 | | Table 1. Ceramic resonator oscillation recommended constant | A kind of an oscillation | Producer | Oscillator | C1 | C2 | |--------------------------------------|----------|------------|-------|-------| | 508KHz ceramic resonator oscillation | Murata | CSB 508E | 150pF | 150pF | <sup>\*</sup> Both C1 and C2 must be use K rank ( $\pm 10\%$ ) and SL characteristics. (Notes) • Please place the oscillation-related parts as close to the oscillation pins as possible with the shortest possible pattern length since the circuit pattern affects the oscillation frequency. • If you use other oscillators herein, we provide no guarantee for the characteristics. Figure 1 Ceramic resonator oscillation Figure 2 Oscillation stable time period Figure 3 Serial output test condition # **Applications (Mode 1)** MFP18 DIP16 # **Applications (Mode 2)** MFP18 ### DIP16 ## **Applications (Mode 3)** MFP18 DIP16 - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of December, 2000. Specifications and information herein are subject to change without notice.