# **AM/FM PLL Frequency Synthesizer** ### Overview The LC72131 and LC72131M are PLL frequency synthesizers for use in tuners in radio/cassette players. They allow high-performance AM/FM tuners to be implemented easily. # **Applications** PLL frequency synthesizer ### **Functions** - High speed programmable dividers - FMIN: 10 to 160 MHz .....pulse swallower (built-in divide-by-two prescaler) - AMIN: 2 to 40 MHz .....pulse swallower 0.5 to 10 MHz .....direct division - IF counter - IFIN: 0.4 to 12 MHz .....AM/FM IF counter - Reference frequencies - Twelve selectable frequencies (4.5 or 7.2 MHz crystal) - 1, 3, 5, 9, 10, 3.125, 6.25, 12.5, 15, 25, 50 and 100 kHz - Phase comparator - Dead zone control - Unlock detection circuit - Deadlock clear circuit - Built-in MOS transistor for forming an active low-pass filter - I/O ports - Dedicated output ports: 4 - Input or output ports: 2 - Support clock time base output - Serial data I/O - Support CCB format communication with the system controller. - Operating ranges - Supply voltage......4.5 to 5.5 V - Operating temperature.....-40 to +85°C - Packages - DIP22S/MFP20 - CCB is a trademark of SANYO ELECTRIC CO., LTD. - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO. ### **Package Dimensions** unit: mm #### 3059-DIP22S unit: mm #### 3036B-MFP20 # **Pin Assignments** ### **Block Diagram** # **Specifications** # Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0$ V | Parameter | Symbol | | Pins | Ratings | Unit | | |----------------------------------------------|-----------------------|-----------------------------------------|------------------------------------------------|--------------|-------|--| | Supply voltage | V <sub>DD</sub> max | V <sub>DD</sub> | | -0.3 to +7.0 | V | | | | V <sub>IN</sub> 1 max | CE, CL, DI, AIN | -0.3 to +7.0 | V | | | | Maximum input voltage | V <sub>IN</sub> 2 max | XIN, FMIN, AMIN, IFIN | XIN, FMIN, AMIN, IFIN $-0.3$ to $V_{DD} + 0.3$ | | | | | | V <sub>IN</sub> 3 max | ĪŌ1, ĪŌ2 | | -0.3 to +15 | V | | | | V <sub>O</sub> 1 max | DO | -0.3 to +7.0 | V | | | | Maximum output voltage | V <sub>O</sub> 2 max | XOUT, PD $-0.3 \text{ to V}_{DD} + 0.3$ | | | | | | | V <sub>O</sub> 3 max | BO1 to BO4, IO1, IO2 | BO1 to BO4, IO1, IO2, AOUT -0.3 to +15 | | | | | | I <sub>O</sub> 1 max | BO1 | 0 to 3.0 | mA | | | | Maximum output current | I <sub>O</sub> 2 max | AOUT, DO | | 0 to 6.0 | mA | | | | I <sub>O</sub> 3 max | BO2 to BO4, IO1, IO2 | BO2 to BO4, IO1, IO2 0 to 1 | | mA | | | Allowable newer dissipation | Pd max | Ta ≤ 85°C | LC72131: DIP22S | 350 | mW | | | Allowable power dissipation Pd max Ta ≤ 85°C | | LC72131M: MFP20 | | 180 | 11144 | | | Operating temperature | Topr | | | -40 to +85 | °C | | | Storage temperature | Tstg | | -55 to +125 | °C | | | # Allowable Operating Ranges at $Ta = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{SS} = 0 \text{ V}$ | Parameter | Symbol | Pins | Conditions | min | typ | max | Unit | |--------------------------|---------------------|-------------------------------|----------------------------|---------------------|-----|---------------------|-------| | Supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | | 4.5 | | 5.5 | V | | lanut high lavel veltage | V <sub>IH</sub> 1 | CE, CL, DI | | 0.7 V <sub>DD</sub> | | 6.5 | V | | Input high-level voltage | V <sub>IH</sub> 2 | ĪO1, ĪO2 | | 0.7 V <sub>DD</sub> | | 13 | V | | Input low-level voltage | V <sub>IL</sub> | CE, CL, DI, IO1, IO2 | | 0 | | 0.3 V <sub>DD</sub> | V | | | V <sub>O</sub> 1 | DO | | 0 | | 6.5 | V | | Output voltage | V <sub>O</sub> 2 | BO1 to BO4, IO1, IO2,<br>AOUT | | 0 | | 13 | V | | | f <sub>IN</sub> 1 | XIN | V <sub>IN</sub> 1 | 1 | | 8 | MHz | | | f <sub>IN</sub> 2 | FMIN | V <sub>IN</sub> 2 | 10 | | 160 | MHz | | Input frequency | f <sub>IN</sub> 3 | AMIN | V <sub>IN</sub> 3, SNS = 1 | 2 | | 40 | MHz | | | f <sub>IN</sub> 4 | AMIN | V <sub>IN</sub> 4, SNS = 0 | 0.5 | | 10 | MHz | | | f <sub>IN</sub> 5 | IFIN | V <sub>IN</sub> 5 | 0.4 | | 12 | MHz | | | V <sub>IN</sub> 1 | XIN | f <sub>IN</sub> 1 | 400 | | 1500 | mVrms | | | V <sub>IN</sub> 2-1 | FMIN | f = 10 to 130 MHz | 40 | | 1500 | mVrms | | | V <sub>IN</sub> 2-2 | FMIN | f = 130 to 160 MHz | 70 | | 1500 | mVrms | | Input amplitude | V <sub>IN</sub> 3 | AMIN | f <sub>IN</sub> 3, SNS = 1 | 40 | | 1500 | mVrms | | | V <sub>IN</sub> 4 | AMIN | f <sub>IN</sub> 4, SNS = 0 | 40 | | 1500 | mVrms | | | V <sub>IN</sub> 5-1 | IFIN | f <sub>IN</sub> 5, IFS = 1 | 40 | | 1500 | mVrms | | nput amplitude | V <sub>IN</sub> 5-2 | IFIN | f <sub>IN</sub> 6, IFS = 0 | 70 | | 1500 | mVrms | | Supported crystals | Xtal | XIN, XOUT | * | 4.0 | | 8.0 | MHz | Note: \* Recommended crystal oscillator CI values: CI $\leq$ 120 $\Omega$ (For a 4.5 MHz crystal) CI $\leq$ 70 $\Omega$ (For a 7.2 MHz crystal) <Sample Oscillator Circuit> Crystal oscillator: HC-49/U (manufactured by Kinseki, Ltd.), CL = 12 pF C1 = C2 = 15 pF The circuit constants for the crystal oscillator circuit depend on the crystal used, the printed circuit board pattern, and other items. Therefore we recommend consulting with the manufacturer of the crystal for evaluation and reliability. # Electrical Characteristics for the Allowable Operating Ranges at Ta = -40 to +85 $^{\circ}C,\,V_{SS}$ = 0 V | Parameter | Symbol | Pins | Conditions | min | typ | max | Unit | |--------------------------------------------|-----------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----|------| | | Rf1 | XIN | | | 1.0 | | MΩ | | | Rf2 | FMIN | | | 500 | | kΩ | | Built-in feedback resistance | Rf3 | AMIN | | | 500 | | kΩ | | | Rf4 | IFIN | | | 250 | | kΩ | | | Rpd1 | FMIN | | | 200 | | kΩ | | Built-in pull-down resistor | Rpd2 | AMIN | | | 200 | | kΩ | | Hysteresis | V <sub>HIS</sub> | CE, CL, DI, <del>IO1</del> , <del>IO2</del> | | | 0.1 V <sub>DD</sub> | | V | | Output high level voltage | V <sub>OH</sub> 1 | PD | I <sub>O</sub> = -1 mA | V <sub>DD</sub> – 1.0 | 55 | | V | | | V <sub>OL</sub> 1 | PD | I <sub>O</sub> = 1 mA | | | 1.0 | V | | | | | I <sub>O</sub> = 0.5 mA | | | 0.5 | V | | | V <sub>OL</sub> 2 | BO1 | I <sub>O</sub> = 1 mA | | | 1.0 | V | | | | | I <sub>O</sub> = 1 mA | | | 0.2 | V | | Output low level voltage | V <sub>OL</sub> 3 | DO | I <sub>O</sub> = 5 mA | | | 1.0 | V | | · | | | I <sub>O</sub> = 1 mA | | | 0.2 | V | | | V <sub>OL</sub> 4 | BO2 to BO4, IO1, IO2 | I <sub>O</sub> = 5 mA | | | 1.0 | V | | | | | I <sub>O</sub> = 8 mA | | | 1.6 | V | | | V <sub>OL</sub> 5 | AOUT | I <sub>O</sub> = 1 mA, AIN = 1.3 V | | | 0.5 | V | | | I <sub>IH</sub> 1 | CE, CL, DI | V <sub>I</sub> = 6.5 V | | | 5.0 | V | | | I <sub>IH</sub> 2 | ĪO1, ĪO2 | V <sub>I</sub> = 13 V | | | 5.0 | μA | | | I <sub>IH</sub> 3 | XIN | $V_I = V_{DD}$ | 2.0 | | 11 | μA | | Input high level current | I <sub>IH</sub> 4 | FMIN, AMIN | $V_I = V_{DD}$ | 4.0 | | 22 | μA | | | I <sub>IH</sub> 5 | IFIN | $V_I = V_{DD}$ | 8.0 | | 44 | μA | | | I <sub>IH</sub> 6 | AIN | V <sub>I</sub> = 6.5 V | | | 200 | nA | | | I <sub>IL</sub> 1 | CE, CL, DI | V <sub>I</sub> = 0 V | | | 5.0 | μA | | | I <sub>IL</sub> 2 | ĪO1, ĪO2 | V <sub>I</sub> = 0 V | | | 5.0 | μA | | | I <sub>IL</sub> 3 | XIN | V <sub>I</sub> = 0 V | 2.0 | | 11 | μA | | Input low level current | I <sub>IL</sub> 4 | FMIN, AMIN | V <sub>I</sub> = 0 V | 4.0 | | 22 | μA | | | I <sub>IL</sub> 5 | IFIN | V <sub>I</sub> = 0 V | 8.0 | | 44 | μA | | | I <sub>IL</sub> 6 | AIN | V <sub>I</sub> = 0 V | | | 200 | nA | | Output off leakage current | I <sub>OFF</sub> 1 | BO1 to BO4, AOUT, | V <sub>O</sub> = 13 V | | | 5.0 | μА | | Output on leakage current | I <sub>OFF</sub> 2 | DO | V <sub>O</sub> = 6.5 V | | | 5.0 | μA | | High level three-state off leakage current | I <sub>OFFH</sub> | PD | $V_O = V_{DD}$ | | 0.01 | 200 | nA | | Low level three-state off leakage current | l <sub>OFFL</sub> | PD | V <sub>O</sub> = 0 V | | 0.01 | 200 | nA | | Input capacitance | C <sub>IN</sub> | FMIN | | | 6 | | pF | | | I <sub>DD</sub> 1 | V <sub>DD</sub> | $\begin{aligned} &\text{Xtal} = 7.2 \text{ MHz}, \\ &\text{f}_{\text{IN}} 2 = 130 \text{ MHz}, \\ &\text{V}_{\text{IN}} 2 = 40 \text{ mVrms} \end{aligned}$ | | 5 | 10 | mA | | Current drain | I <sub>DD</sub> 2 V <sub>DD</sub> | | PLL block stopped<br>(PLL INHIBIT),<br>Xtal oscillator operating<br>(Xtal = 7.2 MHz) | | 0.5 | | mA | | | I <sub>DD</sub> 3 | V <sub>DD</sub> | PLL block stopped Xtal oscillator stopped | | | 10 | μА | ### **Pin Functions** | Symbol | Pin No.<br>(MFP pin Nos. are<br>in parentheses.) | Туре | Functions | Circuit configuration | |-----------------|--------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | XIN<br>XOUT | 1 (1)<br>22 (20) | Xtal OSC | Crystal resonator connection<br>(4.5/7.2 MHz) | A02598 | | FMIN | 16 (14) | Local oscillator<br>signal input | FMIN is selected when the serial data input DVS bit is set to 1. The input frequency range is from 10 to 160 MHz. The input signal passes through the internal divide-bytwo prescaler and is input to the swallow counter. The divisor can be in the range 272 to 65535. However, since the signal has passed through the divide-by-two prescaler, the actual divisor is twice the set value. | A02599 | | AMIN | 15 (13) | Local oscillator<br>signal input | AMIN is selected when the serial data input DVS bit is set to 0. When the serial data input SNS bit is set to 1: The input frequency range is 2 to 40 MHz. The signal is directly input to the swallow counter. The divisor can be in the range 272 to 65535, and the divisor used will be the value set. When the serial data input SNS bit is set to 0: The input frequency range is 0.5 to 10 MHz. The signal is directly input to a 12-bit programmable divider. The divisor can be in the range 4 to 4095, and the divisor used will be the value set. | A02599 | | CE | 3 (2) | Chip enable | Set this pin high when inputting (DI) or outputting (DO) serial data. | □ S A02500 | | CL | 5 (4) | Clock | Used as the synchronization clock when inputting (DI) or outputting (DO) serial data. | A02500 | | DI | 4 (3) | Data input | Inputs serial data transferred from the controller to the LC72131. | A02600 | | DO | 6 (5) | Data output | Outputs serial data transferred from the LC72131 to the controller. The content of the output data is determined by the serial data DOC0 to DOC2. | A02501 | | V <sub>DD</sub> | 17 (15) | Power supply | The LC72131 power supply pin (V <sub>DD</sub> = 4.5 to 5.5 V) The power on reset circuit operates when power is first applied. | | Continued on next page. ### Continued from preceding page. | Symbol | Pin No.<br>(MFP pin Nos. are<br>in parentheses.) | Туре | Functions | Circuit configuration | |--------------------------|--------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | V <sub>SS</sub> | 21 (19) | Ground | The LC72131 ground | _ | | BO1<br>BO2<br>BO3<br>BO4 | 7 (6)<br>8 (7)<br>9 (8)<br>10 (9) | Output port | Dedicated output pins The output states are determined by BO1 to BO4 bits in the serial data. Data: 0 = open, 1 = low A time base signal (8 Hz) can be output from the BO1 pin. (When the serial data TBC bit is set to 1.) Care is required when using the BO1 pin, since it has a higher on impedance that the other output ports (pins BO2 to BO4). All output ports are set to the open state following a power on reset. | A02601 | | IO1<br> IO2 | 11 (10)<br>13 (12) | I/O port | I/O dual-use pins Interestion (input or output) is determined by bits IOC1 and IOC2 in the serial data. Data: 0 = input port, 1 = output port When specified for use as input ports: The state of the input pin is transmitted to the controller over the DO pin. Input state: low = 0 data value high = 1 data value When specified for use as output ports: The output states are determined by the IO1 and IO2 bits in the serial data. Data: 0 = open, 1 = low These pins function as input pins following a power on reset. | A02602 | | PD | 18 (16) | Charge pump output | PLL charge pump output When the frequency generated by dividing the local oscillator frequency by N is higher than the reference frequency, a high level is output from the PD pin. Similarly, when that frequency is lower, a low level is output. The PD pin goes to the high impedance state when the frequencies match. | A02603 | | AIN<br>AOUT | 19 (17)<br>20 (18) | LPF amplifier transistor | The n-channel MOS transistor used for the PLL active low-pass filter. | A02504 | | IFIN | 12 (11) | IF counter | <ul> <li>Accepts an input in the frequency range 0.4 to 12 MHz.</li> <li>The input signal is directly transmitted to the IF counter.</li> <li>The result is output starting the MSB of the IF counter using the DO pin.</li> <li>Four measurement periods are supported: 4, 8, 32, and 64 ms.</li> </ul> | A02599 | ### Serial Data I/O Methods The LC72131 inputs and outputs data using the Sanyo CCB (computer control bus) audio LSI serial bus format. This LSI adopts an 8-bit address format CCB. | | | | | | Add | ress | | | | | |---|----------|----|----------|----|-----|------|----|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | I/O mode | В0 | B1 | B2 | В3 | A0 | A1 | A2 | А3 | - Function | | 1 | IN1 (82) | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Control data input mode (serial data input) 24 data bits are input. See the "DI Control Data (serial data input) Structure" item for details on the meaning of the input data. | | 2 | IN2 (92) | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Control data input mode (serial data input) 24 data bits are input. See the "DI Control Data (serial data input) Structure" item for details on the meaning of the input data. | | 3 | OUT (A2) | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | Data output mode (serial data output) The number of bits output is equal to the number of clock cycles. See the "DO Output Data (serial data output) Structure" item for details on the meaning of the output data. | | | | | mal high | h | вэ | AO | A1 | AZ AZ | | A3 First Data IN1/2 First Data OUT A02505 | - 1. DI Control Data (Serial Data Input) Structure - IN1 Mode • IN2 Mode ### 2. DI Control Data Functions | Programmable divider data | No. | Control block/data | | | Related data | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|---------------|-------------|--------------|--------------------|-------------|--------------------------------|------|--| | DVS and SNS. (*: don't care) | | Programmable divider data | Data that | sets the d | visor of th | e programmable | e divider. | | | | | 1 | | P0 to P15 | | | | | _SB chan | ges depending on | | | | O | | | DVS | SNS | LSB | Divisor settir | ng (N) | Actual divisor | | | | O | | | 1 | * | P0 | 272 to 655 | 35 | Twice the value of the setting | | | | Note: P0 to P3 are ignored when P4 is the LSB. | | | 0 | 1 | P0 | 272 to 655 | 35 | The value of the setting | | | | Selects the signal input pin (AMIN or FMIN) for the programmable divider, switches the input frequency range. (**: don't care) | | | 0 | 0 | P4 | 4 to 40 | 95 | The value of the setting | | | | the input frequency range. (*: don't care) DVS | (1) | | Note: P0 | to P3 are | ignored wl | hen P4 is the LS | SB. | | | | | 1 | | DVS, SNS | | | | | or the pro | grammable divider, switches | | | | Reference divider data R0 to R3 | | | DVS | SNS | Input | pin | lı | nput frequency range | | | | Reference divider data R0 to R3 Reference frequency (fref) selection data. | | | 1 | * | FMI | N | | 10 to 160 MHz | | | | Note: See the "Programmable Divider Structure" item for more information. | | | 0 | 1 | AMI | N | | 2 to 40 MHz | | | | Reference divider data R0 to R3 | | | | | | | | | | | | R0 to R3 R2 | | D. C. P. L. C. | | | | | ire" item 1 | or more information. | | | | R3 | | | • Keterenc | e rrequenc | y (tret) sel | ection data. | | | | | | (2) 0 | | 110 10 110 | l | | | | Ref | | | | | (2) 0 | | | | 1 | | | | | | | | (2) 0 | | | | 1 | | | | | | | | (2) 0 | | | | 0 | | 1 | | 25 | | | | (2) 1 | | | - | 1 | | | | | | | | Canonic Companies Canonic Companies | | | - | | _ | | | | | | | 1 | | | 0 | 1 | 1 | 1 | | | | | | 1 | | | | 1 | _ | | | | | | | 1 | | | | 1 | | | | | | | | 1 | (2) | | | 1 | | | | | | | | 1 1 1 1 1 1 PLL INHIBIT Note: PLL INHIBIT The programmable divider block and the IF counter block are stopped, the FMIN, AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. XS • Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. IF counter control data CTE • IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset • Determines the IF counter measurement period. IFS | | | 1 | 1 | 0 | 0 | | 3 | | | | 1 1 1 1 1 PLL INHIBIT Note: PLL INHIBIT The programmable divider block and the IF counter block are stopped, the FMIN, AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. XS • Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. • IF counter control data CTE GT0, GT1 • Determines the IF counter measurement period. IFS | | | 1 | 1 | 0 | 1 | | 15 | | | | Note: PLL INHIBIT The programmable divider block and the IF counter block are stopped, the FMIN, AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. **Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. **IF counter control data CTE **IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset **Operation of the power-on reset in | | | 1 | | | 0 | PLL I | NHIBIT + Xtal OSC STOP | | | | The programmable divider block and the IF counter block are stopped, the FMIN, AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. **Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. **IF counter control data CTE **IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset **One of Tile | | | | | 1 | 1 | | | | | | AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. **Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. **IF counter control data CTE** **GT0, GT1** **GT1** **GT0** **Measurement time (ms) **Wait time (ms) **AMIN, and IFIN pins are set to the pull-down state (ground), and the charge pump goes to the high impedance state. **Crestal resonator selection XS = 0: 4.5 MHz The 7.2 | | | | | able divide | r block and the I | F counter | block are stopped, the FMIN. | | | | Crystal resonator selection XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. IF counter control data CTE IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset Obtermines the IF counter measurement period. IFS GT1 GT0 Measurement time (ms) Wait time (ms) | | | AMI | N, and IFIN | l pins are | set to the pull-de | | | | | | XS = 0: 4.5 MHz XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. IF counter control data CTE IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset Obtained to the power-on reset. IF counter control data The first counter measurement period. Obtained to the power-on reset. IF counter measurement period. IFS Obtained to the power-on reset. IF counter measurement period. IFS | | | | | • | nce state. | | | | | | XS = 1: 7.2 MHz The 7.2 MHz frequency is selected after the power-on reset. IF counter control data CTE • IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset • Determines the IF counter measurement period. IFS GT1 GT0 Measurement time (ms) Wait time (ms) | | XS | | | election | | | | | | | IF counter control data CTE • IF counter measurement start data CTE = 1: Counter start CTE = 0: Counter reset • Determines the IF counter measurement period. GT1 GT0 Measurement time (ms) Wait time (ms) | | | 1 | | | | | | | | | CTE | | | The 7.2 N | /IHz freque | ncy is sele | ected after the p | ower-on i | eset. | | | | GT0, GT1 CTE = 0: Counter reset • Determines the IF counter measurement period. GT1 GT0 Measurement time (ms) Wait time (ms) | | | 1 | | | data | | | | | | GT0, GT1 • Determines the IF counter measurement period. GT1 GT0 Measurement time (ms) Wait time (ms) | | OIE | _ | | | | | | | | | GT1 GT0 Measurement time (ms) Wait time (ms) | | GT0, GT1 | | | | asurement perio | od. | | IFS | | | GI1 GI0 Measurement time (ms) Wait time (ms) | | | | 1 | ı | | | | | | | | (3) | | l <del></del> | - | Mea | | ms) | , , | | | | 0 0 4 3 to 4 | • | | l <del></del> | - | | | | | | | | 0 1 8 3 to 4 | | | l <del></del> | - | | | | | | | | 1 0 32 7 to 8<br>1 1 64 7 to 8 | | | l <del></del> | | | | | | | | | Note: See the "IF Counter Structure" item for more information. | | | | | | | | | | | | I/O port specification data • Specifies the I/O direction for the bidirectional pins IO1 and IO2 | | I/O port specification data | | | | | | | | | | (4) IOC1, IOC2 Data: 0 = input mode, 1 = output mode | (4) | | | | | | P.1.0 10 I | | | | | Output port data • Data that determines the output from the BO1 to BO4, IO1 and IO2 output ports | | Output port data | Data that | determine | s the outp | ut from the BO1 | to BO4, | IO1 and IO2 output ports | 1004 | | | (5) BO1 to BO4, IO1, IO2 Data: 0 = open, 1 = low IOC2 | (5) | BO1 to BO4, IO1, IO2 | | • | | | | | | | | • The data = 0 (open) state is selected after the power-on reset. | | | The data | = 0 (open) | state is se | elected after the | power-o | n reset. | | | ### Continued from preceding page. | No. | Control block/data | | | Related data | | | | |------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------|--------------|----------------------------------------|-----------------------------------------------------------------|--------------------| | | DO pin control data | Data that | determine | | | | | | | DOC0, DOC1, DOC2 | DOC2 | DOC1 | DOC0 | | OO pin state | | | | | 0 | 0 | 0 | Open | o pin state | | | | | | 0 | 1 | Low when the unlock s | state is detected | | | | | 0 | 1 | 0 | end-UC*1 | | | | | | 0 | 1 | 1 | Open | | | | | | 1 1 | 0 | 0 | Open<br>The IO1 pin state*2 | | | | | | | 1 | Ö | The IO2 pin state*2 | | | | | | 1 | 1 | 1 | Open | | | | | | The open | ctato ic co | slocted of | er the power-on reset. | | | | | | | | | IF counter measurement | completion | | | | | | 0.14 00. 1 | | (( | | UL0, UL1, | | (6) | | DO pin | | V | )) | (( | CTE,<br>IOC1, IOC2 | | | | | | | | " | 1001,1002 | | | | | ① Cou | nt start | ② Coun | it end ③ CE: High | | | | | | | | | A0250B | | | | | | | | | started (i.e., when CTE is changed ally goes to the open state. | | | | | | | | ** | etes, the DO pin goes low to indicate | | | | | | | | nt completion state. | as DO nin good to the ones state | | | | | 2. | | | ate if the I/O pin is specif | ne DO pin goes to the open state. ied to be an output port. | | | | | Caution: Th | ne state of | the DO pi | n during a data input perio | od (an IN1 or IN2 mode period with CE | | | | | hi | | | | | | | | | 1 | so, the Do | | | | | | | | С | L pin signa | al, regardl | ess of the state of the DC | Control data (DOC0 to DOC2). | | | | Unlock detection data UL0, UL1 | 1 | | . , | detection width for checking | ing PLL lock.<br>h is seen as an unlocked state. | | | | 000, 001 | | | | <u> </u> | | | | | | UL1 UL0 øE detection width Detector output 0 0 Stopped Open | | | | | | | (7) | | 0 0 Stopped Open 0 1 0 ØE is output directly | | | | | DOC0,<br>DOC1, | | (., | | 1 | 0 | ±0.55 µs | , | øE is extended by 1 to 2 ms | DOC2 | | | | 1 | 1 | ±1.11 μs | | øE is extended by 1 to 2 ms | | | | | | | | | he UL bit in the serial data | | | | | bed | comes zer | 0. | | | | | | Phase comparator control data | Controls t | he phase | comparate | or dead zone. | | | | | DZ0, DZ1 | DZ1 | DZ0 | | Dead zo | ne mode | | | | | 0 | 0 | DZA | | | | | (8) | | 0 | 1 | DZB | | | | | | | 1 | 0 | DZC | | | | | | | 1 | 1 | DZD | | | | | | | Dead zon | a widthar I | 774 - D7 | B < DZC < DZD | | | | | Clock time base | | | | | me base signal to be output | | | (9) | TBC | | | | is invalid in this mode.) | no base signal to be output | BO1 | | | Charge pump control data | Forcibly c | ontrols the | charge p | oump output. | | | | | DLC | D | | | | | | | | | | | | | | | | (10) | | | | | | | | | | | | | | | e (Vtune) going to zero and the VCO | | | | | oso | | | | | | | | | IOW | anu Selli | ig viune i | o V <sub>CC</sub> . (This is the deadl | ook oleaning oncoin.) | | #### Continued from preceding page. | No. | Control block/data | Functions | Related data | |------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | (11) | IF counter control data IFS | This data must be set 1 in normal mode. Though if this value is set to zero, the system enters input sensitivity degradation mode, and the sensitivity is reduced to 10 to 30 mVrms. See the "IF Counter Operation" item for details. | | | (12) | LSI test data<br>TEST 0 to TEST3 | LSI test data TEST0 TEST1 TEST2 These values must all be set to 0. TEST2 These test data are set to 0 automatically after the power-on reset. | | | (13) | DNC | Don't care. This data must be set to 0. | | ### 3. DO Output Data (Serial Data Output) Address (2) UNLOCK ### • OUT Mode (3) IF-CTR ☆: Must be zero. A02609 ### 4. DO Output Data - 5. Serial Data Input (IN1/IN2) $t_{SU}$ , $t_{HD}$ , $t_{EL}$ , $t_{ES}$ , $t_{EH} ≥ 0.75$ μs, $t_{LC} ≤ 0.75$ μs - ① CL: Normal high #### 2 CL: Normal low 6. Serial Data Output (OUT) $t_{SU}$ , $t_{HD}$ , $t_{EL}$ , $t_{ES}$ , $t_{EH} \ge 0.75~\mu s$ , $t_{DC}$ , $t_{DH} \le 0.35~\mu s$ #### ① CL: Normal high #### @ CL: Normal low Note: Since the DO pin is an n-channel open-drain pin, the time for the data to change (t<sub>DC</sub> and t<sub>DH</sub>) will differ depending on the value of the pull-up resistor and printed circuit board capacitance. ### 7. Serial Data Timing When stopped with CL low When stopped with CL high | Parameter | Symbol | Pins | Conditions | min | typ | max | Unit | |------------------------|-----------------|--------|--------------------------------------------------------|------|-----|------|------| | Data setup time | t <sub>SU</sub> | DI, CL | | 0.75 | | | μs | | Data hold time | t <sub>HD</sub> | DI, CL | | 0.75 | | | μs | | Clock low-level time | t <sub>CL</sub> | CL | | 0.75 | | | μs | | Clock high-level time | t <sub>CH</sub> | CL | | 0.75 | | | μs | | CE wait time | t <sub>EL</sub> | CE, CL | | 0.75 | | | μs | | CE setup time | t <sub>ES</sub> | CE, CL | | 0.75 | | | μs | | CE hold time | t <sub>EH</sub> | CE, CL | | 0.75 | | | μs | | Data latch change time | t <sub>LC</sub> | | | | | 0.75 | μs | | Data output time | t <sub>DC</sub> | DO, CL | Differs depending on the value of the pull-up resistor | | | 0.35 | | | Data output time | t <sub>DH</sub> | DO, CE | and the printed circuit board capacitances. | | | 0.55 | μs | ### **Programmable Divider Structure** | | DVS | SNS | Input pin | Set divisor | Actual divisor: N | Input frequency range (MHz) | |---|-----|-----|-----------|--------------|---------------------|-----------------------------| | Α | 1 | * | FMIN | 272 to 65535 | Twice the set value | 10 to 160 | | В | 0 | 1 | AMIN | 272 to 65535 | The set value | 2 to 40 | | С | 0 | 0 | AMIN | 4 to 4095 | The set value | 0.5 to 10 | Note: \* Don't care. - 1. Programmable Divider Calculation Examples - FM, 50 kHz steps (DVS = 1, SNS = \*, FMIN selected) FM RF = 90.0 MHz (IF = +10.7 MHz) FM VCO = 100.7 MHz PLL fref = 25 kHz (R0 to R1 = 1, R2 to R3 = 0) 100.7 MHz (FM VCO) $\div$ 25 kHz (fref) $\div$ 2 (FMIN: divide-by-two prescaler) = 2014 $\rightarrow$ 07DE (HEX) | | | <u> </u> | | | 7 | | | | | | | | | | | | | | 1 1 0 0 | | | | | |----|-----|----------|---|-----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|---|--------|----|----| | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | * | 1 | | | 1 | 1 | 0 | 0 | | РО | P.1 | Р2 | ь | P.4 | PS | 94 | Р7 | ьв | 99 | P10 | P11 | P12 | P13 | P14 | P15 | SNS | DVS | CTE | sx | В | я<br>1 | ВЗ | B3 | A02617 • SW, 5 kHz steps (DVS = 0, SNS = 1, AMIN high-speed side selected) SW RF = 21.75 MHz (IF = +450 kHz) SW VCO = 22.20 MHz PLL fref = 5 kHz (R0 = R2 = 0, R1 = R3 = 1) 22.2 MHz (SW VCO) $\div$ 5 kHz (fref) = 4440 $\rightarrow$ 1158 (HEX) | | | | | | 5 | | | , | | | | | : | <u> </u> | | | | | | | | | | |----|----|----|----|----|----|-----|----|----|----|-----|-----|-----|-----|----------|-----|-----|-----|-----|----|----|----|----|----| | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | | 0 | 1 | 0 | 1 | | od | P1 | P2 | ьз | P4 | PS | 9 d | Р7 | В4 | 6d | P10 | P11 | P12 | P13 | P14 | P15 | SNS | SAO | CTE | xs | ВО | B1 | R2 | ВЗ | A02516 • MW, 10 kHz steps (DVS = 0, SNS = 0, AMIN low-speed side selected) MW RF = 1000 kHz (IF = +450 kHz) MW VCO = 1450 kHz PLL fref = 10 kHz (R0 to R2 = 0, R3 = 1) $1450 \text{ kHz} \text{ (MW VCO)} \div 10 \text{ kHz (fref)} = 145 \rightarrow 091 \text{ (HEX)}$ | | | | | | : | | | | | ₹ | | | | · | | | | | | | | | | |---|----|----|----|-----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----| | * | * | * | * | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | | 9 | b4 | Бd | РЗ | Þ d | 9d | 94 | 2d | 84 | 64 | P10 | P11 | P12 | P13 | P14 | P15 | SNS | SAO | CTE | sx | 90 | H. | 28 | ВЗ | A02519 #### **IF Counter Structure** The LC72131 IF counter is a 20-bit binary counter. The result, i.e., the counter's msb, can be read serially from the DO pin. | GT1 | GT0 | Measurement time | | | | | | | | | |-----|-----|------------------------------|----------------------|--|--|--|--|--|--|--| | GII | GIU | Measurement period (GT) (ms) | Wait time (twu) (ms) | | | | | | | | | 0 | 0 | 4 | 3 to 4 | | | | | | | | | 0 | 1 | 8 | 3 to 4 | | | | | | | | | 1 | 0 | 32 | 7 to 8 | | | | | | | | | 1 | 1 | 64 | 7 to 8 | | | | | | | | The IF frequency (Fc) is measured by determining how many pulses were input to an IF counter in a specified measurement period, GT. $$Fc = \frac{C}{GT} \qquad \qquad (C = Fc \times GT) \qquad \qquad C: Count \ value \ (number \ of \ pulses)$$ - 1. IF Counter Frequency Calculation Examples - When the measurement period (GT) is 32 ms, the count (C) is 53980 hexadecimal (342400 decimal): IF frequency (Fc) = $342400 \div 32$ ms = 10.7 MHz A0262 • When the measurement period (GT) is 8 ms, the count (C) is E10 hexadecimal (3600 decimal): IF frequency (Fc) = $3600 \div 8$ ms = 450 kHz A02622 #### 2. IF Counter Operation A02623 Before starting the IF count, the IF counter must be reset in advance by setting CTE in the serial data to 0. The IF count is started by changing the CTE bit in the serial data from 0 to 1. The serial data is latched by the LC72131 when the CE pin is dropped from high to low. The IF signal must be supplied to the IFIN pin in the period between the point the CE pin goes low and the end of the wait time at the latest. Next, the value of the IF counter at the end of the measurement period must be read out during the period that CTE is 1. This is because the IF counter is reset when CTE is set to 0. Note: When operating the IF counter, the control microprocessor must first check the state of the IF-IC SD (station detect) signal and only after determining that the SD signal is present turn on IF buffer output and execute an IF count operation. Autosearch techniques that use only the IF counter are not recommended, since it is possible for IF buffer leakage output to cause incorrect stops at points where there is no station. ### IFIN minimum input sensitivity standard f (MHz) | IFS | 0.4 ≤ f < 0.5 | 8 ≤ f ≤ 12 | | | | | |---------------------|------------------------------|------------|------------------------------|--|--|--| | 1: Normal mode | 40 mVrms<br>(0.1 to 3 mVrms) | 40 mVrms | 40 mVrms<br>(1 to 10 mVrms) | | | | | 0: Degradation mode | 70 mVrms<br>(10 to 15 mVrms) | 70 mVrms | 70 mVrms<br>(30 to 40 mVrms) | | | | Note: Values in parentheses are actual performance values presented as reference data. ### **Unlock Detection Timing** ### 1. Unlock Detection Determination Timing Unlocked state detection is performed in the reference frequency (fref) period (interval). Therefore, in principle, unlock determination requires a time longer than the period of the reference frequency. However, immediately after changing the divisor N (frequency) unlock detection must be performed after waiting at least two periods of the reference frequency. Figure 1 Unlocked State Detection Timing For example, if fref is 1 kHz, i.e., the period is 1 ms, after changing the divisor N, the system must wait at least 2 ms before checking for the unlocked state. Figure 2 Circuit Structure #### 2. Unlock Detection Software Figure 3 #### 3. Unlocked State Data Output Using Serial Data Output In the LC72131, once an unlocked state occurs, the unlocked state serial data (UL) will not be reset until a data input (or output) operation is performed. At the data output ① point in Figure 3, although the VCO frequency has stabilized (locked), since no data output has been performed since the divisor N was changed the unlocked state data remains in the unlocked state. As a result, even though the frequency has stabilized (locked), the system remains (from the standpoint of the data) in the unlocked state. Therefore, the unlocked state data acquired at data output 1, which occurs immediately after the divisor N was changed, should be treated as a dummy data output and ignored. The second data output (data output 2) and following outputs are valid data. ### 4. Directly Outputting Unlocked State Data from the DO Pin (Set by the DO pin control data) Since the unlocked state (high = locked, low = unlocked) is output directly from the DO pin, the dummy data processing described in section 3 above is not required. After changing the divisor N, the locking state can be checked after waiting at least two reference frequency periods. #### **Clock Time Base Usage Notes** The pull-up resistor used on the clock time base output pin $(\overline{BO1})$ should be at least 100 k $\Omega$ . This is to prevent degrading the VCO C/N characteristics when a loop filter is formed using the built-in low-pass filter transistor. Since the clock time base output pin and the low-pass filter have a common ground internal to the IC, it is necessary to minimize the time base output pin current fluctuations and to suppress their influence on the low-pass filter. Also, to prevent chattering we recommend using a Schmitt input at the controller (microprocessor) that receives this signal. #### Other Items | DZ1 | DZ0 | Dead zone mode | Charge pump | Dead zone | |-----|-----|----------------|-------------|-----------| | 0 | 0 | DZA | ON/ON | 0 s | | 0 | 1 | DZB | ON/ON | −0 s | | 1 | 0 | DZC | OFF/OFF | +0 s | | 1 | 1 | DZD | OFF/OFF | + +0 s | #### 1. Notes on the Phase Comparator Dead Zone Since correction pulses are output from the charge pump even if the PLL is locked when the charge pump is in the ON/ON state, the loop can easily become unstable. This point requires special care when designing application circuits. The following problems may occur in the ON/ON state. - Side band generation due to reference frequency leakage - Side band generation due to both the correction pulse envelope and low frequency leakage Schemes in which a dead zone is present (OFF/OFF) have good loop stability, but have the problem that acquiring a high C/N ratio can be difficult. On the other hand, although it is easy to acquire a high C/N ratio with schemes in which there is no dead zone, it is difficult to achieve high loop stability. Therefore, it can be effective to select DZA or DZB, which have no dead zone, in applications which require an FM S/N ratio in excess of 90 to 100 dB, or in which an increased AM stereo pilot margin is desired. On the other hand, we recommend selecting DZC or DZD, which provide a dead zone, for applications which do not require such a high FM signal-to-noise ratio and in which either AM stereo is not used or an adequate AM stereo pilot margin can be achieved. #### Dead Zone The phase comparator compares fp to a reference frequency (fr) as shown in Figure 4. Although the characteristics of this circuit (see Figure 5) are such that the output voltage is proportional to the phase difference $\emptyset$ (line A), a region (the dead zone) in which it is not possible to compare small phase differences occurs in actual ICs due to internal circuit delays and other factors (line B). A dead zone as small as possible is desirable for products that must provide a high S/N ratio. However, since a larger dead zone makes this circuit easier to use, a larger dead zone is appropriate for popularly-priced products. This is because it is possible for RF signals to leak from the mixer to the VCO and modulate the VCO in popularly-priced products in the presence of strong RF inputs. When the dead zone is narrow, the circuit outputs correction pulses and this output can further modulate the VCO and generate beat frequencies with the RF signal. #### 2. Notes on the FMIN, AMIN, and IFIN Pins Coupling capacitors must be placed as close as possible to their respective pin. A capacitance of about 100 pF is desirable. In particular, if a capacitance of 1000 pF or over is used for the IF pin, the time to reach the bias level will increase and incorrect counting may occur due to the relationship with the wait time. 3. Notes on IF Counting → SD must be used in conjunction with the IF counting time When using IF counting, always implement IF counting by having the microprocessor determine the presence of the IF-IC SD (station detect) signal and turn on the IF counter buffer only if the SD signal is present. Schemes in which auto-searches are performed with only IF counting are not recommended, since they can stop at points where there is no signal due to leakage output from the IF counter buffer. #### 4. DO Pin Usage Techniques In addition to data output mode times, the DO pin can also be used to check for IF counter count completion and for unlock detection output. Also, an input pin state can be output unchanged through the DO pin and input to the controller. #### 5. Power Supply Pins A capacitor of at least 2000 pF must be inserted between the power supply $V_{DD}$ and $V_{SS}$ pins for noise exclusion. This capacitor must be placed as close as possible to the $V_{DD}$ and $V_{SS}$ pins. ### Pin States After the Power ON Reset A02628 ### **Application System Example (Package: MFP20)** A02628 - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of June, 1996. Specifications and information herein are subject to change without notice.