# EPROM-Mountable Type 4-bit Microcomputer Evaluation Chip for The LC665XX Series Microcomputers #### Overview The LC66PG5XX is an EPROM-mountable type 4-bit microcomputer for developing and evaluating programs written for the CMOS 4-bit single-chip LC665XX series microcomputers. Either 2764 or 27128 type EPROM can be mounted on the LC66PG5XX. The LC66PG5XX with the EPROM mounted can carry out the same functions as those of the LC665XX series microcomputers. Therefore, you can evaluate programs developed for application products controlled by the LC665XX series microcomputers by incorporating the LC66PG5XX into the applications before the programs are masked in the ROMs. #### **Features** - Either 2764 or 27128 type EPROM can be mounted. - Shrink type 64-pin configuration compatible with the LC665XX series microcomputers. Note that pull-up resistors need to be externally added. - Options provided for selecting functions. Options allowing the user to select output signal level for ports 0, 1 and 8 at the initial reset or to specify whether the watchdog timer function is employed by setting external pin levels - Instruction cycle time 0.92 to 10 microseconds. - +5V single power source. The LC66PG5XX has the 28-pin soket and 14-pin soket on the top face of the package. It also has the shrink type 64-pin terminals on the bottom face of the package. The 28-pin soket is used for mounting the EPROM containing the programs and 14-pin soket for selecting functions by options (input/output options not included). The shrink type 64-pin terminals are compatible with the LC665XX series microcomputers. # Pin assignment - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges,or other parameters) listed in products specifications of any and all SANYO products described or contained herein. #### Configurations of the LC665XX series microcomputers | Model name | LC66506A | LC66508A | LC66512A | LC66516A | LC66PG5XX | LC66599 | |--------------|-----------------|----------|----------|-----------|-----------|--------------------------------| | ROM capacity | 6KB | 8KB | 12KB | 12KB 16KB | | 16K bytes.<br>Externally added | | RAM capacity | 512×4 | 512×4 | 512×4 | 512×4 | 512×4 | 512×4 | | Package | DIP64S<br>FLP64 | <b>←</b> | ← ← | | DIC64S | PGA120 | | Remarks | Available | <b>←</b> | <b>←</b> | <b>←</b> | Piggyback | EVA chip | #### Notes on use The LC66PG5XX is a product for developing and evaluating programs for the LC665XX series microcomputers. Keep always in mind the following considerations when using the LC66PG5XX. - 1. The operating conditions are different from those of the production mask ROM . It is not recommended that the LC66PG5XX is used under the environmental conditions including high temperature and terrible humidity. - 2. The electric characteristics are not the same as those of the production mask ROM. To evaluate strictly the electric characteristics at the interface with external circuits, use the recommended electric characteristics values of the production mask ROM. - 3. The discrepancy in internal circuit pattern configuration between the LC66PG5XX and the production mask ROM results in the following differences between them. - •Differrent initial values are set in RAMs at power ON. - •Different noise figures (NF) are recorded. That is, the static noise intensity of the LC66PG5XX is different from that of the production mask ROM. Keep it always in mind. #### **External dimension** # **Overview of terminal function** | Terminal Input/ Function name output | | LC66PG5XX output format | Option<br>(production chip) | At initial reset | | |--------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------| | P00<br>P01<br>P02<br>P03 | I/O | Input/output port P00 to P03 Data input and output in 4-bit units or in 1-bit units. P00 to P03 used for controlling HALT mode. | •Nch OD output | Pull-up MOS or Nch OD (open drain) output Output level at initial reset | H or L<br>(optional) | | P10<br>P11<br>P12<br>P13 | I/O | Input/output port P10 to P13 •Data input and output in 4-bit units or in 1-bit units. | •Nch OD output | Pull-up MOS or Nch OD output Output level at initial reset | H or L<br>(optional) | | P20/SI0<br>P21/SO0<br>P22/SCK0<br>P23/INT0 | I/O | Input/output port P20 to P23 •Data input and output in 4-bit units or in 1-bit units. •P20 also used as SI0 terminal for serial input. •P21 also used as SO0 for serial output. •P22 also used as SCK0 for serial clock signal input/output. •P23 also used as INT0 terminal for INT0 interrupt request input. In addition, it is used for timer 0 event count input and pulse width measurement input. | •Nch OD output | •CMOS or Nch OD output | Н | | P30/INT1<br>P31/POUT0<br>P32/POUT1 | I/O | Input/output port P30 to P32 •Data input and output in 3-bit units or in 1-bit units. •P30 also used as INT1 terminal for INT1 interrupt request signal. •P31 also used for burst pulse signal output from timer 0. •P32 also used for burst pulse signal output from timer 1 and PWM signal output. | •Nch OD output | •CMOS or Nch OD output | Н | | P33/HOLD | I | HOLD mode control input. •When HOLD=L, HOLD mode to be set by the HOLD instruction. •During HOLD mode "ON", restart up to the CPU by applying "H"-level signal to the HOLD terminal. •Also used as input port P33 if used together with port P30 to P32. •CPU not to be reset even if "L"-level signal is applied to the RES terminal with the P33/HOLD set to "L". The output level of the P33/HOLD terminal at power ON must not be set "L"on your application products. | - | - | - | | P40<br>P41<br>P42<br>P43 | I/O | Input/output port P40 to P43 •Data input and output in 4-bit units and 1-bit units. •Also used for data input/output in 8-bit units if jointly used with port P50 to P53. •Used for ROM data output in 8-bit units if jointly used with port P50 to P53. | •Nch OD output | •Pull-up MOS or Nch OD output | Н | Continued on next page # Continued from preceding page | Terminal<br>name | Input/<br>output | Function | LC66PG5XX output format | Option<br>(production chip) | At initial reset | |----------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------|----------------------| | P50<br>P51<br>P52<br>P53 | I/O | Input/output port P50 to P53 •Data input/output in 4-bit units and 1-bit unit. •Used for input/output in 8-bit units if jointly used with port P40 to P43. •Used for ROM data output in 8-bit units if jointly used with port P40 to P43. | •Nch OD output | Pull-up MOS or Nch OD output | н | | P60/SI1<br>P61/SO1<br>P62/SCK1<br>P63/PIN1 | I/O | Input/output port P60 to P63 •Data input/output in 4-bit units and 1-bit units. •P60 terminal also used as terminal SI1 for serial input. •P61 terminal also used as terminal SO1 for serial output. •P62 terminal also used as terminal SCK1 for serial clock signal input/output. •P63 terminal also used for event count input to timer 1. | •Nch OD output | •CMOS or Nch OD output | Н | | P70<br>P71<br>P72<br>P73 | 0 | Output port P70 to P73 Data output in 4-bit units and in 1-bit units. The contents of output latch circuit to be input with input-related instructions. | •Nch OD output | •Pull-up MOS or Nch OD output | н | | P80<br>P81<br>P82<br>P83 | 0 | Output port P80 to P83 Data output in 4-bit units and in 1-bit units. The contents of output latch circuit to be input with input-related instructions. Pch OD output option available. | •Pch OD output | CMOS or Pch OD output Output evel at the initial reset | H or L<br>(optional) | | P90/INT2<br>P91/INT3<br>P92/INT4<br>P93/INT5 | I/O | Input/output port P90 to P93 •Data input and output in 4-bit units and in 1-bit units. •P90 also used as the INT2 terminal for INT2 interrupt request input. •P91 also used as the INT3 terminal for INT3 interrupt request input. •P92 also used as the INT4 terminal for INT4 interrupt request input. •P93 also used as the INT5 terminal for INT5 interrupt request input. | •Nch OD output | •CMOS or Nch OD output | н | | PA0<br>PA1<br>PA2<br>PA3 | 0 | Output port PA0 to PA3 Data output in 4-bit units and in 1-bit units. The contents of output latch circuit to be input with input-related instructions. | •Nch OD output | •Pull-up MOS or Nch OD output | н | | PB0<br>PB1<br>PB2<br>PB3 | 0 | Output port PB0 to PB3 •Data output output in 4-bit units and in 1-bit units. •The contents of output latch circuit to be input with input-related instructions. | •Nch OD output | •Pull-up MOS or Nch OD output | н | Continued on next page # Continued from preceding page | Terminal name | Input/<br>output | Function | LC66PG5XX output format | Option<br>(production chip) | At initial reset | |----------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|------------------| | PC0<br>PC1<br>PC2/VREF0<br>PC3/VREF1 | I/O | Input/output port PC0 to PC3 •Data input and output in 4-bit units and in 1-bit units. •PC2 also used as the VREF0 terminal for reference voltage input. •PC3 also used as the VREF1 terminal for reference voltage input. | •Nch OD output | •CMOS or Nch OD output | Н | | PD0/CMP0<br>PD1/CMP1<br>PD2/CMP2<br>PD3/CMP3 | I | Input port PD0 to PD3 •Can be selected as comparator input terminals on programs. PD0: reference voltage input (VREF0). PD1 to PD3: reference voltage input (VREF1) •PD0, PD1 (PD2 to PD3) selectable as comparator input ports on programs in this unit. | - | - | Normal input | | PE0/TRA<br>PE1/TRB | I | Input port •Selectable as three-state input port on programs. | - | - | Normal input | | OSC1<br>OSC2 | 0 | Terminals for system clock oscillator externally added. •Leave OSC2 open and close OSC1 for external clock signal input when external clock mode is selected. | - | *Ceramic resonator<br>oscillation, RC (resistor<br>and capacitor) or<br>external clock selection. | - | | RES | I | Terminal for system reset signal input. •CPU to be initialized when P33/HOLD="H" plus "L" level voltage is applied to the RES terminal. | - | - | - | | TEST | I | Terminal for CPU test signal input. •Always connected to V <sub>SS</sub> during operation. | - | - | - | | V <sub>DD</sub><br>V <sub>SS</sub> | _ | Power source terminal | - | - | _ | # LC66PG5XX special terminals | Terminal name | Input/<br>output | Output type | Function | |----------------------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0HL<br>P1HL<br>P8HL | I | _ | Terminals for signal input to select output level at ports 0, 1 and 8 at the reset. "H" level output to be selected if "H" level signal is input to the terminals. | | RAMC0<br>RAMC1 | I | - | Terminal for signal input to control RAM capacity. | | WDC | ı | - | Terminal for signal input to contorol whether the watchdog timer function is used. The watchdog timer function to be selected if "H" level signal is input. | | CP1 | 0 | Pu MOS output | Terminal for signal output to select clock signal edge for output latch of extended ports. | | IM0 to IM7 | I | - | Terminals for instruction input from external circuits. | | PM0 to PM13 | 0 | Pu MOS output | Terminals for PC output to external circuits. | | CE | 0 | Pu MOS output | Terminal for signal output to contorol the $\overline{\text{CE}}$ terminal of memory externally added. | Remarks : Pu MOS output ...... Pull-up MOS transistor output. CMOS output ...... Complementary MOS output. OD output...... Open drain output. #### How to mount and use EPROM on the LC66PG5XX You write assembled program data into an EPROM and mount it on the LC66PG5XX. To write data into the EPROM, you can use the EPROM writer function of the EVA-800. #### Program EPROM (2764 or 27128) ▲ First pin location of the 2764 or 27128 type EPROM #### Power source for EPROM Normal current drain per EPROM is in the range of 50mA and 100mA. When power capacity of an application product is not sufficient, power can be supplied to the EPROM from external independent power source. That is, the power source which is different from that on the application system can be selected. At the factory shipment, the +5V pin and $V_{DD}$ pin are connected on the LC66PG5XX. Therefore, power is supplied to the EPROM from the LC66PG5XX power source terminal (pin64). Of the power source pads on the package surface, +5V pad is used to supply power to the EPROM. V<sub>DD</sub> and +5V supply pad are connected at the time of shipment. #### Note The LC66PG5XX is a CMOS type IC. This reminds us that latch-up may be caused by input voltage level below the $V_{SS}$ level or above the $V_{DD}$ level. The latch-up is specific to this type of IC and destroys IC device structure or adversely affects operating functions. You should be careful about the voltage level range of the LC66PG5XX and EPROM. To start the LC66PG5XX and EPROM operation, first turn on the LC66PG5XX and then the EPROM. To stop the LC66PG5XX and EPROM operation, first turn off the EPROM and then the LC66PG5XX. #### Function selection by options Select the port 0, port 1 or port 8 output level at the reset, watchdog timer function and internal RAM capacity according to the options and functions of the microcomputer to be evaluated. Set as below pins 1 to 6 of the 14-pin socket on the package surface. | Function type | Pin No. | Pin name | Pin setting | | Function mode | |-------------------------------------------|---------|--------------|-------------|-------|----------------------------| | Port 0, port 1 and<br>Port 8 output level | 1<br>2 | P0HL<br>P1HL | C | DN | Port output level "H" | | at reset | 3 | P8HL | OFF | | Port output level "L" | | Matalada a tima a | 6 | WDC | С | N | Operation | | Watchdog timer | 0 | WDC | OFF | | Stop | | | | | Pin setting | | PAM consoity | | | | | RAMC1 | RAMC0 | RAM capacity | | Internal RAM | 4 | RAMC0 | OFF | OFF | No setting for the LC665XX | | capacity | 5 | RAMC1 | OFF | ON | series microcomputers | | | | | ON | OFF | 512W | | | | | ON | ON | 31200 | ON: +5V voltage input, OFF: Open. Pins 14, 13, 12, 11, 10 and 9 of the 14-pin socket are assigned as the +5V terminals. These terminals can be used only for supplying +5V voltage to the pins 1, 2, 3, 4, 5, and 6. Note that pin 8 is reserved for future use and should be left open. #### Notes on use - 1. The port output format for the LC66PG5XX is as follows: The Pch OD format is employed only for port 8. The Nch OD format is employed for the rest. Add resistors to each port according to the port output formats employed for production chips. - •When optional pull-up resistors are selected for ports P0, P1, P4, P5, P7, PA and PB, add resistors of about $10k\Omega$ to them and connect the port to the $V_{DD}$ terminal. - •When the optional CMOS output format is selected for port P8, add the resistor of about $1k\Omega$ to it and connect the port to the $V_{SS}$ terminal. Select the resistor in the range of $0.5k\Omega$ to $10k\Omega$ according to load balance. - •When the optional CMOS output format is selected for ports P2, P3 (P33 not included), P6, P9 and PC, add the resistors of about 10 k $\Omega$ to them and connect them to the $V_{DD}$ terminal. (add the resistors of more than 1 k $\Omega$ if sink current is used.) - 2. The LC66PG5XX has no feedback resistors. Add the external feedback resistor of about 1 M $\Omega$ to the LC66PG5XX when the ceramic resonator oscillation is selected. The external capacitance is the same as that of production chips. - 3. The constants and oscillation characteristics of the RC (resistor and capacitor) oscillation circuit are different from those of production chips. Set them to the oscillation frequency of production chips by making adjustments to volume resistor. - 4. The operating voltage level of the LC66PG5XX must be within the range of the operating voltage of the EPROM and other ICs. - That is, the level is : $V_{DD}=5V$ with 5% margin. - 5. The operating environment temperature is in the range of 10°C to 40°C. ### **Absolute maximum ratings** at Ta = 25°C, $V_{SS} = 0V$ | Parameter | Symbol | Terminal and note | Condition | Ratings | Unit | Note | |-----------------------------|---------------------|------------------------------------------------------------------|-----------|------------------------------|------|------| | Maximum voltage level | V <sub>DD</sub> max | V <sub>DD</sub> | | -0.3 to +7.0 | V | | | Input voltage | V <sub>IN</sub> 1 | P2, P3(P33/HOLD not included),<br>P6 | | -0.3 to +15.0 | V | 1 | | | V <sub>IN</sub> 2 | Other inputs | | –0.3 to V <sub>DD</sub> +3.0 | V | 2 | | Output voltage | V <sub>OUT</sub> 1 | P2, P3(P33/HOLD not included),<br>P6, P7 and PA | | -0.3 to +15.0 | V | 1 | | | V <sub>OUT</sub> 2 | Other outputs | | –0.3 to V <sub>DD</sub> +3.0 | V | 2 | | Output current per terminal | I <sub>ON</sub> 1 | P0, P1, P2, P3(P33/HOLD not included), P4, P5, P6, P8, P9 and PC | | 4 | mA | 3 | | | I <sub>ON</sub> 2 | P7, PA, PB | | 20 | mA | 3 | | | -l <sub>OP</sub> 2 | P8 | | 4 | mA | 4 | | | ΣI <sub>ON</sub> 1 | P2, P3(P33/HOLD not included),<br>P4, P5, P6, P7 and P8 | | 75 | mA | 3 | | Total terminal current | ΣI <sub>ON</sub> 2 | P0, P1, P9, PA, PB, PC | | 75 | mA | 3 | | | –ΣI <sub>DP</sub> 1 | 8 | | 25 | mA | 4 | | Allowable power dissipation | Pd max | Ta=10 to 40° C | DIC-64S | 600 | mW | | | Operating temperature | Topr | | | +10 to +40 | °C | | | Storage tempurature | Tstg | | | +55 to +125 | °C | | - Note 1: Applicable only when open drain output format is selected. If the format is not selected, another standard value is used. - Note 2: The self oscillation voltage level can be included in the standard value range as far as oscillation input/output is - Note 3: Sink current (applicable to P8 only when CMOS output format is selected). - Note 4: Source current (applicable to terminals other than P8 only when pull-up output format or CMOS output format is selected). **Recomemended operating conditions** at $Ta = 10^{\circ}C$ to $40^{\circ}C$ , $V_{SS} = 0V$ , unless otherwise specified | | | | | conditions at | | odnitions | | , amess or | Ratings | Брестиса | | | |----------------------------|-------------------------------|--------------------------------------|-------------------------------------------------------|-------------------------------------|---------------------------------------------------------------|------------|---------------------|---------------------|---------------------|----------------------|-------------|------| | | Paran | neter | Symbol | Terminal | | | V <sub>DD</sub> (V) | min | typ | max | Unit | Note | | Opera<br>voltag | ating po | wer | V <sub>DD</sub> | V <sub>DD</sub> | | | | 4.0 | 5.0 | 6.0 | V | | | Memo | ory hold | voltage | V <sub>DD</sub> H | V <sub>DD</sub> | HOLD mode | | | 1.8 | | 6.0 | V | | | High-level input voltage | | V <sub>IH</sub> 1 | P2, P3 (33/HOLD not included),P6 | Output Nch Tr OFF | | 4.0 to 6.0 | 0.75V <sub>DD</sub> | | +13.5 | V | 1 | | | | | | V <sub>IH</sub> 2 | P33/HOLD P9,<br>RES, OSC1 | Output Nch Tr | OFF | 4.0 to 6.0 | 0.75V <sub>DD</sub> | | V <sub>DD</sub> | V | 2 | | | | | V <sub>IH</sub> 3 | P0, P1, P4, P5,<br>PC, PD, PE | Output Nch Tr OFF | | 4.0 to 6.0 | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | 3 | | | | | V <sub>IH</sub> 4 | PE | 3-state input format | | 4.0 to 6.0 | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | | Mediu<br>voltag | ım-level<br>je | input | VIM | PE | 3-state input fo | ormat | 4.0 to 6.0 | 0.4V <sub>DD</sub> | | 0.6V <sub>DD</sub> | V | | | In-pha<br>range | - | it voltage | VCMM | PD, PC2, PC3 | Comparator input mode | | 4.0 to 6.0 | 1.0 | | V <sub>DD</sub> -1.5 | V | | | Low-level input voltage | | V <sub>IL</sub> 1 | P2, P3 (33/HOLD<br>not included),P6,<br>P9, RES, OSC1 | Output Nch Tr OFF | | 4.0 to 6.0 | V <sub>SS</sub> | | 0.25V <sub>DD</sub> | V | 2 | | | | | V <sub>IL</sub> 2 | P33/HOLD | | | 1.8 to 6.0 | V <sub>SS</sub> | | 0.25V <sub>DD</sub> | V | | | | | | | V <sub>IL</sub> 3 | P0, P1, P4, P5,<br>PC, PD, PE, TEST | Output Nch Tr | OFF | 4.0 to 6.0 | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | 3 | | | | | V <sub>IL</sub> 4 | PE | 3-state input format | | 4.0 to 6.0 | V <sub>SS</sub> | | 0.2V <sub>DD</sub> | V | | | | ating fre | quency<br>/cle time) | fop<br>(Tcyc) | | | | 4.0 to 6.0 | 0.4<br>(10) | | 4.35<br>(0.92) | MHz<br>(μs) | | | clock pulse input | Freque | ncy | f <sub>ext</sub> | OSC1 | See Figure 1. Input to the OS terminal. OSC2 terminal left op | 2 | 4.0 to 6.0 | 0.4 | | 4.35 | MHz | | | nanl clock<br>ion | Pulse v | vidth | textH<br>textL | | Same as sbove | Э. | 4.0 to 6.0 | 7.0 | | | ns | | | Externanl | Fall/rise | e time | textR<br>textF | | Same as sbove | e. | 4.0 to 6.0 | | | 30 | ns | | | | Freque | ncy | f <sub>CF</sub> | OSC1, OSC2 | See Figure 2. | 4MHz | 4.0 to 6.0 | | 4.0 | | MHz | | | Self osillation conditions | Ceramic resonator oscillation | Oscillation<br>stabilization<br>time | fCFS | | See Figure 3. | 4MHz | 4.0 to 6.0 | | | 10 | ms | | | Self | Externa<br>oscillat<br>consta | ion | Cext<br>Rext | OSC1, OSC2 | See Figure 4. | | 4.0 to 6.0 | | 100<br>2.2 | | pF<br>kΩ | | Note 1: Applicable to terminals with open drain output format. $V_{IH}2$ applied to $P33/\overline{HOLD}$ terminal. Note 2: Applicable to terminals with open drain output format. Note 3: $V_{IH}4$ , $V_{IM}$ and $V_{IL}4$ applied when PE is used for 3-state input operation. # **Electric characteristics** at $Ta = 10^{\circ}C$ to $40^{\circ}C$ , $V_{SS} = 0$ , unless otherwise specified | | _ | | | Terminal | Codnitions | 3 | | Ratings | | | | |----------------------------------------------------|-------------------------|-----------|--------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|---------------------|--------------------|---------------------|------|------| | Parameter | | er | Symbol | | | V <sub>DD</sub> (V) | min | typ | max | Unit | Note | | High- | level input | current | I <sub>IH</sub> 1 | P2, P3 (33/HOLD not included),P6 | V <sub>IN</sub> =13.5V<br>Output Nch Tr OFF | 4.0 to 6.0 | | | +5.0 | μА | 1 | | | | | I <sub>IH</sub> 2 | P0, P1, P4, P5, P9<br>PC, OSC1, RES,<br>P33/HOLD (PD,<br>PE, PC2 and PC3,<br>not included) | V <sub>IN</sub> =V <sub>DD</sub><br>Output Nch Tr OFF | 4.0 to 6.0 | | | +1.0 | μА | 1 | | | | | I <sub>IH</sub> 3 | PD, PE, PC2, PC3 | V <sub>IN</sub> =V <sub>DD</sub><br>Output Nch Tr OFF | 4.0 to 6.0 | | | +1.0 | μА | 1 | | Low-level input current | | current | I <sub>IL</sub> 1 | Input level to<br>terminals other<br>than PD, PE, PC2<br>and PC3 | VIN=VSS<br>Output Nch Tr OFF | 4.0 to 6.0 | -1.0 | | | μА | 2 | | | | | I <sub>IL</sub> 2 | PC2, PC3, PD, PE | VIN=VSS<br>Output Nch Tr OFF | 4.0 to 6.0 | -1.0 | | | μΑ | 2 | | High- | level outpu | t voltage | V <sub>OH</sub> 1 | P8 | I <sub>OH</sub> = -1mA | 4.0 to 6.0 | V <sub>DD-1.0</sub> | | | V | | | | | | | | I <sub>OH</sub> = -0.1mA | 4.0 to 6.0 | V <sub>DD-0.5</sub> | | | | | | Low-level output voltage | | voltage | V <sub>OL</sub> 1 | P0, P1, P2, P3, P4,<br>P5, P6, P9, and PC<br>(P33/HOLD not<br>included) | I <sub>OL</sub> = 1.6mA | 4.0 to 6.0 | | | 0.4 | V | | | | | | V <sub>OL</sub> 2 | P7, PA, PB | I <sub>OL</sub> = 10mA | 4.0 to 6.0 | | | 1.5 | V | | | Outp | ut off leak o | current | I <sub>OFF</sub> 1 | P2, P3, P6, P7, PA | V <sub>IN</sub> =13.5V | 4.0 to 6.0 | | | 5.0 | μΑ | 6 | | | | | I <sub>OFF</sub> 2 | (P2, P3, P6, P7, P8<br>and PA not included) | V <sub>IN</sub> =V <sub>DD</sub> | 4.0 to 6.0 | | | 1.0 | μА | 6 | | | | | l <sub>OFF</sub> 3 | P8 | V <sub>IN</sub> =V <sub>SS</sub> | 4.0 to 6.0 | -1.0 | | | μΑ | 7 | | Comp<br>voltaç | parator offs | et | VOFF | PD | V <sub>IN</sub> =1.0V to<br>V <sub>DD</sub> -1.5V | 4.0 to 6.0 | | ±50 | ±300 | mV | | | | Hysteresis | s voltage | VHYS | P2, P3, RES, P6,<br>P9 and OSC1. | | 4.0 to 6.0 | | 0.1V <sub>DD</sub> | | V | | | Schmidt<br>characteristics | High-level<br>threshold | | VtH | OSC1 for external clock signal input. | | | 0.5V <sub>DD</sub> | | 0.75V <sub>DD</sub> | | | | Schmic<br>charact | Low-level threshold | | VtL | | | | 0.25V <sub>DD</sub> | | 0.5V <sub>DD</sub> | | | | RC (resistor and capacitor) oscillation frequency) | | | fRC | OSC1, OSC2 | See Figure 4. Cext=100pF±5% Rext=2.2kΩ±1% | 4.0 to 6.0 | 2.0 | 3.0 | 4.0 | MHz | | | | Cycle | Input | tCKCY | SCKO, SCK1 | See the timing shown | 4.0 to 6.0 | 0.92 | | | μs | | | ~ | time | Outnput | | in | in Figure 5 and the | 4.0 to 6.0 | 2.0 | | | Тсус | | | cloc | Low-level/ | | | test load in Figure 6. | 4.0 to 6.0 | 0.4 | | | μs | | | | Serial clock | pulse width | Outnput | tCKH | ] | | 4.0 to 6.0 | 1.0 | | | Tcyc | | | () | Fall/rise | Input | t <sub>CKR</sub> | | | 4.0 to 6.0 | | | 3.0 | μs | | | | time | Outnput | <sup>t</sup> CKF | | | 4.0 to 6.0 | | | 0.1 | | | Continued on next page #### Continued from preceding page | | | | | | Codnitions | ; | | Ratings | | | | |------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|---------|------|------|---| | | Parameter | Symbol | Termin | V <sub>DD</sub> (V) min | | min | typ | max | Unit | Note | | | | Data setup time | <sup>t</sup> ICK | SI0, SI1 | | See Figure 5 "Serial | 4.0 to 6.0 | 0.3 | | | μs | | | Serial input | Data hold time | <sup>†</sup> CKI | | | input/output timing" Synchronized with the rise (↑) of the $\overline{SCK0}$ and $\overline{SCK1}$ signals. | 4.0 to 6.0 | 0.3 | | | μѕ | | | Serial output | Output delay time | <sup>t</sup> CKO | SO0, SO1 | | See Figure 5 "Serial input/output timing" and Figure 6 "Timing load". Synchronized with the fall (\$\d\tau\$) of the \$\overline{SCK0}\$ and \$\overline{SCK1}\$ signals. | 4.0 to 6.0 | | | 0.3 | μs | | | onditions | INT0 high-level/<br>low-level/pulse<br>width | tIOH<br>tIOL | INT0 | See<br>Figure<br>7. | When INT0 interrupt is accepted. When timer 0 event counter/pulse width measure input is accepted. | 4.0 to 6.0 | 2 | | | Тсус | | | Pulse input conditions | Interrupt input to<br>terminals other<br>than INTO. High-<br>level/low-level/<br>pulse width. | ti1H<br>ti1L | INT1, INT2<br>INT3, INT4<br>INT5 | | •When each interrupt is accepted. | | 2 | | | Тсус | | | | PIN1 high-level/<br>low-level/pulse<br>width | <sup>t</sup> PINH<br><sup>t</sup> PINL | PIN1 | | •When timer 1 event counter input is accepted. | | 2 | | | Тсус | | | | RES high-level/<br>low-level/pulse<br>width | <sup>t</sup> RSH<br><sup>t</sup> RSL | RES | | •When reset signal is accepted. | | 3 | | | Тсус | | | Com | parator response<br>d | T <sub>RS</sub> | PD | See<br>Figure<br>8. | | 4.0 to 6.0 | | | 30 | μs | | | Oper<br>drain | ating mode current | I <sub>DDop</sub> | V <sub>DD</sub> | | 4MHz ceramic resonator oscillation | 4.0 to 6.0 | | 4.5 | 8 | mA | 8 | | | | | | | 4MHz external clock | | | 6.5 | 11 | | | | | | | | | RC oscillation | | | 4.0 | 8 | | | | HALT<br>drain | mode current | IDDHALT | V <sub>DD</sub> | | 4MHz ceramic resonator oscillation | 4.0 to 6.0 | | 1.0 | 2.5 | mA | 9 | | | | | | | 4MHz external clock | | | 2 | 3.5 | | | | | | | | | RC oscillation | | | 1.2 | 2.5 | | | | HOLI<br>drain | D mode current | IDDHOLD | V <sub>DD</sub> | | | 1.8 to 6.0 | | 0.01 | 10 | μΑ | 9 | - Note 1: Open drain output format and output Nch Tr OFF for input/output common ports. - Note 2: Open drain output format and output Nch Tr OFF for input/output common ports. - Note 6: Open drain output format and output Nch Tr OFF. - Note 7: Open drain output format and output Pch Tr OFF. - Note 8: Reset status. EPROM current drain not included. - Note 9: EPROM current drain not included. Fig. 1 External clock input waveform Fig. 2 Ceramic resonator oscillation circuit Fig. 3 Oscillation stable time | Φ | 4MHz (Murata) | C1 | 33pF±10% | | | | | | |--------------------------------------|---------------------------|----|----------|--|--|--|--|--| | or<br>y<br>ed type | CSA4.00MG | C2 | 33pF±10% | | | | | | | Capacitor<br>externally<br>connected | 4MHz (Kyocera) | C1 | 33pF±10% | | | | | | | S et S | KBR4.0MS | C2 | 33pF±10% | | | | | | | citor | 4MHz CST4.00MG (Murata) | | | | | | | | | Capa<br>conta<br>type | 4MHz KBR-4.0MES (Kyocera) | | | | | | | | Table1: Recommended ceramic resonator constants Fig. 4 RC oscillation Fig. 5 Serial input/output timing Fig. 7 INT0, $\overline{\text{INT1}}$ , $\overline{\text{INT2}}$ , $\overline{\text{INT3}}$ , $\overline{\text{INT4}}$ , INT5, PIN1, $\overline{\text{RES}}$ input timing Fig. 8 Comparator response Trs timing - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of November, 2001. Specifications and information herein are subject to change without notice.