No. 5487 LC66P2316 # Four-Bit Single-Chip Microcontroller with 16 KB of On-Chip OTP PROM # **Preliminary** ### **Overview** The LC66P2316 is an on-chip OTP PROM version of the LC6623XX Series CMOS 4-bit single-chip microcontrollers. The LC66P2316 is appropriate for program development and product evaluation since it provides identical functionality and pin compatibility with the LC662316A. ### **Features and Functions** - On-chip OTP ROM capacity of 16 kilobytes, and an onchip RAM capacity of 512 × 4 bits. - Fully supports the LC66000 Series common instruction set (128 instructions). - I/O ports: 36 pins - · DTMF generator This microcontroller incorporates a circuit that cap generate two sine wave outputs, DTMF output, or a melody output for software applications. - · 8-bit serial interface: one circuit - Instruction cycle time: 0.95 to 10 µs (at 4.0 to 5.5 V) - Powerful timer functions and prescalers - Time limit timer, event counter, pulse width measurement, and square wave output using a 12-bit timer. - Time limit timer, event counter, PWM output, and square wave output using an 8-bit timer. - Time base function using a 12-bit prescaler, - Powerful interrupt system with 10 interrupt factors and 7 interrupt vector locations. - External interrupts: 3 factors/3 vector locations. - Internal interrupts: 4 factors/4 vector locations (Waveform output internal interrupts: 3 factors and 1 vector; shared with external expansion interrupts) - Flexible I/O functions. Selectable options include 20-mA drive outputs, inverter circuits, pull-up and open drain circuits. - Optional runaway detection function (watchdog timer) - 8-bit I/O functions - Power saving functions using halt and hold modes. - Packages: DIP42S, QIP48E (QFP48E) - Evaluation LSIs: LC66599 (evaluation chip) + EVA800/850-TB662YXX2 # Package Dimensions unit: mm ### 3025B-DIP42S unit: mm ### 3156-QFP48E # **Series Organization** | Type No. | No. of pins | ROM capacity | RAM capacity | Packa | ge | Features | |---------------------------|-------------|------------------------|--------------|----------------|----------------------|------------------------------------------------------------| | LC66304A/306A/308A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S C | QFP48E | | | LC66404A/406A/408A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S C | QFP48E | Normal versions<br>4.0 to 6.0 ½/0.92 µs | | LC66506B/508B/512B/516B | 64 | 6 K/8 K/12 K/16 KB | 512 W | DIP64S C | QFP64A | 4.0 to 6.0 γ/0.92 μs | | LC66354A/356A/358A | 42 | 4 K/6 K/8 KB | 512 W | DIP42S C | QFP48E | | | LC66354S/356S/358S | 42 | 4 K/6 K/8 KB | 512 W | C | QFP44M | Low-voltage versions<br>2.2 to 5.5 V/3.92 μs | | LC66556A/558A/562A/566A | 64 | 6 K/8 K/12 K/16 KB | 512 W | DIP64S C | QFP64E | 2.2/00.5 7/3,92 με | | LC66354B/356B/358B | 42 | 4 K/6 K/8 KB | 512 W | DIP42S C | QFP48E | Low-voltage high-speed versions | | LC66556B/558B/562B/566B | 64 | 6 K/8 K/12 K/16 KB | 512 W | DIP64S C | QFP64E | 3.0 to 5.5 V/0.92 µs | | LC66354C/356C/358C | 42 | 4 K/6 K/8 KB | 512 W | DIP42S C | QFP48E | 2.5 to 5.5 V/0.92 µs | | LC662104A/06A/08A | 30 | 4 K/6 K/8 KB | 384 W | DIP30SD N | MFP30\$ | | | LC662304A/06A/08A/12A/16A | 42 | 4 K/6 K/8 K/12 K/16 KB | 512 W | DIP42S C | QFP48E | On chip DTMF generator versions<br>3.0 to 5.5 V/0.95 µs | | LC662508A/12A/16A | 64 | 8 K/12 K/16 KB | 512 W | DIP64S C | ⊋F∮64E | | | LC665304A/06A/08A/12A/16A | 48 | 4 K/6 K/8 K/12 K/16 KB | 512 W | DIP48S | QFP48E | Dual oscillator support<br>300 to 5.5 V/0.95 µs | | LC66E308 | 42 | EPROM 8 KB | 512 W | | QFC48<br>vith window | <b>3</b> // | | LC66P308 | 42 | OTPROM 8 KB | 512 W | DIP42\$ | QF₽48E | | | LC66E408 | 42 | EPROM 8 KB | 512 W | A 2 3000 | OFC48<br>with window | Window and OTP evaluation versions<br>4.5 to 5.5 V/0.92 µs | | LC66P408 | 42 | OTPROM 8 KB | 512 W | DIP42S | QFP48E | 4.5 (6 3.3 7/0.92 μs | | LC66E516 | 64 | EPROM 16 KB | 512 W | A 1889 1888 | OFC64<br>vith window | | | LC66P516 | 64 | OTPROM 16 KB | 512 W | DIP64S C | QFP64E | | | LC66E2108* | 30 | EPROM 8 KB | 384 W | | J. A. | | | LC66E2316 | 42 | EPROM 16 KB | 512 W | NO 100000 | QFC48 | Window evaluation versions | | LC66E2516 | 64 | EPROM 16 KB | 512 W | P. 65 - 50,000 | QFC64<br>vith window | 4.5 to 5.5 V/0.92 μs | | LC66E5316 | 52/48 | EPROM 16 KB | 512 W | 15575697 3 27 | QFC48<br>vith window | | | LC66P2108* | 30 | OTPRØM 8 KB | 384 W | DIP30SD | MFP30S | | | LC66P2316* | 42 | OTPRØM 16 KB | 512 W | DIP42S | QFP48E | OTP | | LC66P2516 | 64 | OTPROM 16 KB | 512 W | DIP64S C | QFP64E | 4.0 to 5.5 V/0.95 μs | | LC66P5316 | 48 | OTPROM 16 KB | 512 W | DIP48S C | QFP48E | | ### **Pin Assignments** We recommend the use of reflow-soldering techniques to solder-mount QFP packages. Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a dip-soldering bath (dip-soldering techniques). ### **Usage Notes** The LC66P2316 was created for program development, product evaluation, and prototype development for products based on the LC6623XX Series microcontrollers. Keep the following points in mind when using this product. ### 1. After a reset The $\overline{RES}$ pin must be held low for an additional 3 instruction cycles after the oscillator stabilization period has elapsed. Also, the port output circuit types are set up during the 9 instruction cycles immediately after $\overline{RES}$ is set high. Only then is the program counter set to 0 and program execution started from that location. (The port output circuits all revert to the open-drain type during periods when $\overline{RES}$ is low.) #### 2. Notes on LC6623XX evaluation The high end of the EPROM area (locations 3FF0H to 3FFFH) are the option specification area. Option specification data must be programmed for and loaded into this area. The Sanyo specified cross assembler for this product is the program LC66S.EXE. Also, insert JMP instructions so that user programs do not attempt to execute addresses that exceed the capacity of the mask ROM, and write zeros (00H) to areas (other than 3FF0H to 3FFFH) that exceed the actual capacity of the mask ROM. #### 3. Mounting notes Due to structural considerations, Sanyo is unable to fully test one-time programmable products. Therefore, the user must apply the screening procedure described on page 20 to these products. - 4. Use the following procedure when ordering ROM through the Sanyo PROM writing service. (Note that this is a forfee service.) - If ordering one-time programmable and mask ROM versions at the same time: The customer must provide the EPROM for the mask ROM version, the order forms for the mask ROM version, and the order forms for the one-time programmable version. - If ordering only the one-time programmable version: - The customer must provide the EPROM and the order forms for the one-time programmable version. The last section of the EPROM (locations 3FF0H to 3FFFH) is the option specification area, and the option specification data must be written to this area. The Sanyo specified cross assembler for this product is the program LC66S.EXE. Also, insert JMP instructions so that user programs do not attempt to execute addresses that exceed the capacity of the mask ROM, and write zeros (00H) to areas (other than 3FF0H to 3FFFH) that exceed the actual capacity of the mask ROM. - Differences between this product and the mask ROM version:Carefully read the sections on the following pages that describe these differences. # Main differences between the LC66E2316, LC66P2316, and LC6623XX Series | Item | LC6623XX Series (mask version) | LC66E2316 | LC66P2316 | |---------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | Differences in the main characteristics • Operating temperature range | -30 to +70°C | +10 to +40°C | −30 to +70°C | | Operating supply voltage/operating<br>frequency (cycle time) | 3.5 to 5.5 V/0.95 to 10 μs | 4.5 to 5.5 V/0.95 to 10 μs | 4.0 to 5.5 V/0.95 to 10 μs | | • Input high-level current (RES) | Maximum: 1 μA | Typical: 10 µA<br>(normal operation and halt mode)<br>Hold mode: 1 µA maximum | Typica: 10 μA<br>(normal operation and halt mode)<br>Hold mode 1 μΑ maximum | | Input low-level current (RES) | Maximum: 1 μA | Typical: 100 μA | Typical 100 µA | | Current drain (Operating at 4 MHz) (Halt mode at 4 MHz) (Hold mode) | Typical: 10 nA, maximum: 10 μA | Larger than that for the mask versions<br>Typical: 10 nA, maximum: 10 uA* | Larger than that for the mask versions<br>Typical: 10 mA, maximum: 10 μΑ* | | Port output types at reset | The output type specified in the options | Open-drain outputs | Open drain outputs | | Package | • DIP42S<br>• QFP48E | DIC42S window package QFC48 window package | • DIP42S<br>• QFP48E | Note: \* Although the microcontroller will remain in hold mode if the RES pin is set low while it is in hold mode; always use the reservant sequence (after switching HOLD from low to high, switch RES from low to high) when clearing hold mode. Also not that a current of about 100 μA flows from the RES pin when it is low. This increases the hold mode current drain by about 100 μA. See the data sheets for the individual products for details on other differences. # **System Block Diagram** # **Pin Function Overview** | Pin | I/O | Overview | Output driver type | Options | State after a reset | Standby mode operation | |-------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | P00/D0<br>P01/D1<br>P02/D2<br>P03/D3 | I/O | I/O ports P00 to P03 Input or output in 4-bit or 1-bit units P00 to P03 support the halt mode control function (This function can be specified in single-bit units.) Used as data pins in EPROM mode | Pch: Pull-up MOS type Nch: Intermediate sink current type | Pull-up MOS or<br>Nch OD output Output level on<br>reset | High or low (option) | Hold mode: Output off Halt mode: Output retained | | P10/D4<br>P11/D5<br>P12/D6<br>P13/D7 | I/O | I/O ports P10 to P13 • Input or output in 4-bit or 1-bit units • Used as data pins in EPROM mode | Pch: Pull-up MOS type Nch: Intermediate sink current type | Pull-up MOS or<br>Nch OD output Output level on<br>reset | High or low<br>(option) | Hold mode:<br>Output off<br>Halt mode:<br>Output<br>retained | | P20/SI0/A0<br>P21/SO0/A1<br>P22/SCK0/ | I/O | I/O ports P20 to P23 Input or output in 4-bit or 1-bit units P20 is also used as the serial input SI0 pin. P21 is also used as the serial output SO0 pin. P22 is also used as the serial clock | Pch: CMOS type Nch: Intermediate sink current | CMOS of Nch OD | H H | Hold mode:<br>Output off | | A2<br>P23/INT0/A3 | | SCKO pin. P23 is also used as the INTO interrupt request pin, and also as the timer 0 event counting and pulse width measurement input. Used as address pins in EPROM mode | type | | | Halt mode:<br>Output off | | P30/INT1/A4<br>P31/POUT0/<br>A5 | I/O | I/O ports P30 to P32 Input or output in 3-bit or 1-bit units P30 is also used as the INT1 interrupt request. P31 is also used for the square wave output from timer 0. | Poth: CMOS type Noth: Intermediate sink current | CMOS or Nch OD output | н | Hold mode:<br>Output off | | P32/POUT1/<br>A6 | | P32 is also used for the square wave and PWM output from timer 1. P31 and P32 also support 3 state outputs. Used as address pins in EPROM mode. | type // | oupui | | Halt mode:<br>Output<br>retained | | P33/ <del>HOLD</del> | ı | Hold mode control input Hold mode is set up by the HOLD instruction when HOLD is low In hold mode, the CPU is restarted by setting HOLD to the high level. This pin can be used as input port P33 along with P30 to P32. When the P33/HOLD pin is at the low level, the CPU will not be reset by a low level on the RES pin Therefore, applications must not set P33/HOLD for when power is first applied. | And the state of t | | | | | P40/INV0I/<br>A7<br>P41/INV00/<br>A8<br>P42/INV1I/<br>A9<br>P43/INV10/<br>A10 | 1/6 | I/O ports P40 to P43 Input or output in 4-bit or 1-bit units Input or output in 8-bit units when used in conjunction with P50 to P53. Gan be used for output of 8-bit ROM data when used in conjunction with P50 to P53. Dedicated inverter circuit (option) Used as address pins in EPROM mode | Pch: Pull-up MOS type CMOS type when the inverter circuit option is selected Nch: Intermediate sink current type | Pull-up MOS or<br>Nch OD output Output level on<br>reset Inverter circuit | High or low (option) Inverter I/O is set to the output off state. | Hold mode: Port output off, inverter output off Halt mode: Port output retained, inverter output continues | # Continued from preceding page. | Pin | I/O | Overview | Output driver type | Options | State after a reset | Standby mode operation | |--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | P50/A11<br>P51/A12<br>P52/A13<br>P53/INT2/TA | I/O | <ul> <li>I/O ports P50 to P53</li> <li>Input or output in 4-bit or 1-bit units</li> <li>Input or output in 8-bit units when used in conjunction with P40 to P43.</li> <li>Can be used for output of 8-bit ROM data when used in conjunction with P40 to P43.</li> <li>P53 is also used as the INT2 interrupt request.</li> <li>Used as address pins in EPROM mode</li> </ul> | Pch: Pull-up MOS type Nch: Intermediate sink current type | Pull-up MOS or Nch OD output Output level on reset | High or low (option) | Hold mode:<br>Output off<br>Halt mode:<br>Output<br>retained | | P60/ML<br>P61<br>P62/DT<br>P63/PIN1 | I/O | <ul> <li>I/O ports P60 to P63</li> <li>Input or output in 4-bit or 1-bit units</li> <li>P60 is also used as the melody output ML pin.</li> <li>P62 is also used as the tone output DT pin.</li> <li>P63 is also used for the event count input to timer 1.</li> </ul> | Pch: CMOS type Nch: Intermediate sink current type **The company of the current type type type type type type type typ | CMOS or Nch QD. output | 4 | Hold mode: Output off Halt mode: Output retained | | PC2/CE<br>PC3/DASEC | I | I/O ports PC2 to PC3 • Output in 2-bit or 1-bit units • PC3 is also used as the control CE and DASEC pin in EPROM mode. | Pch: CMOSitype Nch: Intermediate sink current type | CMOS or Neh OD output | Н | Hold mode:<br>Port output<br>off<br>Halt mode:<br>Port output<br>retained | | PD0/INV2I<br>PD1/INV2O<br>PD2/INV3I<br>PD3/INV3O | I | Dedicated input ports PD0 to PD3 Dedicated inverter circuits (option) | When the inverter circuit option is selected. Pch: GMOS type Nch: Intermediate sink current type. | Inverter circuits | Normal<br>input<br>Inverter I/O<br>goes to the<br>output off<br>state. | Hold mode:<br>Inverter<br>Output off<br>Halt mode:<br>Inverter<br>output<br>continues | | PE0<br>PE1 | 1 | Dedicated input ports | | | | Hold mode:<br>input<br>disabled<br>Halt mode:<br>inputs<br>accepted | | OSC1<br>OSC2 | 0 | System clock oscillator connections When an external clock is used, leave OSC2 open and connect the clock signal to OSC1. | A distributed by the second of | Ceramic oscillator<br>or external clock<br>selection | Option<br>selection | Hold mode:<br>oscillator<br>stops<br>Halt mode:<br>oscillator<br>continues | | RES/V <sub>PP</sub> /<br>OE | and the state of t | System reset input • When the P33/HOLD pin is at the high level, a low level input to the RES pin will initialize the CPU. • This pin is also used as the VPP/OE pin in EPROM mode. | | | | | | TEST/<br>EPMOD | _ | CPU test pin This pin must be connected to V <sub>SS</sub> during normal operation. Setting this pin to +12 V switches the LC66P2316 to EPROM mode. | | | | | | V <sub>DD</sub><br>V <sub>SS</sub> | | Power supply pins | | | | | | | | | | | | | Note: Pull-up MOS type: The output circuit includes a MOS transistor that pulls the pin up to V<sub>DD</sub>. CMOS output: Complementary output. OD output: Open-drain output. # **User Options** 1. Port 0, 1, 4, and 5 output level at reset option The output levels at reset for I/O ports 0, 1, 4, and 5 in independent 4-bit groups, can be selected from the following two options. | Option | Conditions and notes | |------------------------|---------------------------------------------------------| | Output high at reset | The four bits of ports 0, 1, 4, or 5 are set in a group | | 2. Output low at reset | The four bits of ports 0, 1, 4, or 5 are set in a group | # 2. Oscillator circuit options · Main clock Note: There is no RC oscillator option. 3. Watchdog timer option A runaway detection function (watchdog timer) can be selected as an option. - 4. Port output type options - The output type of each bit (pin) in ports P0, P1, P2, P3 (except for the P33/HOLD pin), P4, P5, P6, and PC can be selected individually from the following two options. # 5. Inverter array circuit option One of the following options can be selected for each of the following port sets: P40/P41, P42/P43, PD0/PD1, and PD2/PD3. # LC662316 Series Option Data Area and Definitions | ROM area | Bit | | Option specified | Option/data relationship | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7 | P5 | Output lovel at react | 0 - high lovel 1 - low lovel | | | 6 | P4 | Output level at reset | 0 = high level, 1 = low level | | | 5 | Unused | | This bit must be set to 0. | | 3FF0H | 4 | Oscillator | option | 0 = external clock, 1 = ceramic oscillator | | 311 011 | 3 | Unused | | This bit must be set to 0. | | | 2 | P1 | Output level at reset | 0 = low level, 1 = high level | | | 1 | P0 | ouput ioroi ut rocci | | | | 0 | | timer option | 0 = none, 1 = yes (present) | | | 7 | P13 | | | | | 6 | P12 | Output type | 0 = OD, 1 = PU | | | 5 | P11 | | | | 3FF1H | 4 | P10 | | | | | 3 | P03 | | | | | 2 | P02 | Output type | 0 = QD, 1 = PQ | | | 1 | P01 | | // % | | | 0 | P00 | <u> </u> | | | | 7<br>6 | Unused<br>P32 | | This bit must be set to 0. | | | 5 | P32 | Output type | 0 ± OD 1 = PU | | | 4 | P30 | Output type | UE-OB (= PO | | 3FF2H | 3 | P23 | | | | | 2 | P22 | | | | | 1 | P21 | Output type | 9 = OD, 1 = PU | | | 0 | P20 | J. J. J. Santa | | | | 7 | P53 | | | | | 6 | P52 | | and the second s | | | 5 | P51 | Output type | 0 = ØD; 1 = PU | | | 4 | P50 | | | | 3FF3H | 3 | P43 | | | | | 2 | P42 | | <b>∤</b> | | | 1 | P41 | Output type | 0 = OD, 1 = PU | | | 0 | P40 | | | | | 7 | | | | | | 6 | Llausad | | This bit must be set to 0 | | | 5 | Unused | | This bit must be set to 0. | | 3FF4H | 4 | | | | | JII41⊓ | 3 | P63 | | | | | 2 | P62 | Output type | 0 = OD, 1 = PU | | | 1 | ₽61 | | 0 - 05, 1 - 1 0 | | | 0 | / P60 | <u> </u> | | | | 7,5 | | | | | | 6/ | Unused | | This bit must be set to 0. | | | <i>f</i> /5 | | | | | 3FF5H | 4 | 48/45 | | | | September 1 | 3.04 | 799<br>(4. 48.58) | | | | 11 | 2 | Unused | and a second | This bit must be set to 0. | | 14 | 1 | | | | | Charles The Control of o | -0 | | 1 | | | The Report of the Party | 7 | | <i>y</i> | | | · | 5 | Unwsed | | This bit must be set to 0. | | | 77 | and the same of th | | | | 3FF6H | 4 | 186 | | | | | 3 | | | | | | 1 | Unused | | This bit must be set to 0. | | | 0 | | | | | | | <u> </u> | | | # Continued from preceding page. | ROM area | Bit | | Option specified | Option/data relationship | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 7 | | - p | - Frankaga (alamanah) | | | 6 | | | | | | 5 | Unused | | This bit must be set to 0. | | | 4 | 1 | | A Company of the Comp | | 3FF7H | 3 | PC3 | | | | | 2 | PC2 | Output type | 0 = OD, 1 = PU | | | 1 | Universal | | This bit was a second of the s | | | 0 | Unused | | This bit must be set to 0. | | | 7 | ML disable | ed option | 0 = disabled, 1 = enabled | | | 6 | Unused | | This bit must be set to 1. | | | 5 | Unused | | This bit must be set to 1. | | 3FF8H | 4 | PD3 | Inverter output | 0 = inverter output, 1 = none | | | 3 | PD1 | | // 340, 36 // | | | 2 | Unused | | This bit must be set to 1. | | | 1 | P43 | Inverter output | g = inverter output, 1 = none | | | 7 | P41 | <u> </u> | | | | 6 | - | | | | | 5 | Unused | A Company of the Comp | This bit must be set to 0. | | | 4 | - | parte parte | | | 3FF9H | 3 | | | | | | 2 | 1 | | | | | 1 | Unused | | This bit must be set to 0. | | | 0 | | 1/ 2000 | | | | 7 | | | 11 | | | 6 | Unused | | This bit must be set to 0. | | 3FFAH | 5 | Onasea | | This big it do 0. | | | 4 | | | | | | 3 | | | | | | 2 | Unused | | This bit must be set to 0. | | | 1 | | | | | | 7 | | | | | | 6 | | | | | | 5 | Unused | | This bit must be set to 0. | | | 4 | l<br>j | | | | 3FFBH | 3 | 1 | | | | | 2 | interpret state of the | | | | | 1 | Unused | | This bit must be set to 0. | | | 0 / | | | | | | 7 50 50 | A Spile | | | | | <i>1</i> 6 / | Unused | | This bit must be set to 0. | | | <i>f</i> 5 | 51135 | | 5.1 | | 3FFCH | <b>/</b> 4 | £864.58 | | | | gali gali | 3 | 797 | | | | | 2 | Unused | | This bit must be set to 0. | | 11 | 1 2 | | and the second s | | | The state of s | 0 | | <i>1 j</i> | | | All the Tribulation | 6. | | 1 | | | | 5. | god god | | | | | 4 | The state of s | | This data is concreted by the garagest large | | 3FFDH | 3 | Reserved. | Must be set to predefined data values. | This data is generated by the assembler. If the assembler is not used, set this data to '00'. | | | 2 | 1 | | | | | 1 | 1 | | | | | 0 | 1 | | | | | | | | 1 | Continued from preceding page. | ROM area | Bit | Option specified | Option/data relationship | | | | |----------|-----|---------------------------------------------------|------------------------------------------------------|--|--|--| | | 7 | | | | | | | | 6 | | | | | | | | 5 | | | | | | | 3FFEH | 4 | Reserved. Must be set to predefined data values. | This data is generated by the assembler. | | | | | SITEIT | 3 | Reserved. Must be set to predefined data values. | If the assembler is not used, set this data to '00'. | | | | | | 2 | | | | | | | | 1 | | | | | | | | 0 | | | | | | | | 7 | | | | | | | | 6 | | | | | | | | 5 | | | | | | | 3FFFH | 4 | Reserved. Must be set to predefined data values. | This data is generated by the assembler. | | | | | JI FFF | 3 | Treserved. Must be set to predefined data values. | If the assembler is not used, set this data to '00'. | | | | | | 2 | | | | | | | | 1 | | | | | | | | 0 | , i | | | | | ### **Usage Notes** #### 1. Option specification When using a Sanyo cross assembler with the LC66P2316, use the version called "LC66S.EXE" and specify the actual microcontroller to be evaluated with the CPU pseudo instruction in the source file. The port options must be specified in the source file. The cross assembler will create an option code list in the option specification area (locations 3FF0H to 3FFFH). It is also possible to directly set up data in the option specification area. If this is done, the options must be specified according to the option code creation table shown on the following page. ### 2. Writing the EPROM Use a special-purpose writing conversion board (the W66EP5316D for the DIP package, and the W66EP2316Q for the QFP package) to allow the EPROM programmers listed below to be used when writing the data created by the cross assembler to the LC66P2316. The EPROM programmers listed below can be used | Manufacturer | Models that can be used | |--------------------|----------------------------------------------| | Advantest | R4945, R4944A, R4943, or equivalent products | | Ando | AF9704 | | AVAL | | | Minato Electronics | MODEL1890A | - The "27512 (V<sub>PP</sub> 12.5 V) Intel high-speed write" technique must be used to write the EPROM. Set the address range to location 0 to 3FFFH. The DASEC jumper must be off. - 3. Using the data security function The data security function sets up the microcontroller in advance so that data that was written to the microcontroller EPROM cannot be read out. Use the following procedure to enable the LC66P2316 data security function. - Set the write conversion board DASEC jumper to the on position. - Write the data to the EPROM once again. At this time, since this function will operate, the EPROM programmer will issue an error. However, this error does not indicate that there was a problem in either the programmer or the LSI. Notes: 1. If the data at all addresses was "FF" at step 2, the data security function will not be activated. - 2. The data security function will not be activated at step 2 if the "blank → program → verify" operation sequence is used. - 3. Always return the jumper to the off position after the data security function has been activated. # **Specifications** Absolute Maximum Ratings at Ta = 25°C, V<sub>SS</sub> = 0°V | Parameter | Symbol | Conditions | Ratings | Unit | Note | |----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------|--------------------------|------|------| | Maximum supply voltage | V <sub>DD</sub> max | Y <sub>DD</sub> | -0.3 to +7.0 | V | | | Input voltage | V <sub>IN</sub> 1 | P2, P3 (except for the P33/HQLD pin),<br>P61, and P63 | -0.3 to +12.0 | V | 1 | | | y <sub>IN</sub> 2 | All other inputs | $-0.3$ to $V_{DD} + 0.3$ | V | 2 | | Output voltage | y <sub>out</sub> 1 | P2, P3 (except for the P33/HOLD pin),<br>P61; and P63 | -0.3 to +12.0 | V | 1 | | | V <sub>OUT</sub> 2 | All other inputs | $-0.3$ to $V_{DD} + 0.3$ | V | 2 | | A Paris | / lon/ | P0 P1, P2, P3 (except for the P33/HOLD pin),<br>P4, P5, P6, PC | 20 | mA | 3 | | Output current per pin | l <sub>ON</sub> 2 | P41, P43, PC3, PD1, PD3 | 20 | mA | 3 | | Dutput voltage Dutput voltage Dutput current per pin Total pin current Allowable power dissipation Departing temperature Storage temperature | lo⊧1 | P0, P1, P4, P5 | 2 | mA | 4 | | | -l <sub>OP</sub> 2 | P2, P3 (except for the P33/HOLD pin), P6,and PC | 4 | mA | 4 | | | ΣI <sub>ON</sub> 1 | P0, P1, P2, P3 (except for the P33/HOLD pin), PD | 75 | mA | 3 | | T | ∑I <sub>ON</sub> 2 | ∕P,4, P5, P6, PC | 75 | mA | 3 | | Total pin current | Σl <sub>OP</sub> 1 | P0, P1, P2, P3 (except for the P33/HOLD pin), PD | 25 | mA | 4 | | | Σ l <sub>Op</sub> /2 / | P4, P5, P6, PC | 25 | mA | 4 | | Allowable power dissipation | Pd max | Ta = -30 to +70°C: DIP42S (QFP48E) | 600 (430) | mW | 5 | | Operating temperature | Tøpr | | -30 to +70 | °C | | | Storage temperature | Tstg | | -55 to +125 | °C | | - Note: 1. Applies to pins with open-drain output specifications. For pins with other than open-drain output specifications, the ratings in the pin column for that - 2. For the oscillator input and output pins, levels up to the free-running oscillation level are allowed. 3. Sink current (Applies to PD when the inverter array specifications have been selected.) 4. Source current (Applies to all pins except PD for which the pull-up output specifications, the CMOS output specifications, or the inverter array specifications have been selected. Applies to P8 pins for which the inverter array specifications have been selected.) Contact your Sanyo representative for the electrical characteristics when the inverter array or buffer array options are specified. - 5. We recommend the use of reflow soldering techniques to solder mount QFP packages. Please consult with your Sanyo representative for details on process conditions if the package itself is to be directly immersed in a solder dip bath (solder dip or spray techniques). # Allowable Operating Ranges at Ta = -30 to +70 $^{\circ}C,\,V_{SS}$ = 0 V, $V_{DD}$ = 4.0 to 5.5 V, unless otherwise specified. | Parameter | Symbol | Conditions | min | typ | max | Unit | Note | |----------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Operating supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | 4.0 | | 5.5 | V | | | Memory retention supply voltage | V <sub>DD</sub> H | V <sub>DD</sub> : During hold mode | 1.8 | | 5.5 | V | | | | V <sub>IH</sub> 1 | P2, P3 (except for the P33/HOLD pin),<br>P61, and P63: N-channel output transistor off | 0.8 V <sub>DD</sub> | 1 | 10.0 | V | 1 | | Input high-level voltage | V <sub>IH</sub> 2 | P33/HOLD, RES, OSC1: N-channel output transistor off | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | 5.5 V 5.5 V 5.6 V 5.6 V 5.7 V 5.8 V 5.8 V 5.9 | | | | V <sub>IH</sub> 3 | P0, P1, P4, P5, PC, PD, PE:<br>N-channel output transistor off | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | Strategy of the Strategy | 2 | | | V <sub>IL</sub> 1 | P2, P3 (except for the P33/HOLD pin), P6, RES, and OSC1: N-channel output transistor off | V <sub>SS</sub> | 1 35 | 0.2 V <sub>DD</sub> | V Andrews | 1 | | Input low-level voltage | V <sub>IL</sub> 2 | P33/ <del>HOLD</del> : V <sub>DD</sub> = 1.8 to 5.5 V | V <sub>S</sub> S <sub>2</sub> st | 3 | 0.2 V <sub>DD</sub> | V | | | | V <sub>IL</sub> 3 | P0, P1, P4, P5, PC, PD, PE, TEST:<br>N-channel output transistor off | Vss | | V <sub>DD</sub> V V <sub>DD</sub> V 2 0.2 V <sub>DD</sub> V 1 0.2 V <sub>DD</sub> V 2 4.20 MHz (9.95) (μs) | 2 | | | Operating frequency (instruction cycle time) | fop<br>(Tcyc) | | 0.4<br>(10) | | 3L 27 79 1 | | | | [External clock input conditions] | | g de la companya | | Na. | | | | | Frequency | f <sub>ext</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | 0:4 | | 4.20 | MHz | | | Pulse width | t <sub>extH</sub> , t <sub>extL</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | ∌00 | A JAMES TO SERVICE SER | | ns | | | Rise and fall times | t <sub>extR</sub> , t <sub>extF</sub> | OSC1: Defined by Figure 1. Input the clock signal to OSC1 and leave OSC2 open. (External clock input must be selected as the oscillator circuit option.) | | * | 30 | ns | | Note: 1. Applies to pins with open-drain specifications. However, V<sub>IH2</sub> applies to the P33/HOLD pin. When ports P2, P3, and P6 have CMOS output specifications they cannot be used as input pins. 2. PC port pins with CMOS output specifications cannot be used as input pins. Contact your Sanyo representative for the allowable operating ranges for P4 and PD when the inverter array is used. # Electrical Characteristics at Ta = -30 to $+70^{\circ}$ C, $V_{SS} = 0$ V, $V_{DD} = 4.0$ to 5.5 V unless otherwise specified. | Parameter | | Symbol | Conditions | min | typ | max | Unit | Note | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------| | | | | P2, P3 (except for the P33/HOLD pin),<br>P61, and P63: V <sub>IN</sub> = 10.0 V, with the output<br>Nch transistor off | | | 5.0 | μА | 1 | | nput high-level current Dutput low-level current Dutput high-level voltage Value of the output pull-up resistor Dutput low-level voltage Dutput off leakage current Schmitt characteristics] Hysteresis voltage High-level threshold voltage Ceramic oscillator] Decillator frequency Decillator stabilization time Serial clock] Dycle time Dutput Output Output Output Output Output Size an fall times Output | | I <sub>IH</sub> 2 | P0, P1, P4, P5, PC, OSC1, and P33/HOLD (Does not apply to PD, PE, PC2, PC3, P61, and P63):V <sub>IN</sub> = V <sub>DD</sub> , with the output Nch transistor off | | | Paris 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | μA | 1 | | | | I <sub>IH</sub> 3 | PD, PE, PC2, PC3: $V_{IN} = V_{DD}$ , with the output Nch transistor off | | and and gain | 1.0 | μA | 1 | | | | I <sub>IH</sub> 4 | RES: V <sub>IN</sub> = V <sub>DD</sub> , operating, halt mode | á | 10 | | μA | 1 | | | | I <sub>IH</sub> 5 | RES: V <sub>IN</sub> = V <sub>DD</sub> , hold mode | age of the same of | 4 | 1.0 | μA | 1 | | | | I <sub>IL</sub> 1 | Input ports other than PD, PE, PC2, and PC3: $V_{IN} = V_{SS}$ , with the output Nch transistor off | 1.0 | | 131<br>161 (8) | μÅ | 2 | | Input low-level current | | I <sub>IL</sub> 2 | PC2, PC3, PD, PE: V <sub>IN</sub> = V <sub>SS</sub> , with the output Nch transistor off | -1.0 | | | μA | 2 | | | | I <sub>IL</sub> 3 | RES: V <sub>IN</sub> = V <sub>SS</sub> | 1 19 | 100 | 11 | μA | 1 | | Output high-level voltage | | V <sub>OH</sub> 1 | P2, P3 (except for the P33/HOLD pin),<br>P6, and PC: I <sub>OH</sub> = -1 mA | V <sub>DD</sub> – 1.0 | | A Barbara de la companya della companya della companya de la companya de la companya della compa | V | 3 | | Cutput High level voltage | | VOH | P2, P3 (except for the P33/HOLD pin),<br>P6, and PC: I <sub>OH</sub> = -0.1 mA | V <sub>DD</sub> – 0.5 | 100 | | v | | | Value of the output pull-up | resistor | R <sub>PO</sub> | P0, P1, P4, P5 | 30 | 100 | 150 | k | 4 | | Output low-level voltage | | V <sub>OL</sub> 1 | P0, P1, P2, P3, P4, P5, P6, and PC (except for the P33/ $\overline{HOLD}$ pin) $_{OL}$ = 1.6 mÅ | | | 0.4 | V | | | Catput low level voltage | | V <sub>OL</sub> 2 | P0, P1, P2, P3, P4, P5, P6, and PC (except for the P33/HOLD pin): I <sub>OL</sub> = 8 mA | | 1 | 1.5 | V | | | | | I <sub>OFF</sub> 1 | P2, P3, P61, P63: V <sub>IN</sub> = V <sub>DD</sub> | 1 | | 5.0 | μA | 5 | | Output off leakage curren | t | I <sub>OFF</sub> 2 | Does not apply to P2, P3, P61, and P63:<br>V <sub>IN</sub> = V <sub>DD</sub> | | | 1.0 | μΑ | 5 | | [Schmitt characteristics] | | | | 11 | | | | | | Hysteresis voltage | | V <sub>HYS</sub> | | 300 | 0.1 V <sub>DD</sub> | | V | | | High-level threshold volta | ge | Vt <sub>H</sub> | P2, P3, P5, R6, OSC1 (EXT), RES | 0.5 V <sub>DD</sub> | | 0.8 V <sub>DD</sub> | V | | | Low-level threshold voltage | ge | Vt <sub>L</sub> | | 0.2 V <sub>DD</sub> | | 0.5 V <sub>DD</sub> | V | | | [Ceramic oscillator] | | | | | | | | | | Oscillator frequency | | f <sub>CF</sub> | OSC1, OSC2: Figure 2, 4 MHz | | 4.0 | | MHz | | | | е | f <sub>CFS</sub> | Figure 3, 4 MHz | | | 10.0 | ms | | | [Serial clock] | | | | | | | | 1 | | Cycle time | <u> </u> | t <sub>CKCY</sub> | | 0.9 | | | µs<br>_ | | | | Output | | SCK0: With the timing of Figure 4 and the test | 2.0 | | | Тсус | | | Low-level and high-level | | <sup>t</sup> ¢kL | load of Figure 5. | 0.4 | | | µs<br>_ | | | | - 6 | <sup>1</sup> /t <sub>CKH</sub> | | 1.0 | | 2.4 | Tcyc | | | Rise an fall times Output t <sub>CKR</sub> , t <sub>CKF</sub> | | CKR, <sup>t</sup> CKF | | | | 0.1 | μs | | | [Senai input] | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 100 | | | | | | | | Data setup time | 11 | tick | \$10: With the timing of Figure 4. Stipulated with respect to the rising edge (↑) of | 0.3 | | | μs | | | Data hold time | | t <sub>CKI</sub> . | SCKO. | 0.3 | | | μs | | | [Serial output] | 4800 | | | | | | | | | Output delay time | | <sup>t</sup> ско | \$QO: With the timing of Figure 4 and the test load of Figure 5. Stipulated with respect to the falling edge (↓) of SCKO. | | | 0.3 | μs | | | | ************************************** | | to the family edge (\varphi) of SONO. | <u> </u> | | | | | #### Continued from preceding page. | Parameter | Symbol | Conditions | min | typ | max | Unit | Note | |----------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|------| | [Pulse conditions] | | | | | | | | | INT0 high and low-level | t <sub>IOH</sub> , t <sub>IOL</sub> | INTO: Figure 6, conditions under which the INTO interrupt can be accepted, conditions under which the timer 0 event counter or pulse width measurement input can be accepted | 2 | | | Тсус | | | High and low-level pulse widths for interrupt inputs other than INT0 | t <sub>IIH</sub> , t <sub>IIL</sub> | INT1, INT2: Figure 6, conditions under which the corresponding interrupt can be accepted | 2 | | | Tcyc | | | PIN1 high and low-level pulse widths | t <sub>PINH</sub> , t <sub>PINL</sub> | PIN1: Figure 6, conditions under which the timer 1 event counter input can be accepted | 2 | A de la companya l | | Тсус | | | RES high and low-level pulse widths | t <sub>RSH</sub> , t <sub>RSL</sub> | RES: Figure 6, conditions under which reset can be applied. | 3 | 1 | | Тсус | | | | | | Mary Mary | | V | garden garden | | | Operating oursent drain | | V <sub>DD</sub> : 4-MHz ceramic oscillator | age of the same | 6.0 | 12 | mΑ | - 6 | | Operating current drain | I <sub>DD</sub> OP | V <sub>DD</sub> : 4-MHz external clock | and the second | 6.0 | 12 🔏 | * mA | ] ° | | Halt mode current drain | l=== | V <sub>DD</sub> : 4-MHz ceramic oscillator | 1 200 | 4 | 8 | mA | | | riait mode carrent drain | IDDHALT | V <sub>DD</sub> : 4-MHz external clock | | 4 | / 8/ | mA | | | Hold mode current drain | I <sub>DDHOLD</sub> | V <sub>DD</sub> : V <sub>DD</sub> = 1.8 to 5.5 V | 1000 | 0.01 | <i>f</i> 10 | μA | | - Note: 1. With the output Nch transistor off in shared I/O ports with the open-drain output specifications. These pins cannot be used as input pins if the CMOS output specifications are selected. When the port option is selected for P.E. - With the output Nch transistor off in shared I/O ports with the open-drain output specifications. The rating for the pulf-up output specification pins is stipulated in terms of the output pull-up current IPO. These pins cannot be used as input pins if the CMOS output specifications are selected. - 3. With the output Nch transistor off for CMOS output specification pins. - 4. With the output Nch transistor off for pull-up output specification pins. - 5. With the output Nch transistor off for open-drain output specification pins - 6. Reset state # **Tone (DTMF) Output Characteristics** # DC Characteristics at Ta = -30 to +70°C, $V_{SS} \neq 0$ V | Parameter | Symbol | Conditions | min | typ | max | Unit | |--------------------------------------|-------------------|-------------------------------------------------|-----|-----|-----|------| | Tone output voltage (p-p) | V <sub>T1</sub> | DT: Dual tones, V <sub>DD</sub> = 4.0 to 5.5 ¥ | 0.9 | 1.3 | 2.0 | V | | Row/column tone output voltage ratio | D <sub>BCR1</sub> | DT: Dual tones, Vop = 4.0 to 5.5 V | 1.0 | 2.0 | 3.0 | dB | | Tone distortion | THD1 | DT: Single tone, V <sub>DD</sub> = 4.0 to 5.5 V | | 2 | 7 | % | Figure 2 Ceramic Oscillator Circuit Figure 3 Oscillator Stabilization Period Table 1 Guaranteed Ceramic Oscillator Constants External capacitor type | Extern | al capacitor type | Bui | It-in capacitor type | 1000 | |----------------------------------|-------------------|----------------------------------|----------------------|---------| | 4 MHz<br>(Murata Mfg. Co., Ltd.) | C1 = 33 pF ± 10% | 4 MHz<br>(Murata Mfg. Co., Ltd.) | | | | CSA4.00MG | C2 = 33 pF ± 10% | CST4.00MG | | | | 4 MHz<br>(Kyocera Corporation) | C1 = 33 pF ± 10% | 4 MHz<br>(Kyocera Corporation) | | | | KBR4.0MS | C2 = 33 pF ± 10% | KBR4.0MES | // 20% | Sagar d | | | | | 2 | | Figure 7 Tone Output Pin Load ### Preconditions for mounting one-time programmable microprocessors **Usage Notes** Due to inherent structural considerations, it is impossible to fully test one-time programmable microprocessors before the PROM has been programmed, i.e. before shipment from the factory. We recommend that users screen products whose PROM has been written according to the following procedure to improve the reliability of these products. - Due to the nature of the product, it is not possible to test write operations to all bits in one-time programmable microprocessors whose PROM has not been written. Therefore it may be impossible to guarantee a 4,00% yield on writing to these products. Please understand that no such guarantee may be made. - Storage of products in the moisture-proof packed (unopened) state - Store products in moisture-proof packages in an environment in which the temperature is no higher than 30°C and the relative humidity is no higher than 70%. - Storage of products after opening the moisture-proof packaging - Storage of products after opening the moisture-proof packaging After opening products that were packed in moisture-proof packaging, mount (solder) those products as soon as possible. Store products for no more than 96 hours after opening the moisture proof packaging in an environment in which the temperature is no higher than 30°C and the relative humidity is no higher than 70%, - b. Preconditions for mounting products that were programmed by Sanyo a. Preconditions for mounting products that were programmed by the user # Sanyo ROM writing service Sanyo provides a for-fee ROM writing service that includes writing the one-time programmable ROM, printing, screening, and read-out verification. Contact your Sanyo sales representative for details. ### LC66XXXX Series Instruction Table (by function) #### Abbreviations: AC: Accumulator E: E register CF: Carry flag ZF: Zero flag HL: Data pointer DPH, DPL XY: Data pointer DPX, DPY M: Data memory M (HL): Data memory pointed to by the DPH, DPL data pointer M (XY): Data memory pointed to by the DPX, DPY auxiliary data pointer M2 (HL): Two words of data memory (starting on an even address) pointed to by the DPL data pointer SP: Stack pointer M2 (SP): Two words of data memory pointed to by the stack pointer M4 (SP): Four words of data memory pointed to by the stack pointer in: n bits of immediate datat2: Bit specification | t2 | 11 | 10 | 01 | 00 | |-----|----|----|----|----| | Bit | 23 | 22 | 21 | 20 | PCh: Bits 8 to 11 in the PC PCm: Bits 4 to 7 in the PC PCl: Bits 0 to 3 in the PC Fn: User flag, n = 0 to 15 TIMER0: Timer 0 TIMER1: Timer 1 SIO: Serial register P: Port P (i4): Port indicated by 4 bits of immediate data INT: Interrupt enable flag ( ), [ ]: Indicates the contents of a location ←: Transfer direction, result, ∀: Exclusive or ∧: Logical and ∀: Logical or +: Addition -: Subtraction —: Taking the one's complement | | | Instructi | on code | er of | er of | | | Affected | | |------------|----------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Mnemonic | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Number of bytes | Number cycles | Operation | Description | status<br>bits | Note | | [Accumula | ator manipulation instru | ictions] | • | • | | | | • | | | CLA | Clear AC | 1 0 0 0 | 0 0 0 0 | 1 | 1 | AC ← 0<br>(Equivalent to LAI 0.) | Clear AC to 0. | ZF | Has a vertical skip function. | | DAA | Decimal adjust AC in addition | 1 1 0 0 0 0 1 0 | 1 1 1 1 0 | 2 | 2 | AC ← (AC) + 6<br>(Equivalent to ADI 6.) | Add six to AC. | ZF | | | DAS | Decimal adjust AC in subtraction | 1 1 0 0 0 0 0 1 0 | 1 1 1 1 1 1 1 0 1 0 | 2 | 2 | AC ← (AC) + 10<br>(Equivalent to<br>ADI 0AH.) | Add 10 to AC. | ZF | Control of the State Sta | | CLC | Clear CF | 0 0 0 1 | 1 1 1 0 | 1 | 1 | CF ← 0 | Clear CF to 0. | CF | 77 | | STC | Set CF | 0 0 0 1 | 1 1 1 1 | 1 | 1 | CF ← 1 | Set CF to 1. | CF " | a Maria de la companya della companya de la companya de la companya della company | | CMA | Complement AC | 0 0 0 1 | 1 0 0 0 | 1 | 1 | $AC \leftarrow \overline{(AC)}$ | Take the one's complement of AC. | ZF | and the state of t | | IA | Increment AC | 0 0 0 1 | 0 1 0 0 | 1 | 1 | AC ← (AC) + 1 | Increment AC. | ŽF, CF | <i>7 f</i> | | DA | Decrement AC | 0 0 1 0 | 0 1 0 0 | 1 | 1 | AC ← (AC) – 1 | Decrement AC. | ZF, CF | • | | RAR | Rotate AC right through CF | 0 0 0 1 | 0 0 0 0 | 1 | 1 | $\begin{array}{c} AC_3 \leftarrow (CF), \\ ACn \leftarrow (ACn + 1), \\ CF \leftarrow (AC_0) \end{array}$ | Shift AC (including CF) right. | CF delay | | | RAL | Rotate AC left through CF | 0 0 0 0 | 0 0 0 1 | 1 | 1 | $\begin{array}{c} AC_0 \leftarrow (CF), \\ ACn + 1 \leftarrow (ACn), \\ CF \leftarrow (AC_3) \end{array}$ | Shift AC (including CF) left | CF, ZF | | | TAE | Transfer AC to E | 0 1 0 0 | 0 1 0 1 | 1 | 1 | E ← (AC) | Transfer the contents of AC to E. | | | | TEA | Transfer E to AC | 0 1 0 0 | 0 1 1 0 | 1 | 1 | AC ← (E) | Transfer the contents of E to AC. | ZF | | | XAE | Exchange AC with E | 0 1 0 0 | 0 1 0 0 | 1 | 1 | (AC) ↔ (E) | Exchange the contents of AC and E. | | | | [Memory I | manipulation instructior | ns] | | | | | (m. 11 | | | | IM | Increment M | 0 0 0 1 | 0 0 1 0 | 1 | 1,30 | M (HL) ←<br>[M (HL)] | Increment M (HL). | ZF, CF | | | DM | Decrement M | 0 0 1 0 | 0 0 1 0 | 1 | A A | M (HL) ←<br>[M,(HL)] – 1 | Decrement M (HL). | ZF, CF | | | IMDR i8 | Increment M direct | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | M (18) — [M (18)] + 1 | Increment M (i8). | ZF, CF | | | DMDR i8 | Decrement M direct | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 1 1<br>1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 | M (18) ← [M (18)] - 1. | Decrement M (i8). | ZF, CF | | | SMB t2 | Set M data bit | 0 0 0 0 | 1 1 t <sub>1</sub> t <sub>0</sub> | 1 | | [M·(HL), t2] ← 1 | Set the bit in M (HL) specified by t0 and t1 to 1. | | | | RMB t2 | Reset M data bit | 0 0 1 0 | 1 1 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | [M (HL), t2] ← 0 | Clear the bit in M (HL) specified by t0 and t1 to 0. | ZF | | | [Arithmeti | c, logic and comparisor | n instructions] | | Sec. | <b>*</b> | of the state th | | | | | AD | Add M to AC | 0,40,40 0 | 0 1 1 0 | 1 | 1 | ÅÇ ← (AC) +<br>[M (HL)] | Add the contents of AC and M (HL) as two's complement values and store the result in AC. | ZF, CF | | | ADDR i8 | Add M direct to AC | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 1 0 0 1<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | $AC \leftarrow (AC) + [M \ (i8)]$ | Add the contents of AC and M (i8) as two's complement values and store the result in AC. | ZF, CF | | | ADC | Add M to AC with CF | 0000 | 0 0 1 0 | 1 | 1 | AC ← (AC) +<br>[M (HL)] + (CF) | Add the contents of AC,<br>M (HL) and C as two's<br>complement values and<br>store the result in AC. | ZF, CF | | | ADI i4 | Add immediate data<br>to AC | 4 1 0 0<br>0 0 1 0 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2 | 2 | AC ← (AC) +<br>I <sub>3</sub> , I <sub>2</sub> , I <sub>1</sub> , I <sub>0</sub> | Add the contents of AC and the immediate data as two's complement values and store the result in AC. | ZF | | | SUBC | Subtract AC from M with CF | 0,00 1 | 0 1 1 1 | 1 | 1 | $\begin{array}{c} AC \leftarrow [M\;(HL)] - \\ (AC) - (CF) \end{array}$ | Subtract the contents of AC and $\overline{CF}$ from M (HL) as two's complement values and store the result in AC. | ZF, CF | CF will be zero if<br>there was a<br>borrow and one<br>otherwise. | | ANDA | And M with AC then store AC | 0 0 0 0 | 0 1 1 1 | 1 | 1 | AC ← (AC) ∧<br>[M (HL)] | Take the logical and of AC and M (HL) and store the result in AC. | ZF | | | ORA | Or M with AC then store AC | 0 0 0 0 | 0 1 0 1 | 1 | 1 | AC ← (AC) ∨<br>[M (HL)] | Take the logical or of AC and M (HL) and store the result in AC. | ZF | | # Continued from preceding page. | | Mnemonic | Instruction | on code | ber of | iber of | Operation | Description | Affected status | Note | |------------|---------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | $D_7 D_6 D_5 D_4$ | $D_3 D_2 D_1 D_0$ | Number of bytes | Number<br>cycles | | | bits | | | [Arithmeti | c, logic and comparisor | instructions] | | r | | | | <i>t</i> . | | | EXL | Exclusive or M with AC then store AC | 0 0 0 1 | 0 1 0 1 | 1 | 1 | AC ← (AC) ∀ [M (HL)] | Take the logical exclusive or of AC and M (HL) and store the result in AC. | ZF | **: | | ANDM | And M with AC then store M | 0 0 0 0 | 0 0 1 1 | 1 | 1 | M (HL) ← (AC) ∧<br>[M (HL)] | Take the logical and of AC and M (HL) and store the result in M (HL). | ZF . | A STATE OF THE STA | | ORM | Or M with AC then store M | 0 0 0 0 | 0 1 0 0 | 1 | 1 | M (HL) ← (AC) ∨<br>[M (HL)] | Take the logical or of AC and M (HL) and store the result in M (HL). | ZF | | | СМ | Compare AC with M | 0 0 0 1 | 0 1 1 0 | 1 | 1 | [M (HL)] + (AC) + 1 | Compare the contents of AC and M (HL) and set or clear CF and ZF according to the result Magnitude comparison CF ZF [M (HL)] > (AC) 0 0 [M (HL)] = (AC) 1 1 [M (HL)] < (AC) 1 0 | ZF, QF | A Company of the Comp | | CI i4 | Compare AC with immediate data | 1 1 0 0<br>1 0 1 0 | 1 1 1 1 1 1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 | J3 J2 I1 I0 + (AC) + 1 | Compare the contents of AC and the immediate data 13/12 lq lo and set of clear CF and ZF according to the result. Magnitude CF ZF Comparison CF ZF CF CF CF CF CF CF | ZF, CF | | | CLI i4 | Compare DP <sub>L</sub> with immediate data | 1 1 0 0 1 1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2 | 2 | $ZF \leftarrow 1$<br>if $(DP_1) = 13 I_2 I_1 I_0$<br>$ZF \leftarrow 0$<br>if $(DP_1) I_3 I_2 I_1 I_0$ | Compare the contents of DP <sub>L</sub><br>with the immediate data.<br>Set ZF if identical and clear<br>ZF if not. | ZF | | | CMB t2 | Compare AC bit with M data bit | 1 1 0 0<br>1 1 0 1,sc | 1 1 1 1<br>0 0 t <sub>1</sub> t <sub>0</sub> | 2 | 2 | $ZF_{+}$ 1 if (AC, t2) = (M(HL), t2) $ZF_{+}$ 0 if (AC, t2) [M (HL), t2] | Compare the corresponding bits specified by t0 and t1 in AC and M (HL). Set ZF if identical and clear ZF if not. | ZF | | | [Load and | store instructions] | | | Či. | | 1/ | | | | | LAE | Load AC and E from M2 (HL) | 0 1 0 1 | 1 1 0 0 | 1 | 1,2 | AC ← M (HL),<br>É ← M (HL + 1) | Load the contents of M2 (HL) into AC, E. | | | | LAI i4 | Load AC with immediate data | 1 0 0 0 | l <sub>3</sub> l <sub>2</sub> l <sub>4</sub> l <sub>0</sub> | 1/ | .41 | AC ← I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | Load the immediate data into AC. | ZF | Has a vertical skip function | | LADR i8 | Load AC from M | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | AC ← [M (i8)] | Load the contents of M (i8) into AC. | ZF | | | S | Store AC to M | 0 1 0 0 | 0 1 1 1 | 1 | 1 | M (HL) ← (AC) | Store the contents of AC into M (HL). | | | | SAE | Store AC/and E to M2 (HL) | 0 1 0 1 | 1,1,1 0 | 1 | 1 | $ \begin{array}{l} M \ (HL) \leftarrow (AC) \\ M \ (HL+1) \leftarrow (E) \end{array} $ | Store the contents of AC, E into M2 (HL). | | | | LA reg | Load AC from<br>M (reg) | 0 1/0 0 | 1 0 t <sub>0</sub> 0 | 1 | 1 | AC ← [M (reg)] | Load the contents of M (reg) into AC. The reg is either HL or XY depending on t <sub>0</sub> . reg T <sub>0</sub> HL 0 XY 1 | ZF | | # Continued from preceding page. | | | Instructi | on code | er of | er of | 0 1 | B | Affected | N. c | |------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | | Mnemonic | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Number of bytes | Vumb<br>sycles | Operation | Description | status<br>bits | Note | | [Load and | store instructions] | | | | | | | | | | LA reg, I | Load AC from M (reg)<br>then increment reg | 0 1 0 0 | 1 0 t <sub>0</sub> 1 | 1 | 2 | $\begin{aligned} &AC \leftarrow [M \; (reg)] \\ &DP_{L} \leftarrow (DP_{L}) + 1 \\ ∨ \; DP_{Y} \leftarrow (DP_{Y}) + 1 \end{aligned}$ | Load the contents of M (reg) into AC. (The reg is either HL or XY.) Then increment the contents of either DP <sub>L</sub> or DP <sub>Y</sub> . The relationship between to and reg is the same as that for the LA reg instruction. | ZF | ZF is set according to the result of incrementing DPL or DP | | LA reg, D | Load AC from M (reg)<br>then decrement reg | 0 1 0 1 | 1 0 t <sub>0</sub> 1 | 1 | 2 | $\begin{aligned} &AC \leftarrow [M \ (reg)] \\ &DP_{L} \leftarrow (DP_{L}) - 1 \\ ∨ \ DP_{Y} \leftarrow (DP_{Y}) - 1 \end{aligned}$ | Load the contents of M (reg) into AC. (The reg is either HL or XY.) Then decrement the contents of either DP or DP? The relationship between to and reg is the same as that for the LA reg instruction. | <b>Z</b> | ZF is set according to the result of decrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XA reg | Exchange AC with M (reg) | 0 1 0 0 | 1 1 t <sub>0</sub> 0 | 1 | 1 | (AC) ↔ [M (reg)] | Exchange the contents of M (reg) and AC The reg is either HL or XY depending on to HL O XY 1 | and the second s | | | XA reg, I | Exchange AC with M (reg) then increment reg | 0 1 0 0 | 1 1 t <sub>0</sub> 1 | 1 | 2 | $(A^{\circ}C) \leftrightarrow [M \cdot (reg)]$ $D^{\circ}P_{L} \leftarrow (D^{\circ}P_{L}) + 1$ or $D^{\circ}P_{V} \leftarrow (D^{\circ}P_{V}) + 1$ | Exchange the contents of M (reg) and AC (The reg is either HL of XX). Then increment the contents of either DP <sub>2</sub> or DP <sub>3</sub> . The relationship between t <sub>0</sub> and reg is the same as that for the XA reg instruction. | ZF | ZF is set according to the result of incrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XA reg, D | Exchange AC with M (reg) then decrement reg | 0 1 0 1 | 1 1 16 1 | 1 | 2 | (AC) ↔ [M (reg)]<br>DP <sub>I</sub> ← (DP <sub>L</sub> ) ← 1<br>or DP <sub>Y</sub> ← (DP <sub>Y</sub> ) – 1 | Exchange the contents of M (reg) and AC. (The reg is either HL or XY.) Then decrement the contents of either DP <sub>L</sub> or DP <sub>Y</sub> . The relationship between t <sub>0</sub> and reg is the same as that for the XA reg instruction. | ZF | ZF is set according to the result of decrementing DP <sub>L</sub> or DP <sub>Y</sub> . | | XADR i8 | Exchange AC with M direct | 1 1 0 0<br>1 <sub>7</sub> 1 <sub>6</sub> 1 <sub>5</sub> 1 <sub>4</sub> | | 2 | 2 | (AC) ↔ [M (i8)] | Exchange the contents of AC and M (i8). | | | | LEAI i8 | Load E & AC with immediate data | 1 1 10 0<br>1 1 1 1 1 1 1 1 1 1 1 | 0 1 1 0<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | Ê ← I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub><br>AC ← I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | Load the immediate data i8 into E, AC. | | | | RTBL | Read table data from program ROM | 0 1 0 1 | 1 0 1 0 | 1/ | 2 | E, AC ← [ROM (PCh, E, AC)] | Load into E, AC the ROM data at the location determined by replacing the lower 8 bits of the PC with E, AC. | | | | RTBLP | Read table data from program ROM then output to P4, 5 | 0.4.0.1 | 1 0 0 0 | 1 | 2 | Port 4, 5 ←<br>[ROM (PCh, E, AC)] | Output from ports 4 and 5 the<br>ROM data at the location<br>determined by replacing the<br>lower 8 bits of the PC with<br>E, AC. | | | | [Data poir | nter manipulati <b>on</b> instru | ctions) | A A | | | | | | | | LDZ i4 | Load DP <sub>H</sub> with zero<br>and DP <sub>L</sub> with<br>immediate data<br>respectively | 0 1 1 0 | l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 1 | 1 | $\begin{array}{c} DP_H \leftarrow 0 \\ DPL \leftarrow I_3 I_2 I_1 I_0 \end{array}$ | Load zero into $\mathrm{DP}_{\mathrm{H}}$ and the immediate data i4 into $\mathrm{DP}_{\mathrm{L}}$ . | | | | LHI i4 | Load DP <sub>H</sub> with immediate data | 1 1 0 0<br>0 0 0 0 | 1 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $DP_H \leftarrow I_3 \; I_2 \; I_1 \; I_0$ | Load the immediate data i4 into $DP_H$ . | | | | LLI i4 | Load DP <sub>L</sub> with immediate data | 1 1 0 0<br>0 0 0 1 | 1 1 1 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | $DP_L \leftarrow I_3I_2I_1I_0$ | Load the immediate data i4 into $\mathrm{DP}_{\mathrm{L}}$ . | | | | LHLI i8 | Load DP <sub>H</sub> , DP <sub>L</sub> with immediate data | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | | 2 | 2 | $\begin{array}{c} DP_H \leftarrow I_7 I_6 I_5 I_4 \\ DP_L \leftarrow I_3 I_2 I_1 I_0 \end{array}$ | Load the immediate data into $\mathrm{DL}_{\mathrm{H}}, \mathrm{DP}_{\mathrm{L}}.$ | | | | LXYI i8 | Load DP <sub>X</sub> , DP <sub>Y</sub> with immediate data | 1 1 0 0<br>I <sub>7</sub> I <sub>6</sub> I <sub>5</sub> I <sub>4</sub> | 0 0 0 0<br>l <sub>3</sub> l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | 2 | $\begin{array}{c} DP_X \leftarrow I_7 \; I_6 \; I_5 \; I_4 \\ DP_Y \leftarrow I_3 \; I_2 \; I_1 \; I_0 \end{array}$ | Load the immediate data into $DL_X, DP_Y.$ | | | # Continued from preceding page. | | Mnemonic | Instruction | on code<br>D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | oer of | oer of<br>s | Operation | Description | Affected status | Note | |-------------|------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | WITEMONIC | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | $D_3D_2D_1D_0$ | Numb<br>bytes | Number of cycles | Орегация | Description | bits | Note | | [Data poir | nter manipulation instru | ctions] | | | | | | ŕ» | | | IL | Increment DP <sub>L</sub> | 0 0 0 1 | 0 0 0 1 | 1 | 1 | $DP_L \leftarrow (DP_L) + 1$ | Increment the contents of DP <sub>L</sub> . | ZF | ale. | | DL | Decrement DP <sub>L</sub> | 0 0 1 0 | 0 0 0 1 | 1 | 1 | $DP_L \leftarrow (DP_L) - 1$ | Decrement the contents of DP <sub>L</sub> . | ZF | The state of s | | IY | Increment DPY | 0 0 0 1 | 0 0 1 1 | 1 | 1 | $DP_Y \leftarrow (DP_Y) + 1$ | Increment the contents of DP <sub>Y</sub> . | ZF. | | | DY | Decrement DP <sub>Y</sub> | 0 0 1 0 | 0 0 1 1 | 1 | 1 | $DP_Y \leftarrow (DP_Y) - 1$ | Decrement the contents of DP <sub>Y</sub> . | ZF | | | TAH | Transfer AC to DP <sub>H</sub> | 1 1 0 0 | 1 1 1 1 0 0 0 0 | 2 | 2 | DP <sub>H</sub> ← (AC) | Transfer the contents of AC to DP <sub>H</sub> . | | A CONTRACTOR OF THE PROPERTY O | | THA | Transfer DP <sub>H</sub> to AC | 1 1 0 0 | 1 1 1 1 0 0 0 | 2 | 2 | $AC \leftarrow (DP_H)$ | Transfer the contents of DP <sub>H</sub> to AC. | ZF | | | XAH | Exchange AC with DP <sub>H</sub> | 0 1 0 0 | 0 0 0 0 | 1 | 1 | (AC) ↔ (DP <sub>H</sub> ) | Exchange the contents of AC and DP <sub>H</sub> . | and the second | | | TAL | Transfer AC to DP <sub>L</sub> | 1 1 0 0 | 1 1 1 1<br>0 0 0 1 | 2 | 2 | $DP_L \leftarrow (AC)$ | Transfer the contents of AC to DP | | | | TLA | Transfer DP <sub>L</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1<br>0 0 0 1 | 2 | 2 | $AC \leftarrow (DP_L)$ | Transfer the contents of DP <sub>L</sub> to AC. | ZF | | | XAL | Exchange AC with DP <sub>L</sub> | 0 1 0 0 | 0 0 0 1 | 1 | 1 | $(AC) \leftrightarrow (DP_L)$ | Exchange the contents of AC and DP <sub>L</sub> . | | | | TAX | Transfer AC to DP <sub>X</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1<br>0 0 1 0 | 2 | 2 | $DP_X \leftarrow (AC)$ | Fransfer the contents of AC to DP <sub>X</sub> . | | | | TXA | Transfer DP <sub>X</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1<br>0 0 1 0 | 2 | 2 | $A\mathbb{C} \leftarrow (DP_X)$ | Transfer the contents of DP <sub>X</sub> to AC. | ZF | | | XAX | Exchange AC with DP <sub>X</sub> | 0 1 0 0 | 0 0 1 0 | 1 | 1,3 | (AC) ⇔(DP <sub>X</sub> ) | Exchange the contents of AC and DPx. | | | | TAY | Transfer AC to DP <sub>Y</sub> | 1 1 0 0 1 1 1 1 | 1 1 1 1<br>0 0 1 1 | 2 | 2 | $DP_{\gamma} \leftarrow (AC)$ | Transfer the contents of AC to DP <sub>Y</sub> . | | | | TYA | Transfer DP <sub>Y</sub> to AC | 1 1 0 0 1 1 1 0 | 1 1 1 1 | 2 | 2 | AC ← (DPy) | Fransfer the contents of DP <sub>Y</sub> to AC. | ZF | | | XAY | Exchange AC with DP <sub>Y</sub> | 0 1 0 0 | 0 0 1 1 | 1.3 | 1 | (AC) ↔ (DP <sub>Y</sub> ) | Exchange the contents of AC and DP <sub>Y</sub> . | | | | [Flag mar | nipulation instructions] | • | g de la grade | | | No. 11 | | | | | SFB n4 | Set flag bit | 0 1 1 1 | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> | 1 | | Fn ← 1 | Set the flag specified by n4 to 1. | | | | RFB n4 | Reset flag bit | 0 0 1 1 | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> | 1 | 1 | Fn ← 0 | Reset the flag specified by n4 to 0. | ZF | | | [Jump and | d subroutine instruction | s] 🔏 | 100 | | , j. | | T | , | | | JMP<br>addr | Jump in the current | 1 1 1 0<br>P <sub>7</sub> P <sub>6</sub> P <sub>6</sub> P <sub>4</sub> | P <sub>11</sub> P <sub>10</sub> P <sub>9</sub> P <sub>8</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2,4 | 2 | PC13, 12 ←<br>PC13, 12<br>PC11 to 0 ←<br>P <sub>11</sub> to P <sub>8</sub> | Jump to the location in the same bank specified by the immediate data P12. | | This becomes PC12 + (PC12) immediately following a BANK instruction. | | JPEA | Jump to the address<br>stored at E and AC<br>in the current page | 0 0 1 0 | 0 1 1 1 | 1 | 1 | PC13 to 8 $\leftarrow$<br>PC13 to 8,<br>PC7 to 4 $\leftarrow$ (E),<br>PC3 to 0 $\leftarrow$ (AC) | Jump to the location<br>determined by replacing the<br>lower 8 bits of the PC<br>by E, AC. | | | | CAL<br>addr | Call subretitine | 0 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 P <sub>10</sub> P <sub>9</sub> P <sub>8</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $\begin{array}{l} \text{PC13 to } 11 \leftarrow 0, \\ \text{PC10 to } 0 \leftarrow \\ \text{P}_{10} \text{ to P}_{0}, \\ \text{M4 (SP)} \leftarrow \\ (\text{CF, ZF, PC13 to 0)}, \\ \text{SP} \leftarrow (\text{SP})\text{-4} \end{array}$ | Call a subroutine. | | | | CZP<br>addr | Call subroutine in the zero page | 1 0 1 0 | P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 1 | 2 | $\begin{aligned} & \text{PC13 to 6,} \\ & \text{PC10} \leftarrow \text{0,} \\ & \text{PC5 to 2} \leftarrow \text{P}_{\text{3}} \text{ to P}_{\text{0,}} \\ & \text{M4 (SP)} \leftarrow \\ & \text{(CF, ZF, PC12 to 0),} \\ & \text{SP} \leftarrow \text{SP-4} \end{aligned}$ | Call a subroutine on page 0 in bank 0. | | | | BANK | Change bank | 0 0 0 1 | 1 0 1 1 | 1 | 1 | | Change the memory bank and register bank. | | | # Continued from preceding page. | | Mnemonic | Instructi | on code | Number of bytes | s of | Operation | Description | Affected status | Note | |---------------|-------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | $D_3 D_2 D_1 D_0$ | Numl<br>bytes | Num<br>cycle | Ореганоп | Description | bits | 14010 | | [Jump and | d subroutine instruction | s] | | | | _ | | | | | PUSH<br>reg | Push reg on M2 (SP) | 1 1 0 0 1 1 1 1 | | 2 | 2 | $M2 (SP) \leftarrow (reg)$ $SP \leftarrow (SP) - 2$ | Store the contents of reg in M2 (SP). Subtract 2 from SP after the store. reg i <sub>1</sub> 00 0 XY 0 1 AE 0 0 Illegal value 1 1 | | | | POP<br>reg | Pop reg off M2 (SP) | 1 1 0 0 1 1 1 0 | | 2 | 2 | $SP \leftarrow (SP) + 2$<br>reg $\leftarrow [M2 (SP)]$ | Add 2 to SP and then load the contents of M2(SP) into reg. The relation between 110 and reg is the same as that for the PUSH reg instruction. | | | | RT | Return from subroutine | 0 0 0 1 | 1 1 0 0 | 1 | 2 | SP ← (SP) + 4<br>PC ← [M4 (SP)] | Return from a subroutine or interrupt handling routine. ZF and CF are not restored. | | | | RTI | Return from interrupt routine | 0 0 0 1 | 1 1 0 1 | 1 | 2 | SP ← (SP) + 4<br>PC ← [M4 (SP)]<br>CF, ZF ← [M4 (SP)] | Return from a subroutine or mercupt handling routine. ZF and CF are restored. | ZF, CF | | | [Branch ir | nstructions] | | | | | | | | | | BAt2<br>addr | Branch on AC bit | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 0 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to 0 ← P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> if (AG t2) = 1 | Branch to the location in the<br>same page specified by P <sub>7</sub> to<br>R <sub>0</sub> if the bit in AC specified by<br>the immediate data t <sub>1</sub> t <sub>0</sub> is one. | | | | BNAt2<br>addr | Branch on no AC bit | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 0 t <sub>1</sub> t <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to 0 ←<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>4</sub> P <sub>0</sub><br>it.(AC, t2) ≥ 0 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in AC specified by the immediate data $t_1$ $t_0$ is zero. | | | | BMt2<br>addr | Branch on M bit | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 1 to to P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | <b>2</b> | PC7-tb-0 +<br>P7-P6 P5 P4<br>P8 P2 P1 P0<br>if [M (HL),t2]<br>= 1 | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if the bit in M (HL) specified by the immediate data t <sub>1</sub> t <sub>0</sub> is one. | | | | BNMt2<br>addr | Branch on no M bit | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 0 1 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>3</sub> P <sub>0</sub> | 2 | 2 | PC7 to 0<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub><br>if [M (HL),t2] | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in M (HL) specified by the immediate data $t_1$ $t_0$ is zero. | | | | BPt2<br>addr | Branch on Port bit | 1 1 0 1<br>P <sub>Z</sub> P <sub>S</sub> P <sub>S</sub> P <sub>S</sub> | 1 00 t <sub>1</sub> t <sub>0</sub> P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if $[P (DP_L), 12] = 1$ | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in port (DP <sub>L</sub> ) specified by the immediate data $t_1$ $t_0$ is one. | | Internal control registers can also be tested by executing this instruction immediately after a BANK instruction. However, this is limited to registers that can be read out. | | BNPt2<br>addr | Branch on no Port bit | 1,00 1<br>B7 R6 P5 P4 | 1 0 t <sub>1</sub> t <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if [P (DP <sub>L</sub> ), t2] = 0 | Branch to the location in the same page specified by $P_7$ to $P_0$ if the bit in port (DP <sub>L</sub> ) specified by the immediate data $t_1$ $t_0$ is zero. | | Internal control registers can also be tested by executing this instruction immediately after a BANK instruction. However, this is limited to registers that can be read out. | # Continued from preceding page. | | Mnemonic | Instructi | on code | Number of bytes | ber of | Operation | Description | Affected status | Note | |------------------|-------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | $D_7 D_6 D_5 D_4$ | $D_3 D_2 D_1 D_0$ | Nur<br>byte | Syck | | · | bits | | | [Branch in | nstructions] | T | | ı | | Т | | ŕs. | | | BC addr | Branch on CF | 1 1 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$<br>if (CF) = 1 | Branch to the location in the same page specified by Py to Po if CF is one. | | Alexander Alexander | | BNC<br>addr | Branch on no CF | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (CF) = 0 | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if CF is zero. | | | | BZ addr | Branch on ZF | | 1 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (ZF) = 1 | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if ZF is one. | | of the state th | | BNZ<br>addr | Branch on no ZF | 1 0 0 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | 1 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if $(ZF) = 0$ | Branch to the location in the same page specified by P <sub>7</sub> to P <sub>0</sub> if ZF is zero. | | • | | BFn4<br>addr | Branch on flag bit | 1 1 1 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow P_7 P_6 P_5 P_4 P_3 P_2 P_1 P_0$ if (Fn) = 1 | Branch to the location in the same page specified by P <sub>0</sub> to P <sub>7</sub> if the flag (of the 16 user flags) specified by n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> is one | | | | BNFn4<br>addr | Branch on no flag bit | 1 0 1 1<br>P <sub>7</sub> P <sub>6</sub> P <sub>5</sub> P <sub>4</sub> | n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub><br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | PC7 to $0 \leftarrow$ $P_7 P_6 P_5 P_6$ $P_3 P_2 P_1 P_0$ if (Fn) = 0 | Branch to the location in the same page specified by $P_0$ to $P_7$ if the flag (of the 16 user flags) specified by $n_3$ $n_2$ $n_1$ $n_0$ is zero. | | | | [I/O instru | ctions] | | | | | | | | | | IP0 | Input port 0 to AC | 0 0 1 0 | 0 0 0 0 | 1,5 | 4 | AÇ ← (P0) | Input the contents of port 0 to AC. | ZF | | | IP | Input port to AC | 0 0 1 0 | 0 1 1 0 | 1 | 1 | AC ← [P (DPL)] | Input the contents of port P (DPL) to AC. | ZF | | | IPM | Input port to M | 0 0 0 1 | 1 0 0 1 | 1 | Å <sub>1</sub> | M (HL) ← [P (DPL)] | Input the contents of port P (DP <sub>L</sub> ) to M (HL). | | | | IPDR i4 | Input port to<br>AC direct | 1 1 0 0 | 1 /1 /1 1<br> g g l <sub>2</sub> l <sub>1</sub> l <sub>0</sub> | 2 | ile. | S0050558065 | Input the contents of P (i4) to AC. | ZF | | | IP45 | Input port 4, 5 to<br>E, AC respectively | 1 1 0 0 | 1 1 1 | 991, 350, 50 | 2 | E ← [P.(4))<br>AC ← [P.(5)] | Input the contents of ports P (4) and P (5) to E and AC respectively. | | | | ОР | Output AC to port | 0 0 1 0 | 0 1 0 1 | | 1 | $P(DP_L) \leftarrow (AC)$ | Output the contents of AC to port P (DP <sub>L</sub> ). | | | | ОРМ | Output M to port | 0,0 0 1 | 1010 | 1 | | P (DP <sub>L</sub> ) ← [M (HL)] | Output the contents of M (HL) to port P (DP <sub>L</sub> ). | | | | OPDR i4 | Output AC to port direct | 1 1 0 0 | 1 1 1 1<br>1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 | P (i4) ← (AC) | Output the contents of AC to P (i4). | | | | OP45 | Output E, AC to port<br>4, 5 respectively | 1 1 0 0<br>1 1 0 1 | Section 1 | 2 | 2 | P (4) ← (E)<br>P (5) ← (AC) | Output the contents of E and AC to ports P (4) and P (5) respectively. | | | | SPB t2 | Set port bit | <b>6 8</b> 0 0 | 1 0 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | [P (DP <sub>L</sub> ), t2] ← 1 | Set to one the bit in port P (DP <sub>L</sub> ) specified by the immediate data t <sub>1</sub> t <sub>0</sub> . | | | | RPB t2 | Reset port bit | 0 0 1 0 | 0 t <sub>1</sub> t <sub>0</sub> | 1 | 1 | $[P(DP_L), t2] \leftarrow 0$ | Clear to zero the bit in port P (DP <sub>L</sub> ) specified by the immediate data t <sub>1</sub> t <sub>0</sub> . | ZF | | | ANDPDR<br>i4, p4 | And port with immediate data then output | 1 1 0 0<br>ls ls l1 l0 | 0 1 0 1<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $\begin{array}{c} P \; (P_3 \; to \; P_0) \leftarrow \\ [P \; (P_3 \; to \; P_0)] \; \vee \\ I_3 \; to \; I_0 \end{array}$ | Take the logical AND of P ( $P_3$ to $P_0$ ) and the immediate data $I_3$ $I_2$ $I_1$ $I_0$ and output the result to P ( $P_3$ to $P_0$ ). | ZF | | | ORPDR<br>i4, p4 | Or port with immediate data then output | 1 1 0 0<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 0 1 0 0<br>P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | 2 | 2 | $P (P_3 \text{ to } P_0) \leftarrow \\ [P (P_3 \text{ to } P_0)] \lor \\ I_3 \text{ to } I_0$ | Take the logical OR of P ( $P_3$ to $P_0$ ) and the immediate data $I_3 I_2 I_1 I_0$ and output the result to P ( $P_3$ to $P_0$ ). | ZF | | # Continued from preceding page. | | Mnemonic | Instructi | on code<br>D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | oer of | oer of | Operation | Description | Affected status | Note | |---------------|------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|---------------|------------------|-------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Milemonic | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Numk<br>oytes | Number of cycles | Operation | Description | bits | Note | | [Timer cor | ntrol instructions] | | | | | | | | | | WTTMO | Write timer 0 | 1 1 0 0 | 1 0 1 0 | 1 | 2 | TIMER0 $\leftarrow$ [M2 (HL)], (AC) | Write the contents of M2 (HL) AC into the timer 0 reload register. | | ******* | | WTTM1 | Write timer 1 | 1 1 0 0 1 1 1 1 | 1 1 1 1 0 0 | 2 | 2 | TIMER1 ← (E), (AC) | Write the contents of E AC into the timer 1 reload register A. | | The state of s | | RTIM0 | Read timer 0 | 1 1 0 0 | 1 0 1 1 | 1 | 2 | M2 (HL),<br>AC ← (TIMER0) | Read out the contents of the timer 0 counter into M2 (HL), AC. | | | | RTIM1 | Read timer 1 | 1 1 0 0<br>1 1 1 1 | 1 1 1 1<br>0 1 0 1 | 2 | 2 | $E,AC \leftarrow (TIMER1)$ | Read out the contents of the timer 1 counter into E, AC | | | | START0 | Start timer 0 | 1 1 0 0<br>1 1 1 0 | 1 1 1 1<br>0 1 1 0 | 2 | 2 | Start timer 0 counter | Start the timer 0 counter. | | <u> </u> | | START1 | Start timer 1 | 1 1 0 0<br>1 1 1 0 | 1 1 1 1 0 1 1 | 2 | 2 | Start timer 1 counter | Start the timer 1 counter. | A STATE OF THE STA | | | STOP0 | Stop timer 0 | 1 1 0 0 1 1 1 1 | 1 1 1 1 0 | 2 | 2 | Stop timer 0 counter | Stop the timer 0 counter. | | | | STOP1 | Stop timer 1 | 1 1 0 0 1 1 1 1 | 1 1 1 1 1 0 1 1 | 2 | 2 | Stop timer 1 counter | Stop the timer 1 counter. | | | | [Interrupt of | control instructions] | | Г | | | | <u> </u> | | | | MSET | Set interrupt master enable flag | 1 1 0 0 0 1 0 1 | 1 1 0 1 | 2 | 2 | MSE ←1 | Set the interrupt master<br>enable flag to one. | | | | MRESET | Reset interrupt master enable flag | 1 1 0 0 1 | 1 1 0 1 0 0 0 | 2 | 2 | MSÉ ← 0 | Clear the interrupt master enable flag to zero. | | | | EIH i4 | Enable interrupt high | 1 1 0 0 0 1 0 1 | 1 1 0 1<br>I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | EDIH ← (EDIH) √14 | Set the interrupt enable flag to one. | | | | EIL i4 | Enable interrupt low | 1 1 0 0<br>0 1 0 0 | 1 1 0 1<br> I <sub>3</sub> I <sub>2</sub> I <sub>1</sub> I <sub>0</sub> | 2 | 2 | EØIL ← (EDIL) y i4 | Set the interrupt enable flag to one. | | | | DIH i4 | Disable interrupt high | 1 1 0 0<br>1 0 0 1 | 1 1 0 1<br>1 <sub>3</sub> 1 <sub>2</sub> 1 <sub>1</sub> 1 <sub>0</sub> | 2 | 2 🕅 | EDIH ← (EDIH) ∧ i4,″ | Glear the interrupt enable flag to zero. | ZF | | | DIL i4 | Disable interrupt low | 1 1 0 0<br>1 0 0 0 | 1 1 0 1<br>1 <sub>3</sub> 1 1 1 <sub>0</sub> | 2. | 2 | EDIL ← (EDIL) ⁄\ i4 | Clear the interrupt enable flag to zero. | ZF | | | WTSP | Write SP | 1 1 0 0<br>1 1 0 1 | 1/1/1 1<br>1/0 1 0 | 2 | 2 | SP ← (E), (AC) | Transfer the contents of E, AC to SP. | | | | RSP | Read SP | 1 1 0 0 <sup>2</sup><br>1 1 0 21 | 1 1 1 1 | 2 | 2 | E, AC (SP) | Transfer the contents of SP to E, AC. | | | | [Standby o | control instructions] | | | io. | <i>y</i> . | 11 | | | | | HALT | HALT | 1 1 0 0<br>1 1 0 1 | 1 1 1 1<br>1 1 1 0 | 2 | 2 | HALT | Enter halt mode. | | | | HOLD | HOLD | 1/1 0 0<br>1 1 0 1 | 4 4 1 1<br>4 1 1 1 | 2 | 2.5 | HOLD | Enter hold mode. | | | | [Serial I/O | control instructions | W. | | 1 | ps. | | | | | | STARTS | Start serial I Ø | 1 1 0 0<br>1 1 1 0 | 1 1 1 0 | 2 | 2 | START SI O | Start SIO operation. | | | | WTSIO | Write serial O | 1 1 0 0 | 1 1 1 1 | 2 | 2 | $SIO \leftarrow (E), (AC)$ | Write the contents of E, AC to SIO. | | | | RSIO | Read serial I O | 1 1 0 0<br>1 1 1 1 | 1/1/1 1<br>1/1 1 1 | 2 | 2 | $E,AC \leftarrow (SIO)$ | Read out the contents of SIO into E, AC. | | | | [Other inst | tructions] | 48(30) | | | | | | | · · · | | NOP ( | No operation | 0 0 0 0 | 0000 | 1 | 1 | No operation | Consume one machine cycle without performing any operation. | | | | SB i2 | Select bank | 1/1/0 0 | 1 1 1 1<br>0 0 I <sub>1</sub> I <sub>0</sub> | 2 | 2 | PC13, PC12 $\leftarrow$ I <sub>1</sub> I <sub>0</sub> | Specify the memory bank. | | | - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of February, 1997. Specifications and information herein are subject to change without notice.